# E · X Fattice Semiconductor Corporation - <u>LCMXO2-4000HC-4MG132C Datasheet</u>



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                                  |
|--------------------------------|----------------------------------------------------------------------------------|
| Product Status                 | Active                                                                           |
| Number of LABs/CLBs            | 540                                                                              |
| Number of Logic Elements/Cells | 4320                                                                             |
| Total RAM Bits                 | 94208                                                                            |
| Number of I/O                  | 104                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 132-LFBGA, CSPBGA                                                                |
| Supplier Device Package        | 132-CSPBGA (8x8)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-4000hc-4mg132c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the MachXO2 family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these blocks are found in MachXO2-640/U and larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage.

The MachXO2 registers in PFU and sysl/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

The MachXO2 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks on MachXO2-640U, MachXO2-1200/U and larger devices. These blocks are located at the ends of the on-chip Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

MachXO2 devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/ counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports.

Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO2 devices are available for operation from 3.3 V, 2.5 V and 1.2 V power supplies, providing easy integration into the overall system.

## **PFU Blocks**

The core of the MachXO2 device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block.



### Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices



### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.



### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4. PLL Signal | Descriptions |
|-----------------------|--------------|
|-----------------------|--------------|

| Port Name     | I/O | Description                                                      |  |  |  |
|---------------|-----|------------------------------------------------------------------|--|--|--|
| CLKI          | I   | Input clock to PLL                                               |  |  |  |
| CLKFB         | I   | Feedback clock                                                   |  |  |  |
| PHASESEL[1:0] | I   | elect which output is affected by Dynamic Phase adjustment ports |  |  |  |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                               |  |  |  |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step. |  |  |  |



### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset           |  |
|-----------------|--|
| Clock           |  |
| Clock<br>Enable |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.



## Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support.







### **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

## **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |



MachXO2-640U, MachXO2-1200/U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 devices contain three types of sysIO buffer pairs.

### 1. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential and referenced input buffers.

### 2. Bottom sysIO Buffer Pairs

The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential and referenced input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after  $V_{CC}$  and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

### 3. Top sysIO Buffer Pairs

The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two singleended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. The referenced input buffer can also be configured as a differential input buffer.

### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCIO0}$  have reached  $V_{PORUP}$  level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pulldown to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to  $V_{CCIO}$  as the default functionality). The I/O pins will maintain the blank configuration until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/Os) have reached  $V_{PORUP}$  levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration.

### **Supported Standards**

The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. Table 2-11 summarizes the I/O characteristics of the MachXO2 PLDs.

Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1202, MachXO2 sysIO Usage Guide.



### Hardened Timer/Counter

MachXO2 devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- Supports the following modes of operation:
  - Watchdog timer
  - Clear timer on compare match
  - Fast PWM
  - Phase and Frequency Correct PWM
- Programmable clock input source
- Programmable input clock prescaler
- One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller.
- Three independent interrupt sources: overflow, output compare match, and input capture
- Auto reload
- Time-stamping support on the input capture unit
- Waveform generation on the output
- Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- · Stand-alone mode with preloaded control registers and direct reset input

### Figure 2-23. Timer/Counter Block Diagram



Table 2-17. Timer/Counter Signal Description

| Port    | I/O | Description                                                                                                                                                                                                          |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc_clki | I   | Timer/Counter input clock signal                                                                                                                                                                                     |
| tc_rstn | I   | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled                                                                                                                                   |
| tc_ic   | I   | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. |
| tc_int  | 0   | Without WISHBONE – Can be used as overflow flag<br>With WISHBONE – Controlled by three IRQ registers                                                                                                                 |
| tc_oc   | 0   | Timer counter output signal                                                                                                                                                                                          |



# MachXO2 Family Data Sheet DC and Switching Characteristics

### March 2017

### Data Sheet DS1035

## Absolute Maximum Ratings<sup>1, 2, 3</sup>

|                                               | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) |
|-----------------------------------------------|-----------------------|----------------------------|
| Supply Voltage V <sub>CC</sub>                | –0.5 V to 1.32 V      | –0.5 V to 3.75 V           |
| Output Supply Voltage V <sub>CCIO</sub>       | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| Dedicated Input Voltage Applied <sup>4</sup>  | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| Storage Temperature (Ambient)                 | –55 °C to 125 °C      | –55 °C to 125 °C           |
| Junction Temperature (T <sub>J</sub> )        | –40 °C to 125 °C      | –40 °C to 125 °C           |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2 V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

5. The dual function  $I^2C$  pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns.

## **Recommended Operating Conditions**<sup>1</sup>

| Symbol                               | Parameter                                     | Min.  | Max. | Units |
|--------------------------------------|-----------------------------------------------|-------|------|-------|
| $V_{-}$ - 1                          | Core Supply Voltage for 1.2 V Devices         | 1.14  | 1.26 | V     |
| V <sub>CC</sub> <sup>1</sup>         | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6  | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                     | 1.14  | 3.6  | V     |
| t <sub>JCOM</sub>                    | Junction Temperature Commercial Operation     | 0     | 85   | °C    |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation     | -40   | 100  | °C    |

1. Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply.

2. See recommended voltages by I/O standard in subsequent table.

3. V<sub>CCIO</sub> pins of unused I/O banks should be connected to the V<sub>CC</sub> power supply on boards.

## **Power Supply Ramp Rates**<sup>1</sup>

| Symbol            | Parameter                                       |      | Тур. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 |      | 100  | V/ms  |

1. Assumes monotonic ramp rates.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output    | V                     | / <sub>IL</sub>          | V <sub>IH</sub>          |          | V <sub>OL</sub> Max.    | V <sub>OH</sub> Min.     | l <sub>OL</sub> Max.⁴ | I <sub>OH</sub> Max.⁴ |
|-----------------|-----------------------|--------------------------|--------------------------|----------|-------------------------|--------------------------|-----------------------|-----------------------|
| Standard        | Min. (V) <sup>3</sup> | Max. (V)                 | Min. (V)                 | Max. (V) | (V)                     | (V)                      | (mA)                  | (mA)                  |
|                 |                       |                          |                          |          |                         |                          | 4                     | -4                    |
|                 |                       | 0.8                      | 2.0                      | 3.6      |                         |                          | 8                     | -8                    |
| LVCMOS 3.3      | -0.3                  |                          |                          |          | 0.4                     | $V_{CCIO} - 0.4$         | 12                    | -12                   |
| LVTTL           | 0.0                   | 0.0                      | 2.0                      | 0.0      |                         |                          | 16                    | -16                   |
|                 |                       |                          |                          |          |                         |                          | 24                    | -24                   |
|                 |                       |                          |                          |          | 0.2                     | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          |                         |                          | 4                     | -4                    |
|                 |                       |                          |                          |          | 0.4                     | V <sub>CCIO</sub> – 0.4  | 8                     | -8                    |
| LVCMOS 2.5      | -0.3                  | 0.7                      | 1.7                      | 3.6      | 0.4                     | VCCIO 0.4                | 12                    | -12                   |
|                 |                       |                          |                          |          |                         |                          | 16                    | -16                   |
|                 |                       |                          |                          |          | 0.2                     | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          |                         |                          | 4                     | -4                    |
| LVCMOS 1.8      | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                     | $V_{CCIO} - 0.4$         | 8                     | -8                    |
|                 | -0.5                  | 0.33 v CCIO              | 0.03 v CCIO              | 5.0      |                         |                          | 12                    | -12                   |
|                 |                       |                          |                          |          | 0.2                     | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 | -0.3                  | 3 0.35V <sub>CCIO</sub>  | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                     | V <sub>CCIO</sub> - 0.4  | 4                     | -4                    |
| LVCMOS 1.5      |                       |                          |                          |          | 0.4                     |                          | 8                     | -8                    |
|                 |                       |                          |                          |          | 0.2                     | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4 V <sub>CCIO</sub> – | $V_{000} = 0.4$          | 4                     | -2                    |
| LVCMOS 1.2      |                       |                          |                          |          |                         | ACCI0 - 0.4              | 8                     | -6                    |
|                 |                       |                          |                          |          | 0.2                     | $V_{CCIO} - 0.2$         | 0.1                   | -0.1                  |
| PCI             | -0.3                  | 0.3V <sub>CCIO</sub>     | 0.5V <sub>CCIO</sub>     | 3.6      | 0.1V <sub>CCIO</sub>    | 0.9V <sub>CCIO</sub>     | 1.5                   | -0.5                  |
| SSTL25 Class I  | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | 0.54                    | V <sub>CCIO</sub> - 0.62 | 8                     | 8                     |
| SSTL25 Class II | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | NA                      | NA                       | NA                    | NA                    |
| SSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | 0.40                    | V <sub>CCIO</sub> - 0.40 | 8                     | 8                     |
| SSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | NA                      | NA                       | NA                    | NA                    |
| HSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                    | V <sub>CCIO</sub> - 0.40 | 8                     | 8                     |
| HSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                      | NA                       | NA                    | NA                    |
| LVCMOS25R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                      | NA                       | NA                    | NA                    |
| LVCMOS18R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                      | NA                       | NA                    | NA                    |
| LVCMOS18R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                      | NA                       | NA                    | NA                    |
| LVCMOS15R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                      | NA                       | NA                    | NA                    |
| LVCMOS15R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                      | NA                       | NA                    | NA                    |
| LVCMOS12R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                    | NA Open<br>Drain         | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |
| LVCMOS12R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                    | NA Open<br>Drain         | 16, 12, 8, 4          | NA Open<br>Drain      |
| LVCMOS10R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                    | NA Open<br>Drain         | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |



### RSDS

The MachXO2 family supports the differential RSDS standard. The output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Use LVDS25E mode with suggested resistors for RSDS operation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



### Figure 3-4. RSDS (Reduced Swing Differential Standard)

### Table 3-4. RSDS DC Conditions

| Parameter         | Description                 | on Typical |      |  |
|-------------------|-----------------------------|------------|------|--|
| Z <sub>OUT</sub>  | Output impedance            | 20         | Ohms |  |
| R <sub>S</sub>    | Driver series resistor      | 294        | Ohms |  |
| R <sub>P</sub>    | Driver parallel resistor    | 121        | Ohms |  |
| R <sub>T</sub>    | Receiver termination        | 100        | Ohms |  |
| V <sub>OH</sub>   | Output high voltage         | 1.35       | V    |  |
| V <sub>OL</sub>   | Output low voltage          | 1.15       | V    |  |
| V <sub>OD</sub>   | Output differential voltage | 0.20       | V    |  |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25       | V    |  |
| Z <sub>BACK</sub> | Back impedance              | 101.5      | Ohms |  |
| IDC               | DC output current           | 3.66       | mA   |  |



## Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| RSDS25       | 150        | MHz   |
| RSDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| SSTL25_I     | 150        | MHz   |
| SSTL25_II    | 150        | MHz   |
| SSTL25D_I    | 150        | MHz   |
| SSTL25D_II   | 150        | MHz   |
| SSTL18_I     | 150        | MHz   |
| SSTL18_II    | 150        | MHz   |
| SSTL18D_I    | 150        | MHz   |
| SSTL18D_II   | 150        | MHz   |
| HSTL18_I     | 150        | MHz   |
| HSTL18_II    | 150        | MHz   |
| HSTL18D_I    | 150        | MHz   |
| HSTL18D_II   | 150        | MHz   |
| PCI33        | 134        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS25R33  | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS18R33  | 150        | MHz   |
| LVCMOS18R25  | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS15R33  | 150        | MHz   |
| LVCMOS15R25  | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |





|                                              |                                                             |                     | -     | 6    | -     | 5    | -     | -4   |       |
|----------------------------------------------|-------------------------------------------------------------|---------------------|-------|------|-------|------|-------|------|-------|
| Parameter                                    | Description                                                 | Device              | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
|                                              |                                                             | MachXO2-256HC-HE    | 1.42  | —    | 1.59  | —    | 1.96  | —    | ns    |
|                                              |                                                             | MachXO2-640HC-HE    | 1.41  | —    | 1.58  | —    | 1.96  | —    | ns    |
| •                                            | Clock to Data Setup – PIO<br>Input Register with Data Input | MachXO2-1200HC-HE   | 1.63  |      | 1.79  |      | 2.17  |      | ns    |
| <sup>t</sup> SU_DEL                          | Delay                                                       | MachXO2-2000HC-HE   | 1.61  |      | 1.76  |      | 2.13  |      | ns    |
|                                              |                                                             | MachXO2-4000HC-HE   | 1.66  | —    | 1.81  | —    | 2.19  | —    | ns    |
|                                              |                                                             | MachXO2-7000HC-HE   | 1.53  | —    | 1.67  | —    | 2.03  | —    | ns    |
|                                              |                                                             | MachXO2-256HC-HE    | -0.24 | —    | -0.24 | —    | -0.24 | —    | ns    |
|                                              |                                                             | MachXO2-640HC-HE    | -0.23 | —    | -0.23 | —    | -0.23 | —    | ns    |
| •                                            | Clock to Data Hold – PIO Input                              | MachXO2-1200HC-HE   | -0.24 | —    | -0.24 | —    | -0.24 | —    | ns    |
| t <sub>H_DEL</sub>                           | Register with Input Data Delay                              | MachXO2-2000HC-HE   | -0.23 | —    | -0.23 | —    | -0.23 | —    | ns    |
|                                              |                                                             | MachXO2-4000HC-HE   | -0.25 | —    | -0.25 | —    | -0.25 | —    | ns    |
|                                              |                                                             | MachXO2-7000HC-HE   | -0.21 | _    | -0.21 |      | -0.21 | —    | ns    |
| f <sub>MAX_IO</sub>                          | Clock Frequency of I/O and<br>PFU Register                  | All MachXO2 devices | _     | 388  | _     | 323  | _     | 269  | MHz   |
| General I/O                                  | Pin Parameters (Using Edge C                                | lock without PLL)   |       | l    |       | l    |       |      |       |
|                                              |                                                             | MachXO2-1200HC-HE   | _     | 7.53 | —     | 7.76 |       | 8.10 | ns    |
| t <sub>COE</sub> Clock to Output<br>Register | Clock to Output – PIO Output                                | MachXO2-2000HC-HE   |       | 7.53 | —     | 7.76 |       | 8.10 | ns    |
|                                              |                                                             | MachXO2-4000HC-HE   |       | 7.45 | —     | 7.68 |       | 8.00 | ns    |
|                                              |                                                             | MachXO2-7000HC-HE   | _     | 7.53 | —     | 7.76 |       | 8.10 | ns    |
|                                              |                                                             | MachXO2-1200HC-HE   | -0.19 |      | -0.19 | —    | -0.19 |      | ns    |
|                                              | Clock to Data Setup – PIO                                   | MachXO2-2000HC-HE   | -0.19 |      | -0.19 |      | -0.19 |      | ns    |
|                                              | Input Register                                              | MachXO2-4000HC-HE   | -0.16 |      | -0.16 |      | -0.16 |      | ns    |
|                                              |                                                             | MachXO2-7000HC-HE   | -0.19 |      | -0.19 |      | -0.19 |      | ns    |
|                                              |                                                             | MachXO2-1200HC-HE   | 1.97  | _    | 2.24  |      | 2.52  |      | ns    |
|                                              | Clock to Data Hold – PIO Input                              | MachXO2-2000HC-HE   | 1.97  | _    | 2.24  |      | 2.52  |      | ns    |
| t <sub>HE</sub>                              | Register                                                    | MachXO2-4000HC-HE   | 1.89  |      | 2.16  | —    | 2.43  |      | ns    |
|                                              |                                                             | MachXO2-7000HC-HE   | 1.97  |      | 2.24  | —    | 2.52  |      | ns    |
|                                              |                                                             | MachXO2-1200HC-HE   | 1.56  |      | 1.69  | —    | 2.05  |      | ns    |
|                                              | Clock to Data Setup - PIO                                   | MachXO2-2000HC-HE   | 1.56  |      | 1.69  | —    | 2.05  |      | ns    |
| t <sub>SU_DELE</sub>                         | Input Register with Data Input Delay                        | MachXO2-4000HC-HE   | 1.74  |      | 1.88  |      | 2.25  |      | ns    |
|                                              | Delay                                                       | MachXO2-7000HC-HE   | 1.66  |      | 1.81  |      | 2.17  |      | ns    |
|                                              |                                                             | MachXO2-1200HC-HE   | -0.23 |      | -0.23 | —    | -0.23 |      | ns    |
|                                              | Clock to Data Hold – PIO Input                              | MachXO2-2000HC-HE   | -0.23 |      | -0.23 |      | -0.23 |      | ns    |
| t <sub>H_DELE</sub>                          | Register with Input Data Delay                              | MachXO2-4000HC-HE   | -0.34 |      | -0.34 |      | -0.34 |      | ns    |
|                                              |                                                             | MachXO2-7000HC-HE   | -0.29 |      | -0.29 |      | -0.29 |      | ns    |
| General I/O                                  | Pin Parameters (Using Primar                                |                     |       |      |       |      |       |      |       |
|                                              |                                                             | MachXO2-1200HC-HE   | _     | 5.97 | _     | 6.00 | _     | 6.13 | ns    |
|                                              | Clock to Output – PIO Output                                | MachXO2-2000HC-HE   | _     | 5.98 | _     | 6.01 | _     | 6.14 | ns    |
| t <sub>COPLL</sub>                           | Register                                                    | MachXO2-4000HC-HE   | _     | 5.99 | _     | 6.02 | _     | 6.16 | ns    |
|                                              |                                                             | MachXO2-7000HC-HE   | _     | 6.02 | _     | 6.06 | _     | 6.20 | ns    |
|                                              |                                                             | MachXO2-1200HC-HE   | 0.36  | _    | 0.36  | _    | 0.65  | _    | ns    |
|                                              | Clock to Data Setup – PIO                                   | MachXO2-2000HC-HE   | 0.36  |      | 0.36  |      | 0.63  |      | ns    |
| t <sub>SUPLL</sub>                           | Input Register                                              | MachXO2-4000HC-HE   | 0.35  |      | 0.35  |      | 0.62  |      | ns    |
|                                              | _                                                           | MachXO2-7000HC-HE   | 0.34  | _    | 0.34  |      | 0.59  |      | ns    |
|                                              |                                                             |                     | 0.01  | l    | 0.01  | l    | 0.00  |      |       |



# MachXO2 External Switching Characteristics – ZE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                   |                                               |                                    | -     | -3    | -     | 2     | -     | 1     |       |
|-----------------------------------|-----------------------------------------------|------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter                         | Description                                   | Device                             | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| Clocks                            |                                               |                                    |       |       |       |       |       |       |       |
| Primary Cloo                      | cks                                           |                                    |       |       |       |       |       |       |       |
| f <sub>MAX_PRI</sub> <sup>8</sup> | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                | _     | 150   | _     | 125   | —     | 104   | MHz   |
| t <sub>W_PRI</sub>                | Clock Pulse Width for Primary<br>Clock        | All MachXO2 devices                | 1.00  | _     | 1.20  | _     | 1.40  | _     | ns    |
|                                   |                                               | MachXO2-256ZE                      | —     | 1250  |       | 1272  | —     | 1296  | ps    |
|                                   |                                               | MachXO2-640ZE                      |       | 1161  |       | 1183  | —     | 1206  | ps    |
|                                   | Primary Clock Skew Within a                   | MachXO2-1200ZE                     |       | 1213  |       | 1267  | —     | 1322  | ps    |
| <sup>t</sup> SKEW_PRI             | Device                                        | MachXO2-2000ZE                     |       | 1204  |       | 1250  | —     | 1296  | ps    |
|                                   |                                               | MachXO2-4000ZE                     |       | 1195  |       | 1233  | —     | 1269  | ps    |
|                                   |                                               | MachXO2-7000ZE                     |       | 1243  |       | 1268  | —     | 1296  | ps    |
| Edge Clock                        |                                               |                                    |       |       |       |       |       |       |       |
| f <sub>MAX_EDGE<sup>8</sup></sub> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 210   | _     | 175   | _     | 146   | MHz   |
| Pin-LUT-Pin                       | Propagation Delay                             |                                    |       | 1     | 1     |       |       |       | 1     |
| t <sub>PD</sub>                   | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 9.35  | _     | 9.78  | _     | 10.21 | ns    |
| General I/O I                     | Pin Parameters (Using Primary                 | Clock without PLL)                 | 1     |       |       | 1     |       | 1     |       |
|                                   |                                               | MachXO2-256ZE                      |       | 10.46 | —     | 10.86 | —     | 11.25 | ns    |
|                                   |                                               | MachXO2-640ZE                      |       | 10.52 |       | 10.92 | —     | 11.32 | ns    |
|                                   | Clock to Output – PIO Output                  | MachXO2-1200ZE                     |       | 11.24 |       | 11.68 | —     | 12.12 | ns    |
| t <sub>CO</sub>                   | Register                                      | MachXO2-2000ZE                     |       | 11.27 |       | 11.71 | —     | 12.16 | ns    |
|                                   |                                               | MachXO2-4000ZE                     |       | 11.28 |       | 11.78 | —     | 12.28 | ns    |
|                                   |                                               | MachXO2-7000ZE                     | —     | 11.22 |       | 11.76 | —     | 12.30 | ns    |
|                                   |                                               | MachXO2-256ZE                      | -0.21 |       | -0.21 | —     | -0.21 | —     | ns    |
|                                   |                                               | MachXO2-640ZE                      | -0.22 | —     | -0.22 | —     | -0.22 | —     | ns    |
|                                   | Clock to Data Setup – PIO                     | MachXO2-1200ZE                     | -0.25 | —     | -0.25 | —     | -0.25 | —     | ns    |
| t <sub>SU</sub>                   | Input Register                                | MachXO2-2000ZE                     | -0.27 | —     | -0.27 | —     | -0.27 | —     | ns    |
|                                   |                                               | MachXO2-4000ZE                     | -0.31 | —     | -0.31 |       | -0.31 |       | ns    |
|                                   |                                               | MachXO2-7000ZE                     | -0.33 | —     | -0.33 |       | -0.33 |       | ns    |
|                                   |                                               | MachXO2-256ZE                      | 3.96  |       | 4.25  | _     | 4.65  | _     | ns    |
|                                   |                                               | MachXO2-640ZE                      | 4.01  |       | 4.31  | —     | 4.71  | —     | ns    |
| ÷                                 | Clock to Data Hold – PIO Input                | MachXO2-1200ZE                     | 3.95  |       | 4.29  | _     | 4.73  | _     | ns    |
| t <sub>H</sub>                    | Register                                      | MachXO2-2000ZE                     | 3.94  | —     | 4.29  | —     | 4.74  | —     | ns    |
|                                   |                                               | MachXO2-4000ZE                     | 3.96  |       | 4.36  | —     | 4.87  | —     | ns    |
|                                   |                                               | MachXO2-7000ZE                     | 3.93  |       | 4.37  | —     | 4.91  |       | ns    |
|                                   |                                               | IVIACHAU2-7000ZE                   | 3.93  | —     | 4.37  |       | 4.91  |       |       |

**Over Recommended Operating Conditions** 



## MachXO2 Oscillator Output Frequency

| Symbol                 | Parameter                                                                   | Min.    | Тур.  | Max     | Units |
|------------------------|-----------------------------------------------------------------------------|---------|-------|---------|-------|
| f                      | Oscillator Output Frequency (Commercial Grade Devices,<br>0 to 85°C)        | 125.685 | 133   | 140.315 | MHz   |
| <sup>T</sup> MAX       | Oscillator Output Frequency (Industrial Grade Devices,<br>–40 °C to 100 °C) | 124.355 | 133   | 141.645 | MHz   |
| t <sub>DT</sub>        | Output Clock Duty Cycle                                                     | 43      | 50    | 57      | %     |
| t <sub>OPJIT</sub> 1   | Output Clock Period Jitter                                                  | 0.01    | 0.012 | 0.02    | UIPP  |
| t <sub>STABLEOSC</sub> | STDBY Low to Oscillator Stable                                              | 0.01    | 0.05  | 0.1     | μs    |

1. Output Clock Period Jitter specified at 133 MHz. The values for lower frequencies will be smaller UIPP. The typical value for 133 MHz is 95 ps and for 2.08 MHz the typical value is 1.54 ns.

## MachXO2 Standby Mode Timing – HC/HE Devices

| Symbol              | Parameter                 | Device       | Min. | Тур. | Max | Units |
|---------------------|---------------------------|--------------|------|------|-----|-------|
| t <sub>PWRDN</sub>  | USERSTDBY High to Stop    | All          | _    | _    | 9   | ns    |
|                     |                           | LCMXO2-256   |      | _    |     | μs    |
|                     | USERSTDBY Low to Power Up | LCMXO2-640   |      | _    |     | μs    |
|                     |                           | LCMXO2-640U  |      | _    |     | μs    |
|                     |                           | LCMXO2-1200  | 20   | _    | 50  | μs    |
| t <sub>PWRUP</sub>  |                           | LCMXO2-1200U |      |      |     | μs    |
|                     |                           | LCMXO2-2000  |      | _    |     | μs    |
|                     |                           | LCMXO2-2000U |      | _    |     | μs    |
|                     |                           | LCMXO2-4000  |      | _    |     | μs    |
|                     |                           | LCMXO2-7000  |      | _    |     | μs    |
| t <sub>WSTDBY</sub> | USERSTDBY Pulse Width     | All          | 18   |      | —   | ns    |



## MachXO2 Standby Mode Timing – ZE Devices

| Symbol                  | Parameter                        | Device      | Min. | Тур. | Max | Units |
|-------------------------|----------------------------------|-------------|------|------|-----|-------|
| t <sub>PWRDN</sub>      | USERSTDBY High to Stop           | All         | _    | —    | 13  | ns    |
|                         |                                  | LCMXO2-256  |      | —    |     | μs    |
|                         | USERSTDBY Low to Power Up        | LCMXO2-640  |      | —    |     | μs    |
|                         |                                  | LCMXO2-1200 | 20   | —    | 50  | μs    |
| <sup>t</sup> PWRUP      |                                  | LCMXO2-2000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-4000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-7000 |      | _    |     | μs    |
| t <sub>WSTDBY</sub>     | USERSTDBY Pulse Width            | All         | 19   |      |     | ns    |
| t <sub>BNDGAPSTBL</sub> | USERSTDBY High to Bandgap Stable | All         |      | —    | 15  | ns    |



# MachXO2 Family Data Sheet Pinout Information

March 2017

Data Sheet DS1035

## **Signal Descriptions**

| Signal Name                              | I/O       | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose                          |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                          |           | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                          |           | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                                                                                                                                                                                |
|                                          |           | [A/B/C/D] indicates the PIO within the group to which the pad is connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O       | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                          |           | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. |
| NC                                       | —         | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GND                                      | _         | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together.<br>For QFN 48 package, the exposed die pad is the device ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VCC                                      | _         | $V_{CC}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VCCIOx                                   | _         | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PLL and Clock Function                   | ons (Us   | ed as user-programmable I/O pins when not used for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [LOC]_GPLL[T, C]_IN                      | _         | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [LOC]_GPLL[T, C]_FB                      | _         | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PCLK [n]_[2:0]                           | —         | Primary Clock pads. One to three clock pads per side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Test and Programming                     | g (Dual f | function pins used for test access port and during sysCONFIG™)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TMS                                      | I         | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ТСК                                      | I         | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TDI                                      | I         | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TDO                                      | 0         | Output pin – Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                          |           | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then:                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| JTAGENB                                  | I         | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                          |           | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                          |           | For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Configuration (Dual fu                   | nction p  | ins used during sysCONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PROGRAMN                                 | I         | Initiates configuration sequence when asserted low. During configuration, or when reserved as PROGRAMN in user mode, this pin always has an active pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4SG32C  | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-5SG32C  | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-6SG32C  | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-4TG100C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-5TG100C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-6TG100C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-4MG132C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-5MG132C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-6MG132C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-4TG144C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-5TG144C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-6TG144C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |

| Part Number             | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200UHC-4FTG256C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-1200UHC-5FTG256C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-1200UHC-6FTG256C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HC-4TG100C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-5TG100C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-6TG100C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-4MG132C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-5MG132C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-6MG132C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-4TG144C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-5TG144C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-6TG144C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-4BG256C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-5BG256C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-6BG256C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-4FTG256C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HC-5FTG256C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HC-6FTG256C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84I   | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-5QN84I   | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-6QN84I   | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-4TG144I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-5TG144I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-6TG144I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-4MG132I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-5MG132I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-6MG132I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-4BG256I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-5BG256I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-6BG256I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-4FTG256I | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-5FTG256I | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-6FTG256I | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-4BG332I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-5BG332I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-6BG332I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-4FG484I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HC-5FG484I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HC-6FG484I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HC-4TG144I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-5TG144I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-6TG144I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-4BG256I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-5BG256I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-6BG256I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-4FTG256I | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-5FTG256I | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-6FTG256I | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-4BG332I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-5BG332I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-6BG332I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-4FG400I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-5FG400I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-6FG400I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-4FG484I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HC-5FG484I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HC-6FG484I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | IND   |



| Image: space with the second secon         | Date           | Version | Section              | Change Summary                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|----------------------|----------------------------------------------------------------------------------------------------|
| Guide table.           Architecture         Added information to Standby Mode and Power Saving Options section.           Pinout Information         Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.           Ordering Information         Added the XO2-2000 2E in the Pinout Information Summary table.           Ordering Information         Added the XO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section.           Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.         Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.           December 2013         02.3         Architecture         Updated Information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section.           DC and Switching         Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS 28.           Updated V <sub>OS</sub> test condition in sysIO Differential Electrical Characteristics - LVDS table.         Updated Supported Input Standards table.           DC and Switching         Updated Power-On-Reset Voltage Levels table.         Updated Supported Input Standards table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the register on power up and after configuration.           June 2013         02.1         Architecture         Architec                                                                                                                                                                                                                                                                                                                                                                                                                                             | May 2014       | 2.5     | Architecture         | Updated TransFR description for PLL use during background Flash                                    |
| Image: section of the sectio | February 2014  | 02.4    | Introduction         |                                                                                                    |
| Image: series of the series         |                |         | Architecture         |                                                                                                    |
| Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power<br>Commercial Grade Devices, Halogen Free (RoHS) Packaging section.           Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power<br>Industrial Grade Devices, Halogen Free (RoHS) Packaging section.           December 2013         02.3           Architecture         Updated information on CLKOS output divider in sysCLOCK Phase<br>Locked Loops (PLLs) section.           DC and Switching<br>Characteristics         Updated Static Supply Current – ZE Devices table.           Updated footnote 4 in sysIO Single-Ended DC Electrical Characteris<br>tics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS<br>28.           Updated Vos test condition in sysIO Differential Electrical Characteri-<br>istics - LVDS table.           September 2013         02.2           Oz and Switching<br>Characteristics         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.           Removed information on PDPR memory in RAM Mode section.         Updated Supported Input Standards table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the regis-<br>ter on power up and after configuration.           sysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOC KPLL Timing table.         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |         | Pinout Information   | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.                               |
| Image: bit is a series of the serie |                |         | Ordering Information | Added UW49 package in MachXO2 Part Number Description.                                             |
| Industrial Grade Devices, Halogen Free (RoHS) Packaging section.           December 2013         02.3         Architecture         Updated information on CLKOS output divider in sysCLOCK Phase<br>Locked Loops (PLLs) section.           DC and Switching<br>Characteristics         Updated Static Supply Current – ZE Devices table.         Updated footnote 4 in sysIO Single-Ended DC Electrical Characteris<br>tics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS<br>28.           September 2013         02.2         Architecture         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.           Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         Removed information on PDPR memory in RAM Mode section.           Updated Supported Input Standards table.         Updated Power-On-Reset Voltage Levels table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the register on power up and after configuration.           SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.         DC and Switching<br>Characteristics         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – ED Povices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |         |                      | Commercial Grade Devices, Halogen Free (RoHS) Packaging sec-                                       |
| DC and Switching<br>Characteristics         Updated Static Supply Current – ZE Devices table.           Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS 28.           September 2013         02.2         Architecture         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.           Removed information on PDPR memory in RAM Mode section.         Updated Supported Input Standards table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the register on power up and after configuration.           sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.         DC and Switching Characteristics           DC and Switching Characteristics         Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |         |                      |                                                                                                    |
| September 2013       02.2       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Rective Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Architecture Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Architecture Overview – Added information on PDPR memory in RAM Mode section.         Updated Power-On-Reset Voltage Levels table.       Updated Power-On-Reset Voltage Levels table.         June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.       Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | December 2013  | 02.3    | Architecture         |                                                                                                    |
| September 2013       02.2       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Architecture Overview – Added information on PDPR memory in RAM Mode section.         Updated Supported Input Standards table.       Updated Power-On-Reset Voltage Levels table.         June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.       Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – ZE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |         |                      | Updated Static Supply Current – ZE Devices table.                                                  |
| September 2013       02.2       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         Removed information on PDPR memory in RAM Mode section.       Updated Supported Input Standards table.         DC and Switching<br>Characteristics       Updated Power-On-Reset Voltage Levels table.         June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.       DC and Switching<br>Characteristics         DC and Switching<br>Characteristics       Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |         |                      |                                                                                                    |
| June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         SysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.       DC and Switching characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |         |                      | Updated $\rm V_{OS}$ test condition in sysIO Differential Electrical Characteristics - LVDS table. |
| Updated Supported Input Standards table.           DC and Switching<br>Characteristics         Updated Power-On-Reset Voltage Levels table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the register on power up and after configuration.           SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.         DC and Switching<br>Characteristics         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | September 2013 | 02.2    |                      | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.                                 |
| DC and Switching<br>Characteristics         Updated Power-On-Reset Voltage Levels table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the regis-<br>ter on power up and after configuration.           sysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.         DC and Switching<br>Characteristics         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |         |                      | Removed information on PDPR memory in RAM Mode section.                                            |
| Characteristics       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.       DC and Switching Characteristics         DC and Switching Characteristics       Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |         |                      |                                                                                                    |
| ter on power up and after configuration.         sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.         DC and Switching Characteristics         Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |         |                      | Updated Power-On-Reset Voltage Levels table.                                                       |
| Cross reference to sysCLOCK PLL Timing table.           DC and Switching<br>Characteristics         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | June 2013      | 02.1    | Architecture         |                                                                                                    |
| Characteristics Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |         |                      |                                                                                                    |
| Power-On-Reset Voltage Levels table – Added symbols.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |         |                      | Switching Characteristics - HC/HE Devices and the MachXO2 Exter-                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |         |                      | Power-On-Reset Voltage Levels table – Added symbols.                                               |



| Date         | Version | Section                             | Change Summary                                                                                                                                                  |
|--------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2013 | 02.0    | Introduction                        | Updated the total number IOs to include JTAGENB.                                                                                                                |
|              |         | Architecture                        | Supported Output Standards table – Added 3.3 $V_{CCIO}$ (Typ.) to LVDS row.                                                                                     |
|              |         |                                     | Changed SRAM CRC Error Detection to Soft Error Detection.                                                                                                       |
|              |         | DC and Switching<br>Characteristics | Power Supply Ramp Rates table – Updated Units column for t <sub>RAMP</sub> symbol.                                                                              |
|              |         |                                     | Added new Maximum sysIO Buffer Performance table.                                                                                                               |
|              |         |                                     | sysCLOCK PLL Timing table – Updated Min. column values for $f_{IN}, f_{OUT}, f_{OUT2}$ and $f_{PFD}$ parameters. Added $t_{SPO}$ parameter. Updated footnote 6. |
|              |         |                                     | MachXO2 Oscillator Output Frequency table – Updated symbol name                                                                                                 |
|              |         |                                     | for t <sub>STABLEOSC</sub> .                                                                                                                                    |
|              |         |                                     | DC Electrical Characteristics table – Updated conditions for ${\rm I}_{\rm IL,}~{\rm I}_{\rm IH}$ symbols.                                                      |
|              |         |                                     | Corrected parameters tDQVBS and tDQVAS                                                                                                                          |
|              |         |                                     | Corrected MachXO2 ZE parameters tDVADQ and tDVEDQ                                                                                                               |
|              |         | Pinout Information                  | Included the MachXO2-4000HE 184 csBGA package.                                                                                                                  |
|              |         | Ordering Information                | Updated part number.                                                                                                                                            |
| April 2012   | 01.9    | Architecture                        | Removed references to TN1200.                                                                                                                                   |
|              |         | Ordering Information                | Updated the Device Status portion of the MachXO2 Part Number Description to include the 50 parts per reel for the WLCSP package.                                |
|              |         |                                     | Added new part number and footnote 2 for LCMXO2-1200ZE-<br>1UWG25ITR50.                                                                                         |
|              |         |                                     | Updated footnote 1 for LCMXO2-1200ZE-1UWG25ITR.                                                                                                                 |
|              |         | Supplemental<br>Information         | Removed references to TN1200.                                                                                                                                   |
| March 2012   | 01.8    | Introduction                        | Added 32 QFN packaging information to Features bullets and MachXO2 Family Selection Guide table.                                                                |
|              |         | DC and Switching<br>Characteristics | Changed 'STANDBY' to 'USERSTDBY' in Standby Mode timing dia-<br>gram.                                                                                           |
|              |         | Pinout Information                  | Removed footnote from Pin Information Summary tables.                                                                                                           |
|              |         |                                     | Added 32 QFN package to Pin Information Summary table.                                                                                                          |
|              |         | Ordering Information                | Updated Part Number Description and Ordering Information tables for 32 QFN package.                                                                             |
|              |         |                                     | Updated topside mark diagram in the Ordering Information section.                                                                                               |