# E. K Faltice Semiconductor Corporation - <u>LCMXO2-4000HC-6QN84I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                          |
|--------------------------------|---------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                             |
| Number of Logic Elements/Cells | 4320                                                                            |
| Total RAM Bits                 | 94208                                                                           |
| Number of I/O                  | 68                                                                              |
| Number of Gates                | -                                                                               |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                 |
| Mounting Type                  | Surface Mount                                                                   |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                              |
| Package / Case                 | 84-VFQFN Dual Rows, Exposed Pad                                                 |
| Supplier Device Package        | 84-QFN (7x7)                                                                    |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-4000hc-6qn84i |
|                                |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO2 Family Data Sheet Introduction

May 2016

### **Features**

- Flexible Logic Architecture
  - Six devices with 256 to 6864 LUT4s and 18 to 334 I/Os
- Ultra Low Power Devices
  - Advanced 65 nm low power process
  - As low as 22  $\mu$ W standby power
  - Programmable low swing differential I/Os
  - · Stand-by mode and other power saving options

#### Embedded and Distributed Memory

- Up to 240 kbits sysMEM™ Embedded Block RAM
- Up to 54 kbits Distributed RAM
- Dedicated FIFO control logic
- On-Chip User Flash Memory
  - Up to 256 kbits of User Flash Memory
  - 100,000 write cycles
  - Accessible through WISHBONE, SPI, I<sup>2</sup>C and JTAG interfaces
  - Can be used as soft processor PROM or as Flash memory

### Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRX2, DDRX4
- Dedicated DDR/DDR2/LPDDR memory with DQS support

### ■ High Performance, Flexible I/O Buffer

- Programmable syslO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - PCI
  - LVDS, Bus-LVDS, MLVDS, RSDS, LVPECL
  - SSTL 25/18
  - HSTL 18
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- I/Os support hot socketing
- On-chip differential termination
- · Programmable pull-up or pull-down mode

- Flexible On-Chip Clocking
  - · Eight primary clocks
  - Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
  - Up to two analog PLLs per device with fractional-n frequency synthesis
    - Wide input frequency range (7 MHz to 400 MHz)

Data Sheet DS1035

- Non-volatile, Infinitely Reconfigurable
  - Instant-on powers up in microseconds
  - Single-chip, secure solution
  - Programmable through JTAG, SPI or I<sup>2</sup>C
  - Supports background programming of non-volatile memory
  - Optional dual boot with external SPI memory
- TransFR<sup>™</sup> Reconfiguration
  - In-field logic update while system operates

#### Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- One Time Programmable (OTP) mode
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming
- Broad Range of Package Options
  - TQFP, WLCSP, ucBGA, csBGA, caBGA, ftBGA, fpBGA, QFN package options
  - Small footprint package options
     As small as 2.5 mm x 2.5 mm
  - · Density migration supported
  - Advanced halogen-free packaging



#### Figure 2-8. sysMEM Memory Primitives



#### Table 2-6. EBR Signal Descriptions

| Port Name        | Description                 | Active State      |  |
|------------------|-----------------------------|-------------------|--|
| CLK              | Clock                       | Rising Clock Edge |  |
| CE               | Clock Enable                | Active High       |  |
| OCE <sup>1</sup> | Output Clock Enable         | Active High       |  |
| RST              | Reset                       | Active High       |  |
| BE <sup>1</sup>  | Byte Enable                 | Active High       |  |
| WE               | Write Enable                | Active High       |  |
| AD               | Address Bus                 | —                 |  |
| DI               | Data In                     | —                 |  |
| DO               | Data Out                    | —                 |  |
| CS               | Chip Select                 | Active High       |  |
| AFF              | FIFO RAM Almost Full Flag   | —                 |  |
| FF               | FIFO RAM Full Flag          | —                 |  |
| AEF              | FIFO RAM Almost Empty Flag  | —                 |  |
| EF               | FIFO RAM Empty Flag         | —                 |  |
| RPRST            | FIFO RAM Read Pointer Reset | —                 |  |

1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

5. In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port chip select, ORE is the output read enable.



The EBR memory supports three forms of write behavior for single or dual port operation:

- 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. Write Through A copy of the input data appears at the output of the same port. This mode is supported for all data widths.
- 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output.

#### **FIFO Configuration**

The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags.

#### Table 2-7. Programmable FIFO Flag Ranges

| Flag Name         | Programming Range           |
|-------------------|-----------------------------|
| Full (FF)         | 1 to max (up to $2^{N}$ -1) |
| Almost Full (AF)  | 1 to Full-1                 |
| Almost Empty (AE) | 1 to Full-1                 |
| Empty (EF)        | 0                           |

N = Address bit width.

The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

#### **Memory Core Reset**

The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9.







### **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

### **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |



#### Table 2-13. Supported Output Standards

| Output Standard                 | V <sub>CCIO</sub> (Typ.) |  |  |  |
|---------------------------------|--------------------------|--|--|--|
| Single-Ended Interfaces         |                          |  |  |  |
| LVTTL                           | 3.3                      |  |  |  |
| LVCMOS33                        | 3.3                      |  |  |  |
| LVCMOS25                        | 2.5                      |  |  |  |
| LVCMOS18                        | 1.8                      |  |  |  |
| LVCMOS15                        | 1.5                      |  |  |  |
| LVCMOS12                        | 1.2                      |  |  |  |
| LVCMOS33, Open Drain            |                          |  |  |  |
| LVCMOS25, Open Drain            |                          |  |  |  |
| LVCMOS18, Open Drain            |                          |  |  |  |
| LVCMOS15, Open Drain            |                          |  |  |  |
| LVCMOS12, Open Drain            |                          |  |  |  |
| PCI33                           | 3.3                      |  |  |  |
| SSTL25 (Class I)                | 2.5                      |  |  |  |
| SSTL18 (Class I)                | 1.8                      |  |  |  |
| HSTL18(Class I)                 | 1.8                      |  |  |  |
| Differential Interfaces         |                          |  |  |  |
| LVDS <sup>1, 2</sup>            | 2.5, 3.3                 |  |  |  |
| BLVDS, MLVDS, RSDS <sup>2</sup> | 2.5                      |  |  |  |
| LVPECL <sup>2</sup>             | 3.3                      |  |  |  |
| MIPI <sup>2</sup>               | 2.5                      |  |  |  |
| Differential SSTL18             | 1.8                      |  |  |  |
| Differential SSTL25             | 2.5                      |  |  |  |
| Differential HSTL18             | 1.8                      |  |  |  |

1. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. 2. These interfaces can be emulated with external resistors in all devices.

### sysIO Buffer Banks

The numbers of banks vary between the devices of this family. MachXO2-1200U, MachXO2-2000/U and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO2-1200 and lower density devices have four banks (one bank per side). Figures 2-18 and 2-19 show the sysIO banks and their associated supplies for all devices.



## Hot Socketing

The MachXO2 devices have been carefully designed to ensure predictable behavior during power-up and powerdown. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO2 ideal for many multiple power supply and hot-swap applications.

## **On-chip Oscillator**

Every MachXO2 device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

Table 2-14 lists all the available MCLK frequencies.

Table 2-14. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |

### Embedded Hardened IP Functions and User Flash Memory

All MachXO2 devices provide embedded hardened functions such as SPI, I<sup>2</sup>C and Timer/Counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These embedded blocks interface through the WISHBONE interface with routing as shown in Figure 2-20.



#### Figure 2-20. Embedded Function Block Interface



### Hardened I<sup>2</sup>C IP Core

Every MachXO2 device contains two I<sup>2</sup>C IP cores. These are the primary and secondary I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core.

When the IP core is configured as a master it will be able to control other devices on the  $I^2C$  bus through the interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Up to 400 kHz data transfer speed
- General call support
- Interface to custom logic through 8-bit WISHBONE interface



| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, ana-<br>log circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential<br>I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                        |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

### Power On Reset

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO0}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time (t<sub>REFRESH</sub>) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



# Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup>

| Symbol                    | Parameter                                                                                            | Min. | Тур. | Max. | Units |
|---------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>PORUP</sub>        | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{CCINT}$ and $V_{CCIO0})$    | 0.9  | _    | 1.06 | V     |
| V <sub>PORUPEXT</sub>     | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{CC}$ power supply) | 1.5  | _    | 2.1  | V     |
| V <sub>PORDNBG</sub>      | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CCINT})$                  | 0.75 | _    | 0.93 | V     |
| V <sub>PORDNBGEXT</sub>   | Power-On-Reset ramp down trip point (band gap based circuit monitoring $\mathrm{V}_{\mathrm{CC}}$ )  | 0.98 | _    | 1.33 | V     |
| V <sub>PORDNSRAM</sub>    | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CCINT})$                      | _    | 0.6  |      | V     |
| V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $\mathrm{V}_{\mathrm{CC}}$ )      | _    | 0.96 | —    | V     |

1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

2. For devices without voltage regulators V<sub>CCINT</sub> is the same as the V<sub>CC</sub> supply voltage. For devices with voltage regulators, V<sub>CCINT</sub> is regulated from the V<sub>CC</sub> supply voltage.

3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.).

4. V<sub>PORUPEXT</sub> is for HC devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply.

5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

## **Programming/Erase Specifications**

| Symbol    | Parameter                                           |    | Max. <sup>1</sup> | Units  |  |
|-----------|-----------------------------------------------------|----|-------------------|--------|--|
| Nanagaya  | Flash Programming cycles per t <sub>RETENTION</sub> | —  | 10,000            | Cycles |  |
| NPROGCYC  | Flash functional programming cycles                 | —  | 100,000           |        |  |
|           | Data retention at 100 °C junction temperature       | 10 | —                 | Years  |  |
| RETENTION | Data retention at 85 °C junction temperature        | 20 | _                 | Tears  |  |

1. Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product.

## Hot Socketing Specifications<sup>1, 2, 3</sup>

| Symbol          | Parameter                    | Condition                   | Max.    | Units |
|-----------------|------------------------------|-----------------------------|---------|-------|
| I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH}$ (MAX) | +/-1000 | μΑ    |

1. Insensitive to sequence of  $V_{CC}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCIO}$ .

2.  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCIO} < V_{CCIO}$  (MAX).

3. I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub> or I<sub>BH</sub>.

### **ESD** Performance

Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance.



## **DC Electrical Characteristics**

| Symbol                                            | Parameter                                   | Condition                                                                                                                                          | Min.                     | Тур. | Max.                     | Units |
|---------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|-------|
|                                                   |                                             | Clamp OFF and $V_{CCIO} < V_{IN} < V_{IH}$ (MAX)                                                                                                   | _                        | _    | +175                     | μΑ    |
|                                                   |                                             | Clamp OFF and $V_{IN} = V_{CCIO}$                                                                                                                  | -10                      |      | 10                       | μA    |
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Leakage                        | Clamp OFF and V <sub>CCIO</sub> –0.97 V < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                      | -175                     | _    | —                        | μA    |
|                                                   |                                             | Clamp OFF and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> –0.97 V                                                                                    |                          |      | 10                       | μA    |
|                                                   |                                             | Clamp OFF and V <sub>IN</sub> = GND                                                                                                                | —                        | _    | 10                       | μΑ    |
|                                                   |                                             | Clamp ON and 0 V < $V_{IN}$ < $V_{CCIO}$                                                                                                           | _                        | _    | 10                       | μΑ    |
| I <sub>PU</sub>                                   | I/O Active Pull-up Current                  | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub>                                                                                                        | -30                      |      | -309                     | μA    |
| I <sub>PD</sub>                                   | I/O Active Pull-down<br>Current             | $V_{IL}$ (MAX) < $V_{IN}$ < $V_{CCIO}$                                                                                                             | 30                       |      | 305                      | μA    |
| I <sub>BHLS</sub>                                 | Bus Hold Low sustaining<br>current          | $V_{IN} = V_{IL} (MAX)$                                                                                                                            | 30                       |      | _                        | μA    |
| I <sub>BHHS</sub>                                 | Bus Hold High sustaining<br>current         | $V_{IN} = 0.7 V_{CCIO}$                                                                                                                            | -30                      |      | _                        | μA    |
| I <sub>BHLO</sub>                                 | Bus Hold Low Overdrive<br>current           | $0 \leq V_{IN} \leq V_{CCIO}$                                                                                                                      | _                        |      | 305                      | μA    |
| I <sub>BHHO</sub>                                 | Bus Hold High Overdrive<br>current          | $0 \leq V_{IN} \leq V_{CCIO}$                                                                                                                      | _                        |      | -309                     | μA    |
| V <sub>BHT</sub> <sup>3</sup>                     | Bus Hold Trip Points                        |                                                                                                                                                    | V <sub>IL</sub><br>(MAX) |      | V <sub>IH</sub><br>(MIN) | V     |
| C1                                                | I/O Capacitance <sup>2</sup>                | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = Typ., V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3                        | 5    | 9                        | pF    |
| C2                                                | Dedicated Input<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = Typ., V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3                        | 5.5  | 7                        | pF    |
|                                                   |                                             | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large                                                                                                      | _                        | 450  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large                                                                                                      | _                        | 250  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large                                                                                                      | _                        | 125  | —                        | mV    |
|                                                   | Hysteresis for Schmitt                      | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large                                                                                                      | _                        | 100  | —                        | mV    |
|                                                   | Trigger Inputs <sup>5</sup>                 | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small                                                                                                      | —                        | 250  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small                                                                                                      | —                        | 150  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small                                                                                                      | —                        | 60   | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small                                                                                                      | _                        | 40   | —                        | mV    |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Please refer to  $V_{IL}$  and  $V_{IH}$  in the sysIO Single-Ended DC Electrical Characteristics table of this document.

4. When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6 mA can occur on the high-to-low transition. For true LVDS output pins in MachXO2-640U, MachXO2-1200/U and larger devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>.

5. With bus keeper circuit turned on. For more details, refer to TN1202, MachXO2 sysIO Usage Guide.



# Programming and Erase Flash Supply Current – ZE Devices<sup>1, 2, 3, 4</sup>

| Symbol | Parameter                      | Device        | Typ.⁵ | Units |
|--------|--------------------------------|---------------|-------|-------|
|        |                                | LCMXO2-256ZE  | 13    | mA    |
|        |                                | LCMXO2-640ZE  | 14    | mA    |
|        | Core Power Supply              | LCMXO2-1200ZE | 15    | mA    |
| ICC    | Core Fower Supply              | LCMXO2-2000ZE | 17    | mA    |
|        |                                | LCMXO2-4000ZE | 18    | mA    |
|        |                                | LCMXO2-7000ZE | 20    | mA    |
| ICCIO  | Bank Power Supply <sup>6</sup> | All devices   | 0     | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes all inputs are held at  $V_{\mbox{CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5. TJ = 25 °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO}$  = 2.5 V. Does not include pull-up/pull-down.



# Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| RSDS25       | 150        | MHz   |
| RSDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| SSTL25_I     | 150        | MHz   |
| SSTL25_II    | 150        | MHz   |
| SSTL25D_I    | 150        | MHz   |
| SSTL25D_II   | 150        | MHz   |
| SSTL18_I     | 150        | MHz   |
| SSTL18_II    | 150        | MHz   |
| SSTL18D_I    | 150        | MHz   |
| SSTL18D_II   | 150        | MHz   |
| HSTL18_I     | 150        | MHz   |
| HSTL18_II    | 150        | MHz   |
| HSTL18D_I    | 150        | MHz   |
| HSTL18D_II   | 150        | MHz   |
| PCI33        | 134        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS25R33  | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS18R33  | 150        | MHz   |
| LVCMOS18R25  | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS15R33  | 150        | MHz   |
| LVCMOS15R25  | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |



# MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                    |                                               |                                    | -     | 6    | _     | 5    | -     | 4    |       |
|------------------------------------|-----------------------------------------------|------------------------------------|-------|------|-------|------|-------|------|-------|
| Parameter                          | Description                                   | Device                             | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| Clocks                             |                                               |                                    |       |      |       |      |       |      |       |
| Primary Clo                        | ocks                                          |                                    |       |      |       |      |       |      |       |
| f <sub>MAX_PRI</sub> <sup>8</sup>  | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                |       | 388  |       | 323  |       | 269  | MHz   |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary<br>Clock        | All MachXO2 devices                | 0.5   |      | 0.6   |      | 0.7   |      | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | _     | 912  | —     | 939  | —     | 975  | ps    |
|                                    |                                               | MachXO2-640HC-HE                   |       | 844  |       | 871  |       | 908  | ps    |
|                                    | Primary Clock Skew Within a                   | MachXO2-1200HC-HE                  |       | 868  |       | 902  |       | 951  | ps    |
| <sup>t</sup> SKEW_PRI              | Device                                        | MachXO2-2000HC-HE                  |       | 867  |       | 897  |       | 941  | ps    |
|                                    | MachXO2-4000HC-HE                             |                                    | 865   | —    | 892   |      | 931   | ps   |       |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 902  | —     | 942  | —     | 989  | ps    |
| Edge Clock                         | 1                                             | 1                                  |       |      | I.    |      | 1     |      | L     |
| f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 400  | _     | 333  | _     | 278  | MHz   |
| Pin-LUT-Pin                        | Propagation Delay                             |                                    |       |      |       |      |       |      |       |
| t <sub>PD</sub>                    | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 6.72 | _     | 6.96 | _     | 7.24 | ns    |
| General I/O                        | Pin Parameters (Using Primar                  | y Clock without PLL)               |       |      |       |      | 1     |      |       |
|                                    |                                               | MachXO2-256HC-HE                   | _     | 7.13 | —     | 7.30 | —     | 7.57 | ns    |
|                                    |                                               | MachXO2-640HC-HE                   |       | 7.15 | —     | 7.30 |       | 7.57 | ns    |
|                                    | Clock to Output – PIO Output                  | MachXO2-1200HC-HE                  | _     | 7.44 | —     | 7.64 | —     | 7.94 | ns    |
| t <sub>CO</sub>                    | Register                                      | MachXO2-2000HC-HE                  | _     | 7.46 | —     | 7.66 | —     | 7.96 | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  |       | 7.51 | —     | 7.71 |       | 8.01 | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 7.54 | —     | 7.75 | —     | 8.06 | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | -0.06 | _    | -0.06 |      | -0.06 |      | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | -0.06 | _    | -0.06 | _    | -0.06 | _    | ns    |
|                                    | Clock to Data Setup – PIO                     | MachXO2-1200HC-HE                  | -0.17 | _    | -0.17 |      | -0.17 |      | ns    |
| t <sub>SU</sub>                    | Input Register                                | MachXO2-2000HC-HE                  | -0.20 | _    | -0.20 |      | -0.20 |      | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | -0.23 | _    | -0.23 | _    | -0.23 | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | -0.23 | —    | -0.23 | _    | -0.23 | —    | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | 1.75  | _    | 1.95  | _    | 2.16  | —    | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | 1.75  | —    | 1.95  | —    | 2.16  | _    | ns    |
|                                    | Clock to Data Hold – PIO Input                | MachXO2-1200HC-HE                  | 1.88  | _    | 2.12  |      | 2.36  | _    | ns    |
| t <sub>H</sub>                     | Register                                      | MachXO2-2000HC-HE                  | 1.89  | _    | 2.13  | _    | 2.37  | _    | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | 1.94  | —    | 2.18  | _    | 2.43  | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | 1.98  | _    | 2.23  | —    | 2.49  | —    | ns    |

**Over Recommended Operating Conditions** 





|                      |                                                             |                     | -     | 6    | -     | 5    | -4    |      |       |
|----------------------|-------------------------------------------------------------|---------------------|-------|------|-------|------|-------|------|-------|
| Parameter            | Description                                                 | Device              | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
|                      |                                                             | MachXO2-256HC-HE    | 1.42  | —    | 1.59  | —    | 1.96  | —    | ns    |
|                      |                                                             | MachXO2-640HC-HE    | 1.41  | —    | 1.58  | —    | 1.96  | —    | ns    |
| •                    | Clock to Data Setup – PIO<br>Input Register with Data Input | MachXO2-1200HC-HE   | 1.63  |      | 1.79  |      | 2.17  |      | ns    |
| <sup>t</sup> SU_DEL  | Delay                                                       | MachXO2-2000HC-HE   | 1.61  |      | 1.76  |      | 2.13  |      | ns    |
|                      |                                                             | MachXO2-4000HC-HE   | 1.66  | —    | 1.81  | —    | 2.19  | —    | ns    |
|                      |                                                             | MachXO2-7000HC-HE   | 1.53  | —    | 1.67  | —    | 2.03  | —    | ns    |
|                      |                                                             | MachXO2-256HC-HE    | -0.24 | —    | -0.24 | —    | -0.24 | —    | ns    |
|                      | Clock to Data Hold – PIO Input                              | MachXO2-640HC-HE    | -0.23 | —    | -0.23 | —    | -0.23 | —    | ns    |
| •                    |                                                             | MachXO2-1200HC-HE   | -0.24 | —    | -0.24 | —    | -0.24 | —    | ns    |
| t <sub>H_DEL</sub>   |                                                             | MachXO2-2000HC-HE   | -0.23 | —    | -0.23 | —    | -0.23 | —    | ns    |
|                      |                                                             | MachXO2-4000HC-HE   | -0.25 | —    | -0.25 | —    | -0.25 | —    | ns    |
|                      |                                                             | MachXO2-7000HC-HE   | -0.21 | _    | -0.21 |      | -0.21 | —    | ns    |
| f <sub>MAX_IO</sub>  | Clock Frequency of I/O and<br>PFU Register                  | All MachXO2 devices | _     | 388  | _     | 323  | _     | 269  | MHz   |
| General I/O          | Pin Parameters (Using Edge C                                | lock without PLL)   |       | l    |       | l    |       |      |       |
|                      |                                                             | MachXO2-1200HC-HE   | _     | 7.53 | —     | 7.76 |       | 8.10 | ns    |
|                      | Clock to Output – PIO Output                                | MachXO2-2000HC-HE   |       | 7.53 | —     | 7.76 |       | 8.10 | ns    |
| t <sub>COE</sub>     | Register                                                    | MachXO2-4000HC-HE   |       | 7.45 | —     | 7.68 |       | 8.00 | ns    |
|                      |                                                             | MachXO2-7000HC-HE   | _     | 7.53 | —     | 7.76 |       | 8.10 | ns    |
|                      |                                                             | MachXO2-1200HC-HE   | -0.19 |      | -0.19 | —    | -0.19 |      | ns    |
|                      | Clock to Data Setup – PIO                                   | MachXO2-2000HC-HE   | -0.19 |      | -0.19 |      | -0.19 |      | ns    |
| t <sub>SUE</sub>     | Input Register                                              | MachXO2-4000HC-HE   | -0.16 |      | -0.16 |      | -0.16 |      | ns    |
|                      |                                                             | MachXO2-7000HC-HE   | -0.19 |      | -0.19 |      | -0.19 |      | ns    |
|                      |                                                             | MachXO2-1200HC-HE   | 1.97  | _    | 2.24  |      | 2.52  |      | ns    |
|                      | Clock to Data Hold – PIO Input                              | MachXO2-2000HC-HE   | 1.97  | _    | 2.24  |      | 2.52  |      | ns    |
| t <sub>HE</sub>      | Register                                                    | MachXO2-4000HC-HE   | 1.89  |      | 2.16  | —    | 2.43  |      | ns    |
|                      |                                                             | MachXO2-7000HC-HE   | 1.97  |      | 2.24  | —    | 2.52  |      | ns    |
|                      |                                                             | MachXO2-1200HC-HE   | 1.56  |      | 1.69  | —    | 2.05  |      | ns    |
|                      | Clock to Data Setup - PIO                                   | MachXO2-2000HC-HE   | 1.56  |      | 1.69  | —    | 2.05  |      | ns    |
| t <sub>SU_DELE</sub> | Input Register with Data Input Delay                        | MachXO2-4000HC-HE   | 1.74  |      | 1.88  |      | 2.25  |      | ns    |
|                      | Delay                                                       | MachXO2-7000HC-HE   | 1.66  |      | 1.81  |      | 2.17  |      | ns    |
|                      |                                                             | MachXO2-1200HC-HE   | -0.23 |      | -0.23 | —    | -0.23 |      | ns    |
|                      | Clock to Data Hold – PIO Input                              | MachXO2-2000HC-HE   | -0.23 |      | -0.23 |      | -0.23 |      | ns    |
| t <sub>H_DELE</sub>  | Register with Input Data Delay                              | MachXO2-4000HC-HE   | -0.34 |      | -0.34 |      | -0.34 |      | ns    |
|                      |                                                             | MachXO2-7000HC-HE   | -0.29 |      | -0.29 |      | -0.29 |      | ns    |
| General I/O          | Pin Parameters (Using Primar                                |                     |       |      |       |      |       |      |       |
|                      |                                                             | MachXO2-1200HC-HE   | _     | 5.97 | _     | 6.00 | _     | 6.13 | ns    |
|                      | Clock to Output – PIO Output                                | MachXO2-2000HC-HE   | _     | 5.98 | _     | 6.01 | _     | 6.14 | ns    |
| t <sub>COPLL</sub>   | Register                                                    | MachXO2-4000HC-HE   | _     | 5.99 | _     | 6.02 | _     | 6.16 | ns    |
|                      |                                                             | MachXO2-7000HC-HE   | _     | 6.02 | _     | 6.06 | _     | 6.20 | ns    |
|                      |                                                             | MachXO2-1200HC-HE   | 0.36  | _    | 0.36  | _    | 0.65  | _    | ns    |
|                      | Clock to Data Setup – PIO                                   | MachXO2-2000HC-HE   | 0.36  |      | 0.36  |      | 0.63  |      | ns    |
| t <sub>SUPLL</sub>   | Input Register                                              | MachXO2-4000HC-HE   | 0.35  |      | 0.35  |      | 0.62  |      | ns    |
|                      | _                                                           | MachXO2-7000HC-HE   | 0.34  | _    | 0.34  |      | 0.59  |      | ns    |
|                      |                                                             |                     | 0.01  | l    | 0.01  | l    | 0.00  |      |       |



|                      |                                             |                     |       | 3     |       | 2     |       | 1     |       |
|----------------------|---------------------------------------------|---------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter            | Description                                 | Device              | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
|                      |                                             | MachXO2-256ZE       | 2.62  | —     | 2.91  | —     | 3.14  | —     | ns    |
|                      |                                             | MachXO2-640ZE       | 2.56  | —     | 2.85  | —     | 3.08  | —     | ns    |
| +                    | Clock to Data Setup – PIO                   | MachXO2-1200ZE      | 2.30  |       | 2.57  |       | 2.79  |       | ns    |
| t <sub>SU_DEL</sub>  | Input Register with Data Input Delay        | MachXO2-2000ZE      | 2.25  | —     | 2.50  | —     | 2.70  | —     | ns    |
|                      |                                             | MachXO2-4000ZE      | 2.39  | —     | 2.60  | —     | 2.76  | —     | ns    |
|                      |                                             | MachXO2-7000ZE      | 2.17  | —     | 2.33  | —     | 2.43  | —     | ns    |
|                      |                                             | MachXO2-256ZE       | -0.44 | —     | -0.44 | —     | -0.44 | —     | ns    |
|                      |                                             | MachXO2-640ZE       | -0.43 | —     | -0.43 | —     | -0.43 | —     | ns    |
|                      | Clock to Data Hold – PIO Input              | MachXO2-1200ZE      | -0.28 | —     | -0.28 | —     | -0.28 | —     | ns    |
| t <sub>H_DEL</sub>   | Register with Input Data Delay              | MachXO2-2000ZE      | -0.31 | —     | -0.31 |       | -0.31 |       | ns    |
|                      |                                             | MachXO2-4000ZE      | -0.34 | _     | -0.34 |       | -0.34 |       | ns    |
|                      |                                             | MachXO2-7000ZE      | -0.21 | _     | -0.21 |       | -0.21 |       | ns    |
| f <sub>MAX_IO</sub>  | Clock Frequency of I/O and<br>PFU Register  | All MachXO2 devices |       | 150   | _     | 125   | _     | 104   | MHz   |
| General I/O          | Pin Parameters (Using Edge Cl               | ock without PLL)    |       | 1     | 1     | 1     | 1     | 1     | 1     |
|                      |                                             | MachXO2-1200ZE      | _     | 11.10 |       | 11.51 |       | 11.91 | ns    |
|                      | Clock to Output – PIO Output                | MachXO2-2000ZE      | _     | 11.10 | —     | 11.51 | —     | 11.91 | ns    |
| t <sub>COE</sub>     | Register                                    | MachXO2-4000ZE      | _     | 10.89 | _     | 11.28 | _     | 11.67 | ns    |
|                      |                                             | MachXO2-7000ZE      |       | 11.10 |       | 11.51 |       | 11.91 | ns    |
|                      |                                             | MachXO2-1200ZE      | -0.23 |       | -0.23 |       | -0.23 |       | ns    |
|                      | Clock to Data Setup – PIO                   | MachXO2-2000ZE      | -0.23 |       | -0.23 |       | -0.23 |       | ns    |
| t <sub>SUE</sub>     |                                             | MachXO2-4000ZE      | -0.15 |       | -0.15 |       | -0.15 |       | ns    |
|                      |                                             | MachXO2-7000ZE      | -0.23 |       | -0.23 |       | -0.23 |       | ns    |
|                      |                                             | MachXO2-1200ZE      | 3.81  |       | 4.11  |       | 4.52  |       | ns    |
|                      | Clock to Data Hold – PIO Input              | MachXO2-2000ZE      | 3.81  |       | 4.11  |       | 4.52  |       | ns    |
| t <sub>HE</sub>      | Register                                    | MachXO2-4000ZE      | 3.60  |       | 3.89  |       | 4.28  |       | ns    |
|                      |                                             | MachXO2-7000ZE      | 3.81  |       | 4.11  |       | 4.52  |       | ns    |
|                      |                                             | MachXO2-1200ZE      | 2.78  |       | 3.11  |       | 3.40  |       | ns    |
|                      | Clock to Data Setup – PIO                   | MachXO2-2000ZE      | 2.78  |       | 3.11  |       | 3.40  |       | ns    |
| t <sub>SU_DELE</sub> | Input Register with Data Input              | MachXO2-4000ZE      | 3.11  |       | 3.48  |       | 3.79  |       | ns    |
|                      | Delay                                       | MachXO2-7000ZE      | 2.94  |       | 3.30  |       | 3.60  |       | ns    |
|                      |                                             | MachXO2-1200ZE      | -0.29 |       | -0.29 |       | -0.29 |       | ns    |
|                      | Clock to Data Hold – PIO Input              | MachXO2-2000ZE      | -0.29 |       | -0.29 |       | -0.29 |       | ns    |
| t <sub>H_DELE</sub>  | Register with Input Data Delay              | MachXO2-4000ZE      | -0.46 | _     | -0.46 |       | -0.46 |       | ns    |
|                      |                                             | MachXO2-7000ZE      | -0.37 |       | -0.37 |       | -0.37 |       | ns    |
| General I/O          | Pin Parameters (Using Primary               |                     | 0.07  |       | 0.07  |       | 0.07  |       |       |
| Generalizer          |                                             | MachXO2-1200ZE      | _     | 7.95  | _     | 8.07  | _     | 8.19  | ns    |
|                      |                                             | MachXO2-2000ZE      |       | 7.97  | _     | 8.10  | _     | 8.22  | ns    |
| t <sub>COPLL</sub>   | Clock to Output – PIO Output<br>Register    | MachXO2-4000ZE      |       | 7.98  |       | 8.10  |       | 8.23  | ns    |
|                      | Ĭ                                           | MachXO2-4000ZE      |       | 8.02  | _     | 8.14  |       | 8.26  | ns    |
|                      |                                             | MachXO2-1200ZE      | 0.85  | 0.02  | 0.85  | 0.14  | 0.89  | 0.20  | ns    |
|                      |                                             | MachXO2-1200ZE      | 0.85  |       | 0.85  |       | 0.89  |       |       |
| t <sub>SUPLL</sub>   | Clock to Data Setup – PIO<br>Input Register | MachXO2-2000ZE      | 0.84  |       | 0.84  |       | 0.85  |       | ns    |
|                      |                                             |                     |       |       |       |       |       | _     | ns    |
|                      |                                             | MachXO2-7000ZE      | 0.83  |       | 0.83  |       | 0.81  |       | ns    |



# **Pinout Information Summary**

|                                                           |                        | Ма                     | achXO2-2    | 256         |              | Ма                     | achXO2-6    | MachXO2-640  |          |
|-----------------------------------------------------------|------------------------|------------------------|-------------|-------------|--------------|------------------------|-------------|--------------|----------|
|                                                           | 32<br>QFN <sup>1</sup> | 48<br>QFN <sup>3</sup> | 64<br>ucBGA | 100<br>TQFP | 132<br>csBGA | 48<br>QFN <sup>3</sup> | 100<br>TQFP | 132<br>csBGA | 144 TQFP |
| General Purpose I/O per Bank                              | •                      |                        | •           |             |              |                        | •           | •            | •        |
| Bank 0                                                    | 8                      | 10                     | 9           | 13          | 13           | 10                     | 18          | 19           | 27       |
| Bank 1                                                    | 2                      | 10                     | 12          | 14          | 14           | 10                     | 20          | 20           | 26       |
| Bank 2                                                    | 9                      | 10                     | 11          | 14          | 14           | 10                     | 20          | 20           | 28       |
| Bank 3                                                    | 2                      | 10                     | 12          | 14          | 14           | 10                     | 20          | 20           | 26       |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Total General Purpose Single Ended I/O                    | 21                     | 40                     | 44          | 55          | 55           | 40                     | 78          | 79           | 107      |
| Differential I/O per Bank                                 |                        |                        |             |             |              |                        |             |              |          |
| Bank 0                                                    | 4                      | 5                      | 5           | 7           | 7            | 5                      | 9           | 10           | 14       |
| Bank 1                                                    | 1                      | 5                      | 6           | 7           | 7            | 5                      | 10          | 10           | 13       |
| Bank 2                                                    | 4                      | 5                      | 5           | 7           | 7            | 5                      | 10          | 10           | 14       |
| Bank 3                                                    | 1                      | 5                      | 6           | 7           | 7            | 5                      | 10          | 10           | 13       |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Total General Purpose Differential I/O                    | 10                     | 20                     | 22          | 28          | 28           | 20                     | 39          | 40           | 54       |
| Dual Function I/O                                         | 22                     | 25                     | 27          | 29          | 29           | 25                     | 29          | 29           | 33       |
| High-speed Differential I/O                               |                        | 1                      |             |             |              |                        |             | 1            |          |
| Bank 0                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| Gearboxes                                                 |                        |                        |             |             |              |                        |             |              | •        |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| DQS Groups                                                |                        |                        |             |             |              |                        |             |              |          |
| Bank 1                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 2        |
| VCCIO Pins                                                |                        |                        |             |             |              |                        |             |              |          |
| Bank 0                                                    | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 3        |
| Bank 1                                                    | 1                      | 1                      | 2           | 2           | 2            | 1                      | 2           | 2            | 3        |
| Bank 2                                                    | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 3        |
| Bank 3                                                    | 1                      | 1                      | 2           | 2           | 2            | 1                      | 2           | 2            | 3        |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| VCC                                                       | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 4        |
| GND <sup>2</sup>                                          | 2                      | 1                      | 8           | 8           | 8            | 1                      | 8           | 10           | 12       |
| NC                                                        | 0                      | 0                      | 1           | 26          | 58           | 0                      | 3           | 32           | 8        |
| Reserved for Configuration                                | 1                      | 1                      | 1           | 1           | 1            | 1                      | 1           | 1            | 1        |
|                                                           |                        |                        |             |             |              |                        |             |              |          |

1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.

2. For 48 QFN package, exposed die pad is the device ground.

3. 48-pin QFN information is 'Advanced'.



|                                                           |             |             | MachX        | D2-2000     |              |              | MachXO2-2000U |  |
|-----------------------------------------------------------|-------------|-------------|--------------|-------------|--------------|--------------|---------------|--|
|                                                           | 49<br>WLCSP | 100<br>TQFP | 132<br>csBGA | 144<br>TQFP | 256<br>caBGA | 256<br>ftBGA | 484 ftBGA     |  |
| General Purpose I/O per Bank                              | •           |             | •            | •           | •            |              |               |  |
| Bank 0                                                    | 19          | 18          | 25           | 27          | 50           | 50           | 70            |  |
| Bank 1                                                    | 0           | 21          | 26           | 28          | 52           | 52           | 68            |  |
| Bank 2                                                    | 13          | 20          | 28           | 28          | 52           | 52           | 72            |  |
| Bank 3                                                    | 0           | 6           | 7            | 8           | 16           | 16           | 24            |  |
| Bank 4                                                    | 0           | 6           | 8            | 10          | 16           | 16           | 16            |  |
| Bank 5                                                    | 6           | 8           | 10           | 10          | 20           | 20           | 28            |  |
| Total General Purpose Single-Ended I/O                    | 38          | 79          | 104          | 111         | 206          | 206          | 278           |  |
| Differential I/O per Bank                                 |             |             |              |             |              |              |               |  |
| Bank 0                                                    | 7           | 9           | 13           | 14          | 25           | 25           | 35            |  |
| Bank 1                                                    | 0           | 10          | 13           | 14          | 26           | 26           | 34            |  |
| Bank 2                                                    | 6           | 10          | 14           | 14          | 26           | 26           | 36            |  |
| Bank 3                                                    | 0           | 3           | 3            | 4           | 8            | 8            | 12            |  |
| Bank 4                                                    | 0           | 3           | 4            | 5           | 8            | 8            | 8             |  |
| Bank 5                                                    | 3           | 4           | 5            | 5           | 10           | 10           | 14            |  |
| Total General Purpose Differential I/O                    | 16          | 39          | 52           | 56          | 103          | 103          | 139           |  |
| Dual Function I/O                                         | 24          | 31          | 33           | 33          | 33           | 33           | 37            |  |
| High-speed Differential I/O                               |             | -           |              |             |              |              | _             |  |
| Bank 0                                                    | 5           | 4           | 8            | 9           | 14           | 14           | 18            |  |
| Gearboxes                                                 | -           |             | _            | _           |              |              | -             |  |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 5           | 4           | 8            | 9           | 14           | 14           | 18            |  |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 6           | 10          | 14           | 14          | 14           | 14           | 18            |  |
| DQS Groups                                                |             |             |              |             |              |              |               |  |
| Bank 1                                                    | 0           | 1           | 2            | 2           | 2            | 2            | 2             |  |
| VCCIO Pins                                                |             |             |              |             |              |              |               |  |
| Bank 0                                                    | 2           | 2           | 3            | 3           | 4            | 4            | 10            |  |
| Bank 1                                                    | 0           | 2           | 3            | 3           | 4            | 4            | 10            |  |
| Bank 2                                                    | 1           | 2           | 3            | 3           | 4            | 4            | 10            |  |
| Bank 3                                                    | 0           | 1           | 1            | 1           | 1            | 1            | 3             |  |
| Bank 4                                                    | 0           | 1           | 1            | 1           | 2            | 2            | 4             |  |
| Bank 5                                                    | 1           | 1           | 1            | 1           | 1            | 1            | 3             |  |
|                                                           | 1           |             | I            | 1           | 1            |              | T             |  |
| VCC                                                       | 2           | 2           | 4            | 4           | 8            | 8            | 12            |  |
| GND                                                       | 4           | 8           | 10           | 12          | 24           | 24           | 48            |  |
| NC                                                        | 0           | 1           | 1            | 4           | 1            | 1            | 105           |  |
| Reserved for Configuration                                | 1           | 1           | 1            | 1           | v            | 1            | 1             |  |
| Total Count of Bonded Pins                                | 39          | 100         | 132          | 144         | 256          | 256          | 484           |  |



| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HE-6BG332C | 4320 | 1.2 V          | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HE-4FG484C | 4320 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HE-5FG484C | 4320 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HE-6FG484C | 4320 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HE-4TG144C  | 6864 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-5TG144C  | 6864 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-6TG144C  | 6864 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-4BG256C  | 6864 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-5BG256C  | 6864 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-6BG256C  | 6864 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-4FTG256C | 6864 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-5FTG256C | 6864 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-6FTG256C | 6864 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-4BG332C  | 6864 | 1.2 V          | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-5BG332C  | 6864 | 1.2 V          | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-6BG332C  | 6864 | 1.2 V          | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-4FG484C  | 6864 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HE-5FG484C  | 6864 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HE-6FG484C  | 6864 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | COM   |



### Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|-------------------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256ZE-1SG32I                    | 256               | 1.2 V          | -1    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-2SG32I                    | 256               | 1.2 V          | -2    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-3SG32I                    | 256               | 1.2 V          | -3    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-1UMG64I                   | 256               | 1.2 V          | -1    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-2UMG64I                   | 256               | 1.2 V          | -2    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-3UMG64I                   | 256               | 1.2 V          | -3    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-1TG100I                   | 256               | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-2TG100I                   | 256               | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-3TG100I                   | 256               | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-1MG132I                   | 256               | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256ZE-2MG132I                   | 256               | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256ZE-3MG132I                   | 256               | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
| LCMXO2-640ZE-1TG100I                   | 640               | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-2TG100I                   | 640               | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-3TG100I                   | 640               | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-1MG132I                   | 640               | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMX02-640ZE-2MG132I                   | 640               | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640ZE-3MG132I                   | 640               | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
|                                        | 0.0               |                |       |                    |       |       |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
| LCMXO2-1200ZE-1UWG25ITR1               | 1280              | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR50 <sup>3</sup> | <sup>3</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR1K              | <sup>2</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1SG32I                   | 1280              | 1.2 V          | -1    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-2SG32I                   | 1280              | 1.2 V          | -2    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-3SG32I                   | 1280              | 1.2 V          | -3    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-1TG100I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-2TG100I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-3TG100I                  | 1280              | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-1MG132I                  | 1280              | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-2MG132I                  | 1280              | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-3MG132I                  | 1280              | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-1TG144I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-2TG144I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-3TG144I                  | 1280              | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



| Date       | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                          |
|------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2016   | 3.2     | All                                 | Moved designation for 84 QFN package information from 'Advanced' to 'Final'.                                                                                                                                                                                                            |
|            |         | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 'Advanced' 48 QFN package.<br>— Revised footnote 6.<br>— Added footnote 9.                                                                                                               |
|            |         | DC and Switching<br>Characteristics | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Added footnote 12.                                                                                                                                                                                      |
|            |         |                                     | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Added footnote 12.                                                                                                                                                                                         |
|            |         | Pinout Information                  | Updated the Signal Descriptions section. Added information on GND signal.                                                                                                                                                                                                               |
|            |         |                                     | Updated the Pinout Information Summary section.<br>— Added 'Advanced' MachXO2-256 48 QFN values.<br>— Added 'Advanced' MachXO2-640 48 QFN values.<br>— Added footnote to GND.<br>— Added footnotes 2 and 3.                                                                             |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' SG48 package and revised footnote.                                                                                                                                                                             |
|            |         |                                     | Updated the Ordering Information section.<br>— Added part numbers for 'Advanced' QFN 48 package.                                                                                                                                                                                        |
| March 2016 | 3.1     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 32 QFN value for XO2-1200.<br>— Added 84 QFN (7 mm x 7 mm, 0.5 mm) package.<br>— Modified package name to 100-pin TQFP.<br>— Modified package name to 144-pin TQFP.<br>— Added footnote. |
|            |         | Architecture                        | Updated the Typical I/O Behavior During Power-up section. Removed reference to TN1202.                                                                                                                                                                                                  |
|            |         | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications section. Revised t <sub>DPPDONE</sub> and t <sub>DPPINIT</sub> Max. values per PCN 03A-16, released March 2016.                                                                                                                        |
|            |         | Pinout Information                  | Updated the Pinout Information Summary section.<br>— Added MachXO2-1200 32 QFN values.<br>— Added 'Advanced' MachXO2-4000 84 QFN values.                                                                                                                                                |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' QN84 package and footnote.                                                                                                                                                                                     |
|            |         |                                     | Updated the Ordering Information section.<br>— Added part numbers for 1280 LUTs QFN 32 package.<br>— Added part numbers for 4320 LUTs QFN 84 package.                                                                                                                                   |
| March 2015 | 3.0     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Changed 64-ball ucBGA dimension.                                                                                                                                                               |
|            |         | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                                                                                                                                       |