

Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                                  |
|--------------------------------|----------------------------------------------------------------------------------|
| Product Status                 | Active                                                                           |
| Number of LABs/CLBs            | 540                                                                              |
| Number of Logic Elements/Cells | 4320                                                                             |
| Total RAM Bits                 | 94208                                                                            |
| Number of I/O                  | 104                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 132-LFBGA, CSPBGA                                                                |
| Supplier Device Package        | 132-CSPBGA (8x8)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-4000he-4mg132c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 2-5. Primary Clocks for MachXO2 Devices



Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices.

Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes.

Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{\rm LOCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Figure 2-7. PLL Diagram



Table 2-4 provides signal descriptions of the PLL block.

Table 2-4. PLL Signal Descriptions

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | I   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



Table 2-5. sysMEM Block Configurations

| Memory Mode      | Configurations                                               |
|------------------|--------------------------------------------------------------|
| Single Port      | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| True Dual Port   | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |
| FIFO             | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |

#### **Bus Size Matching**

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### **Memory Cascading**

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

#### Single, Dual, Pseudo-Dual Port and FIFO Modes

Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.



The EBR memory supports three forms of write behavior for single or dual port operation:

- 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. **Write Through** A copy of the input data appears at the output of the same port. This mode is supported for all data widths.
- 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output.

#### **FIFO Configuration**

The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags.

Table 2-7. Programmable FIFO Flag Ranges

| Flag Name         | Programming Range                  |
|-------------------|------------------------------------|
| Full (FF)         | 1 to max (up to 2 <sup>N</sup> -1) |
| Almost Full (AF)  | 1 to Full-1                        |
| Almost Empty (AE) | 1 to Full-1                        |
| Empty (EF)        | 0                                  |

N = Address bit width.

The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

#### **Memory Core Reset**

The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9.



Figure 2-11. Group of Four Programmable I/O Cells



#### Notes

- 1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices.
- 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices.





Figure 2-15. MachXO2 Output Register Block Diagram (PIO on the Right Edges)

#### **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the syslO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

#### **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

Table 2-9. Input Gearbox Signal List

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |



Figure 2-17. Output Gearbox



More information on the output gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices.



MachXO2-640U, MachXO2-1200/U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 devices contain three types of sysIO buffer pairs.

#### 1. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential and referenced input buffers.

#### 2. Bottom sysIO Buffer Pairs

The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential and referenced input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after  $V_{CC}$  and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

#### 3. Top sysIO Buffer Pairs

The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. The referenced input buffer can also be configured as a differential input buffer.

#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CC|OO}$  have reached  $V_{PORUP}$  level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CC|O}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-down to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to  $V_{CC|O}$  as the default functionality). The I/O pins will maintain the blank configuration until  $V_{CC}$  and  $V_{CC|O}$  (for I/O banks containing configuration I/Os) have reached  $V_{PORUP}$  levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration.

#### **Supported Standards**

The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. Table 2-11 summarizes the I/O characteristics of the MachXO2 PLDs.

Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1202, MachXO2 sysIO Usage Guide.



Table 2-11. I/O Support Device by Device

|                                          | MachXO2-256,<br>MachXO2-640           | MachXO2-640U,<br>MachXO2-1200                                       | MachXO2-1200U<br>MachXO2-2000/U,<br>MachXO2-4000,<br>MachXO2-7000   |  |
|------------------------------------------|---------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|--|
| Number of I/O Banks                      | 4                                     | 4                                                                   | 6                                                                   |  |
|                                          |                                       | Single-ended (all I/O banks)                                        | Single-ended (all I/O banks)                                        |  |
| Type of Input Buffers                    |                                       | Differential Receivers (all I/O banks)                              | Differential Receivers (all I/O banks)                              |  |
|                                          | banks)                                | Differential input termination (bottom side)                        | Differential input termination (bottom side)                        |  |
| Types of Output Buffers                  | Single-ended buffers with             | Single-ended buffers with complementary outputs (all I/O banks)     | Single-ended buffers with complementary outputs (all I/O banks)     |  |
| Types of Output Buffers                  | complementary outputs (all I/O banks) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) |  |
| Differential Output Emulation Capability | All I/O banks                         | All I/O banks                                                       | All I/O banks                                                       |  |
| PCI Clamp Support                        | No                                    | Clamp on bottom side only                                           | Clamp on bottom side only                                           |  |

Table 2-12. Supported Input Standards

| VCCIO (Typ.)          |                                         |                       |                       |                       |  |  |  |
|-----------------------|-----------------------------------------|-----------------------|-----------------------|-----------------------|--|--|--|
| 3.3 V                 | 2.5 V                                   | 1.8 V                 | 1.5                   | 1.2 V                 |  |  |  |
|                       |                                         |                       |                       | •                     |  |  |  |
| ✓                     | <b>√</b> <sup>2</sup>                   | ✓2                    | <b>√</b> <sup>2</sup> |                       |  |  |  |
| ✓                     | <b>√</b> <sup>2</sup>                   | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> |                       |  |  |  |
| <b>√</b> <sup>2</sup> | ✓                                       | <b>√</b> 2            | <b>√</b> <sup>2</sup> |                       |  |  |  |
| <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup>                   | ✓                     | <b>√</b> <sup>2</sup> |                       |  |  |  |
| <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup>                   | <b>√</b> <sup>2</sup> | ✓                     | <b>√</b> <sup>2</sup> |  |  |  |
| <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup>                   | <b>√</b> 2            | <b>√</b> <sup>2</sup> | <b>✓</b>              |  |  |  |
| ✓                     |                                         |                       |                       |                       |  |  |  |
| ✓                     | ✓                                       | ✓                     |                       |                       |  |  |  |
| ✓                     | ✓                                       |                       |                       |                       |  |  |  |
| ✓                     | ✓                                       | ✓                     |                       |                       |  |  |  |
| ,                     |                                         |                       |                       | •                     |  |  |  |
| ✓                     | ✓                                       |                       |                       |                       |  |  |  |
| ✓                     | ✓                                       |                       |                       |                       |  |  |  |
| ✓                     | ✓                                       |                       |                       |                       |  |  |  |
| ✓                     | ✓                                       | ✓                     |                       |                       |  |  |  |
| ✓                     | ✓                                       |                       |                       |                       |  |  |  |
| ✓                     | ✓                                       | ✓                     |                       |                       |  |  |  |
|                       | √ √ √ 2 √ 2 √ 2 √ 2 √ 2 √ 2 √ 2 √ 2 √ 2 | 3.3 V 2.5 V           | 3.3 V 2.5 V 1.8 V     | 3.3 V 2.5 V 1.8 V 1.5 |  |  |  |

- 1. Bottom banks of MachXO2-640U, MachXO2-1200/U and higher density devices only.
- 2. Reduced functionality. Refer to TN1202, MachXO2 sysIO Usage Guide for more detail.
- 3. These interfaces can be emulated with external resistors in all devices.



Table 2-18. MachXO2 Power Saving Features Description

| Device Subsystem                            | Feature Description                                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                     | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                |
| Power-On-Reset (POR)                        | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                          | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                         | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                         | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                 | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

#### **Power On Reset**

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNBRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNBRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



#### **BLVDS**

The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

Figure 3-2. BLVDS Multi-point Output Example



Table 3-2. BLVDS DC Conditions1

#### **Over Recommended Operating Conditions**

|                     |                             | Non     |         |       |
|---------------------|-----------------------------|---------|---------|-------|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ohms  |
| R <sub>S</sub>      | Driver series resistance    | 80      | 80      | Ohms  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |
| V <sub>OH</sub>     | Output high voltage         | 1.376   | 1.480   | V     |
| V <sub>OL</sub>     | Output low voltage          | 1.124   | 1.020   | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.253   | 0.459   | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |
| I <sub>DC</sub>     | DC output current           | 11.236  | 10.204  | mA    |

<sup>1.</sup> For input buffer, see LVDS table.



# Typical Building Block Function Performance – HC/HE Devices<sup>1</sup> Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | -6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions | ·         |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

#### **Register-to-Register Performance**

| Function                                                                     | -6 Timing | Units |  |
|------------------------------------------------------------------------------|-----------|-------|--|
| Basic Functions                                                              |           |       |  |
| 16:1 MUX                                                                     | 412       | MHz   |  |
| 16-bit adder                                                                 | 297       | MHz   |  |
| 16-bit counter                                                               | 324       | MHz   |  |
| 64-bit counter                                                               | 161       | MHz   |  |
| Embedded Memory Functions                                                    |           |       |  |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |  |
| Distributed Memory Functions                                                 |           |       |  |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |  |

<sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.



|                        |                                      |                                                                   | _        | 6        | _         | 5     | _       | 4       |                        |
|------------------------|--------------------------------------|-------------------------------------------------------------------|----------|----------|-----------|-------|---------|---------|------------------------|
| Parameter              | Description                          | Device                                                            | Min.     | Max.     | Min.      | Max.  | Min.    | Max.    | Units                  |
|                        |                                      | MachXO2-1200HC-HE                                                 | 0.41     | _        | 0.48      | _     | 0.55    | _       | ns                     |
|                        | Clock to Data Hold – PIO Input       | MachXO2-2000HC-HE                                                 | 0.42     | _        | 0.49      | _     | 0.56    | _       | ns                     |
| t <sub>HPLL</sub>      | Register                             | MachXO2-4000HC-HE                                                 | 0.43     |          | 0.50      | _     | 0.58    | _       | ns                     |
|                        |                                      | MachXO2-7000HC-HE                                                 | 0.46     |          | 0.54      |       | 0.62    |         | ns                     |
|                        |                                      | MachXO2-1200HC-HE                                                 | 2.88     |          | 3.19      | _     | 3.72    | _       | ns                     |
|                        | Clock to Data Setup – PIO            | MachXO2-2000HC-HE                                                 | 2.87     | _        | 3.18      | _     | 3.70    | _       | ns                     |
| t <sub>SU_DELPLL</sub> | Input Register with Data Input Delay | MachXO2-4000HC-HE                                                 | 2.96     | _        | 3.28      | _     | 3.81    | _       | ns                     |
|                        | ,                                    | MachXO2-7000HC-HE                                                 | 3.05     | _        | 3.35      | _     | 3.87    | _       | ns                     |
|                        |                                      | MachXO2-1200HC-HE                                                 | -0.83    | _        | -0.83     | _     | -0.83   | _       | ns                     |
|                        | Clock to Data Hold – PIO Input       | MachXO2-2000HC-HE                                                 | -0.83    | _        | -0.83     | _     | -0.83   | _       | ns                     |
| t <sub>H_DELPLL</sub>  | Register with Input Data Delay       | MachXO2-4000HC-HE                                                 | -0.87    | _        | -0.87     | _     | -0.87   | _       | ns                     |
|                        |                                      | MachXO2-7000HC-HE                                                 | -0.91    | _        | -0.91     | _     | -0.91   | _       | ns                     |
| Generic DDF            | RX1 Inputs with Clock and Data       | Aligned at Pin Using PC                                           | LK Pin   | for Cloc | k Input - | GDDR  | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK           |                                                                   | _        | 0.317    | _         | 0.344 | _       | 0.368   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK            | All MachXO2 devices, all sides                                    | 0.742    | _        | 0.702     | _     | 0.668   | _       | UI                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed               |                                                                   |          | 300      | _         | 250   | _       | 208     | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                 |                                                                   | _        | 150      | —         | 125   | —       | 104     | MHz                    |
| Generic DDF            | RX1 Inputs with Clock and Data C     | entered at Pin Using PC                                           | LK Pin f | or Clock | Input –   | GDDRX | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK          |                                                                   | 0.566    | _        | 0.560     | _     | 0.538   | _       | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK            | All MachXO2 devices,                                              | 0.778    | _        | 0.879     | _     | 1.090   | _       | ns                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed               | all sides                                                         |          | 300      | _         | 250   | _       | 208     | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                 |                                                                   | 1        | 150      | _         | 125   | _       | 104     | MHz                    |
| Generic DDF            | RX2 Inputs with Clock and Data       | Aligned at Pin Using PC                                           | LK Pin f | or Clock | k Input – | GDDRX | 2_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK           |                                                                   |          | 0.316    | _         | 0.342 | _       | 0.364   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK            | MachXO2-640U,                                                     | 0.710    | _        | 0.675     | _     | 0.679   | _       | UI                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed     | MachXO2-1200/U and larger devices,                                |          | 664      | _         | 554   | _       | 462     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                                    |          | 332      | _         | 277   | _       | 231     | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                                   |          | 166      | _         | 139   | _       | 116     | MHz                    |
| Generic DDF            | XX2 Inputs with Clock and Data C     | entered at Pin Using PC                                           | LK Pin f | or Clock | Input –   | GDDRX | 2_RX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK          |                                                                   | 0.233    |          | 0.219     |       | 0.198   |         | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK            | MachXO2-640U,                                                     | 0.287    | _        | 0.287     | _     | 0.344   | _       | ns                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed     | MachXO2-1200/U and larger devices, bottom side only <sup>11</sup> | _        | 664      | _         | 554   | _       | 462     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                 |                                                                   | _        | 332      | _         | 277   | _       | 231     | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                                   | _        | 166      | _         | 139   | _       | 116     | MHz                    |



|                        |                                         |                                          | -6    |       | <b>-</b> 5 |       | -4    |       |       |
|------------------------|-----------------------------------------|------------------------------------------|-------|-------|------------|-------|-------|-------|-------|
| Parameter              | Description                             | Device                                   | Min.  | Max.  | Min.       | Max.  | Min.  | Max.  | Units |
| LPDDR <sup>9, 12</sup> |                                         | •                                        | I.    | I.    | I.         |       | I.    | I.    |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS Input        |                                          | _     | 0.369 | _          | 0.395 | _     | 0.421 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                          | 0.529 | _     | 0.530      | _     | 0.527 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U and                       | 0.25  | _     | 0.25       | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output | larger devices, right side only. 13      | 0.25  | _     | 0.25       | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed          |                                          | _     | 280   | _          | 250   | _     | 208   | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                          |                                          | _     | 140   | _          | 125   | _     | 104   | MHz   |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                |                                          | 0     | 280   | 0          | 250   | 0     | 208   | Mbps  |
| DDR <sup>9, 12</sup>   |                                         | •                                        |       | II.   | II.        | ı     | II.   | II.   | ı     |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input     |                                          | _     | 0.350 | _          | 0.387 | _     | 0.414 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                          | 0.545 | _     | 0.538      | _     | 0.532 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U and larger devices, right | 0.25  | _     | 0.25       | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output | side only. <sup>13</sup>                 | 0.25  | _     | 0.25       | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed               |                                          | _     | 300   | _          | 250   | _     | 208   | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                          |                                          | _     | 150   | _          | 125   | _     | 104   | MHz   |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate              |                                          | N/A   | 300   | N/A        | 250   | N/A   | 208   | Mbps  |
| DDR2 <sup>9, 12</sup>  |                                         |                                          | •     | •     | •          |       | •     | •     |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input     |                                          | _     | 0.360 | _          | 0.378 | _     | 0.406 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                          | 0.555 | _     | 0.549      | _     | 0.542 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U and                       | 0.25  | _     | 0.25       | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output | larger devices, right side only. 13      | 0.25  | _     | 0.25       | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed               |                                          | _     | 300   | _          | 250   | _     | 208   | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                          |                                          | _     | 150   | _          | 125   | _     | 104   | MHz   |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate          |                                          | N/A   | 300   | N/A        | 250   | N/A   | 208   | Mbps  |

- 1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.
- 2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate.
- 3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).
- 4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.
- 5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).
- 6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} t_{DVA} 0.03 \text{ ns})/2$ .
- 7. The  $t_{SU\_DEL}$  and  $t_{H\_DEL}$  values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (-6), 113 ps (-5), 120 ps (-4).
- 8. This number for general purpose usage. Duty cycle tolerance is +/- 10%.
- 9. Duty cycle is +/-5% for system usage.
- 10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.
- 11. High-speed DDR and LVDS not supported in SG32 (32 QFN) packages.
- 12. Advance information for MachXO2 devices in 48 QFN packages.
- 13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



#### Figure 3-9. GDDR71 Video Timing Waveforms



Transmitter - Shown for one LVDS Channel



Figure 3-10. Receiver GDDR71\_RX. Waveforms



Figure 3-11. Transmitter GDDR71\_TX. Waveforms





## sysCONFIG Port Timing Specifications

| Symbol                | Pa                    | arameter                      | Min. | Max. | Units |
|-----------------------|-----------------------|-------------------------------|------|------|-------|
| All Configuration Mod | des                   |                               | _L   | I.   | l     |
| t <sub>PRGM</sub>     | PROGRAMN low p        | oulse accept                  | 55   | _    | ns    |
| t <sub>PRGMJ</sub>    | PROGRAMN low p        | oulse rejection               | _    | 25   | ns    |
| t <sub>INITL</sub>    | INITN low time        | LCMXO2-256                    | _    | 30   | μs    |
|                       |                       | LCMXO2-640                    | _    | 35   | μs    |
|                       |                       | LCMXO2-640U/<br>LCMXO2-1200   | _    | 55   | μs    |
|                       |                       | LCMXO2-1200U/<br>LCMXO2-2000  | _    | 70   | μs    |
|                       |                       | LCMXO2-2000U/<br>LCMXO2-4000  | _    | 105  | μs    |
|                       |                       | LCMXO2-7000                   | _    | 130  | μs    |
| t <sub>DPPINIT</sub>  | PROGRAMN low to       | o INITN low                   | _    | 150  | ns    |
| t <sub>DPPDONE</sub>  | PROGRAMN low to       | o DONE low                    | _    | 150  | ns    |
| t <sub>IODISS</sub>   | PROGRAMN low to       | o I/O disable                 | _    | 120  | ns    |
| Slave SPI             | •                     |                               | •    |      |       |
| f <sub>MAX</sub>      | CCLK clock freque     | CCLK clock frequency          |      | 66   | MHz   |
| t <sub>CCLKH</sub>    | CCLK clock pulse      | CCLK clock pulse width high   |      | _    | ns    |
| t <sub>CCLKL</sub>    | CCLK clock pulse      | CCLK clock pulse width low    |      | _    | ns    |
| t <sub>STSU</sub>     | CCLK setup time       | CCLK setup time               |      | _    | ns    |
| t <sub>STH</sub>      | CCLK hold time        | CCLK hold time                |      | _    | ns    |
| t <sub>STCO</sub>     | CCLK falling edge     | to valid output               | _    | 10   | ns    |
| t <sub>STOZ</sub>     | CCLK falling edge     | to valid disable              | _    | 10   | ns    |
| t <sub>STOV</sub>     | CCLK falling edge     | to valid enable               | _    | 10   | ns    |
| t <sub>SCS</sub>      | Chip select high tin  | ne                            | 25   | _    | ns    |
| t <sub>SCSS</sub>     | Chip select setup ti  | ime                           | 3    | _    | ns    |
| t <sub>SCSH</sub>     | Chip select hold tin  | ne                            | 3    | _    | ns    |
| Master SPI            | •                     |                               | •    |      |       |
| f <sub>MAX</sub>      | MCLK clock freque     | ency                          | _    | 133  | MHz   |
| t <sub>MCLKH</sub>    | MCLK clock pulse      | MCLK clock pulse width high   |      | _    | ns    |
| t <sub>MCLKL</sub>    | MCLK clock pulse      | MCLK clock pulse width low    |      | _    | ns    |
| t <sub>STSU</sub>     | MCLK setup time       | -                             |      | _    | ns    |
| t <sub>STH</sub>      | MCLK hold time        | MCLK hold time                |      | _    | ns    |
| t <sub>CSSPI</sub>    | INITN high to chip    | INITN high to chip select low |      |      | ns    |
| t <sub>MCLK</sub>     | INITN high to first I | MCLK edge                     | 0.75 | 1    | μs    |



## **Signal Descriptions (Cont.)**

| Signal Name            | I/O                                           | Descriptions                                                                                                                                                                                                  |
|------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INITN                  | I/O                                           | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, or when reserved as INITn in user mode, this pin has an active pull-up.                                                   |
| DONE                   | I/O                                           | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. During configuration, or when reserved as DONE in user mode, this pin has an active pull-up. |
| MCLK/CCLK              | I/O                                           | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes.                                                  |
| SN                     | Ţ                                             | Slave SPI active low chip select input.                                                                                                                                                                       |
| CSSPIN                 | I/O Master SPI active low chip select output. |                                                                                                                                                                                                               |
| SI/SPISI I/O Slave SPI |                                               | Slave SPI serial data input and master SPI serial data output.                                                                                                                                                |
| SO/SPISO               | I/O                                           | Slave SPI serial data output and master SPI serial data input.                                                                                                                                                |
| SCL                    | I/O                                           | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output.                                                                                                                                  |
| SDA                    | I/O                                           | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output.                                                                                                                                    |



### **Ordering Information**

MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below:

LATTICE

LCMXO2-1200ZE 1TG100C Datecode LCMXO2 256ZE 1UG64C Datecode

#### Notes:

- 1. Markings are abbreviated for small packages.
- 2. See PCN 05A-12 for information regarding a change to the top-side mark logo.



## High-Performance Industrial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Grade          | Package            | Leads | Temp. |
|----------------------|------|----------------|----------------|--------------------|-------|-------|
| LCMXO2-256HC-4SG32I  | 256  | 2.5 V / 3.3 V  | -4             | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-5SG32I  | 256  | 2.5 V / 3.3 V  | -5             | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-6SG32I  | 256  | 2.5 V / 3.3 V  | -6             | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-4SG48I  | 256  | 2.5 V / 3.3 V  | -4             | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-5SG48I  | 256  | 2.5 V / 3.3 V  | <del>-</del> 5 | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-6SG48I  | 256  | 2.5 V / 3.3 V  | -6             | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-4UMG64I | 256  | 2.5 V / 3.3 V  | -4             | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-5UMG64I | 256  | 2.5 V / 3.3 V  | <del>-</del> 5 | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-6UMG64I | 256  | 2.5 V / 3.3 V  | -6             | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-4TG100I | 256  | 2.5 V / 3.3 V  | -4             | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-5TG100I | 256  | 2.5 V / 3.3 V  | <del>-</del> 5 | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-6TG100I | 256  | 2.5 V / 3.3 V  | -6             | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-4MG132I | 256  | 2.5 V / 3.3 V  | -4             | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256HC-5MG132I | 256  | 2.5 V / 3.3 V  | <del>-</del> 5 | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256HC-6MG132I | 256  | 2.5 V / 3.3 V  | -6             | Halogen-Free csBGA | 132   | IND   |

| Part Number          | LUTs | Supply Voltage | Grade          | Package            | Leads | Temp. |
|----------------------|------|----------------|----------------|--------------------|-------|-------|
| LCMXO2-640HC-4SG48I  | 640  | 2.5 V / 3.3 V  | -4             | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-5SG48I  | 640  | 2.5 V / 3.3 V  | <del>-</del> 5 | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-6SG48I  | 640  | 2.5 V / 3.3 V  | -6             | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-4TG100I | 640  | 2.5 V / 3.3 V  | -4             | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-5TG100I | 640  | 2.5 V / 3.3 V  | -5             | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-6TG100I | 640  | 2.5 V / 3.3 V  | -6             | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-4MG132I | 640  | 2.5 V / 3.3 V  | -4             | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640HC-5MG132I | 640  | 2.5 V / 3.3 V  | <b>-</b> 5     | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640HC-6MG132I | 640  | 2.5 V / 3.3 V  | -6             | Halogen-Free csBGA | 132   | IND   |

| Part Number           | LUTs | Supply Voltage | Grade      | Package           | Leads | Temp. |
|-----------------------|------|----------------|------------|-------------------|-------|-------|
| LCMXO2-640UHC-4TG144I | 640  | 2.5 V / 3.3 V  | -4         | Halogen-Free TQFP | 144   | IND   |
| LCMXO2-640UHC-5TG144I | 640  | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free TQFP | 144   | IND   |
| LCMXO2-640UHC-6TG144I | 640  | 2.5 V / 3.3 V  | -6         | Halogen-Free TQFP | 144   | IND   |



| Date               | Version | Section                             | Change Summary                                                                                                                                                                      |                                                                                                             |                                                                                                          |
|--------------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| May 2014           | 2.5     | Architecture                        | Updated TransFR (Transparent Field Reconfiguration) section. Updated TransFR description for PLL use during background Flash programming.                                           |                                                                                                             |                                                                                                          |
| February 2014 02.4 |         | Introduction                        | Included the 49 WLCSP package in the MachXO2 Family Selection Guide table.                                                                                                          |                                                                                                             |                                                                                                          |
|                    |         | Architecture                        | Added information to Standby Mode and Power Saving Options section.                                                                                                                 |                                                                                                             |                                                                                                          |
|                    |         | Pinout Information                  | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.                                                                                                                |                                                                                                             |                                                                                                          |
|                    |         | Ordering Information                | Added UW49 package in MachXO2 Part Number Description.                                                                                                                              |                                                                                                             |                                                                                                          |
|                    |         |                                     | Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section.                                                               |                                                                                                             |                                                                                                          |
|                    |         |                                     | Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.                                                               |                                                                                                             |                                                                                                          |
| December 2013      | 02.3    | 02.3                                | Architecture                                                                                                                                                                        | Updated information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section.                  |                                                                                                          |
|                    |         | DC and Switching                    | Updated Static Supply Current – ZE Devices table.                                                                                                                                   |                                                                                                             |                                                                                                          |
|                    |         |                                     |                                                                                                                                                                                     |                                                                                                             | Characteristics                                                                                          |
|                    |         |                                     | Updated $V_{\text{OS}}$ test condition in sysIO Differential Electrical Characteristics - LVDS table.                                                                               |                                                                                                             |                                                                                                          |
| September 2013     | 02.2    | Architecture                        | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.                                                                                                                  |                                                                                                             |                                                                                                          |
|                    |         |                                     | Removed information on PDPR memory in RAM Mode section.                                                                                                                             |                                                                                                             |                                                                                                          |
|                    |         |                                     | Updated Supported Input Standards table.                                                                                                                                            |                                                                                                             |                                                                                                          |
|                    |         | DC and Switching<br>Characteristics | Updated Power-On-Reset Voltage Levels table.                                                                                                                                        |                                                                                                             |                                                                                                          |
| June 2013          | 02.1    | 02.1                                | Architecture                                                                                                                                                                        | Architecture Overview – Added information on the state of the register on power up and after configuration. |                                                                                                          |
|                    |         |                                     |                                                                                                                                                                                     |                                                                                                             | sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table. |
|                    |         | DC and Switching<br>Characteristics | Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables. |                                                                                                             |                                                                                                          |
|                    |         |                                     | Power-On-Reset Voltage Levels table – Added symbols.                                                                                                                                |                                                                                                             |                                                                                                          |