# E · K Hatkice Semiconductor Corporation - <u>LCMXO2-4000HE-4TG144I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| 2000                           |                                                                                  |
|--------------------------------|----------------------------------------------------------------------------------|
| Product Status                 | Active                                                                           |
| Number of LABs/CLBs            | 540                                                                              |
| Number of Logic Elements/Cells | 4320                                                                             |
| Total RAM Bits                 | 94208                                                                            |
| Number of I/O                  | 114                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 144-LQFP                                                                         |
| Supplier Device Package        | 144-TQFP (20x20)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-4000he-4tg144i |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **ROM Mode**

ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information on the RAM and ROM modes, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

## Routing

There are many resources provided in the MachXO2 devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.

The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

## **Clock/Control Distribution Network**

Each MachXO2 device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly.

The MachXO2 architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO2-640U, MachXO2-1200/U and higher density devices have two edge clocks each on the top and bottom edges. Lower density devices have no edge clocks. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources.

The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO2 devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals.

The maximum frequency for the primary clock network is shown in the MachXO2 External Switching Characteristics table.

The primary clock signals for the MachXO2-256 and MachXO2-640 are generated from eight 17:1 muxes The available clock sources include eight I/O sources and 9 routing inputs. Primary clock signals for the MachXO2-640U, MachXO2-1200/U and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sysCLOCK PLL outputs.



#### Figure 2-17. Output Gearbox



More information on the output gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices.



For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

# **User Flash Memory (UFM)**

MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 256 kbits
- 100K write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

## **Standby Mode and Power Saving Options**

MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V V<sub>CC</sub> and 3.3 V V<sub>CC</sub> while the HE devices operate at 1.2 V V<sub>CC</sub>.

MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption.

In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.



# Static Supply Current – ZE Devices<sup>1, 2, 3, 6</sup>

| Symbol            | Parameter                                                   | Device        | Typ. <sup>4</sup> | Units |
|-------------------|-------------------------------------------------------------|---------------|-------------------|-------|
|                   |                                                             | LCMXO2-256ZE  | 18                | μΑ    |
|                   |                                                             | LCMXO2-640ZE  | 28                | μΑ    |
| I                 | Core Power Supply                                           | LCMXO2-1200ZE | 56                | μΑ    |
| ICC               | Core Power Supply                                           | LCMXO2-2000ZE | 80                | μA    |
|                   |                                                             | LCMXO2-4000ZE | 124               | μΑ    |
|                   |                                                             | LCMXO2-7000ZE | 189               | μΑ    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices   | 1                 | μΑ    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool.

# Static Power Consumption Contribution of Different Components – ZE Devices

The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool.

| Symbol              | Parameter                                     | Тур. | Units |
|---------------------|-----------------------------------------------|------|-------|
| I <sub>DCBG</sub>   | Bandgap DC power contribution                 | 101  | μΑ    |
| IDCPOR              | POR DC power contribution                     | 38   | μΑ    |
| IDCIOBANKCONTROLLER | DC power contribution per I/O bank controller | 143  | μΑ    |



# Programming and Erase Flash Supply Current – ZE Devices<sup>1, 2, 3, 4</sup>

| Symbol | Parameter                      | Device        | Typ.⁵ | Units |
|--------|--------------------------------|---------------|-------|-------|
|        |                                | LCMXO2-256ZE  | 13    | mA    |
|        |                                | LCMXO2-640ZE  | 14    | mA    |
|        | Cara Dawar Cumhu               | LCMXO2-1200ZE | 15    | mA    |
| ICC    | Core Power Supply              | LCMXO2-2000ZE | 17    | mA    |
|        |                                | LCMXO2-4000ZE | 18    | mA    |
|        |                                | LCMXO2-7000ZE | 20    | mA    |
| ICCIO  | Bank Power Supply <sup>6</sup> | All devices   | 0     | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes all inputs are held at  $V_{\mbox{CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5. TJ = 25 °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO}$  = 2.5 V. Does not include pull-up/pull-down.



# sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output    | V                     | / <sub>IL</sub>          | V <sub>I</sub>           | н        | V <sub>OL</sub> Max. | V <sub>OH</sub> Min.     | l <sub>OL</sub> Max.⁴ | I <sub>OH</sub> Max.⁴ |
|-----------------|-----------------------|--------------------------|--------------------------|----------|----------------------|--------------------------|-----------------------|-----------------------|
| Standard        | Min. (V) <sup>3</sup> | Max. (V)                 | Min. (V)                 | Max. (V) | (V)                  | (V)                      | (mA)                  | (mA)                  |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4                    |
|                 |                       |                          |                          |          |                      |                          | 8                     | -8                    |
| LVCMOS 3.3      | -0.3                  | 0.8                      | 2.0                      | 3.6      | 0.4                  | $V_{CCIO} - 0.4$         | 12                    | -12                   |
| LVTTL           | 0.0                   | 0.0                      | 2.0                      | 0.0      | 3.0                  |                          | 16                    | -16                   |
|                 |                       |                          |                          |          |                      |                          | 24                    | -24                   |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4                    |
|                 |                       |                          |                          |          | 0.4                  | V <sub>CCIO</sub> – 0.4  | 8                     | -8                    |
| LVCMOS 2.5      | -0.3                  | 0.7                      | 1.7                      | 3.6      | 0.4                  | VCCIO 0.4                | 12                    | -12                   |
|                 |                       |                          |                          |          |                      |                          | 16                    | -16                   |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4                    |
| LVCMOS 1.8      | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | $V_{CCIO} - 0.4$         | 8                     | -8                    |
|                 | -0.5                  | 0.33 v CCIO              | 0.03 v CCIO              | 5.0      |                      |                          | 12                    | -12                   |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          | 0.4                  | V <sub>CCIO</sub> – 0.4  | 4                     | -4                    |
| LVCMOS 1.5      | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | VCCIO - 0.4              | 8                     | -8                    |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          | 0.4                  | V <sub>CCIO</sub> – 0.4  | 4                     | -2                    |
| LVCMOS 1.2      | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | VCCIO 0.4                | 8                     | -6                    |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
| PCI             | -0.3                  | 0.3V <sub>CCIO</sub>     | 0.5V <sub>CCIO</sub>     | 3.6      | 0.1V <sub>CCIO</sub> | 0.9V <sub>CCIO</sub>     | 1.5                   | -0.5                  |
| SSTL25 Class I  | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | 0.54                 | V <sub>CCIO</sub> - 0.62 | 8                     | 8                     |
| SSTL25 Class II | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | NA                   | NA                       | NA                    | NA                    |
| SSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                     | 8                     |
| SSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | NA                   | NA                       | NA                    | NA                    |
| HSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                     | 8                     |
| HSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS25R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS18R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS18R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS15R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS15R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS12R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |
| LVCMOS12R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 16, 12, 8, 4          | NA Open<br>Drain      |
| LVCMOS10R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |



## LVDS Emulation

MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.





Note: All resistors are ±1%.

#### Table 3-1. LVDS25E DC Conditions

#### **Over Recommended Operating Conditions**

| <b>_</b>          |                             |       |       |  |  |  |  |  |  |  |
|-------------------|-----------------------------|-------|-------|--|--|--|--|--|--|--|
| Parameter         | Description                 | Тур.  | Units |  |  |  |  |  |  |  |
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |  |  |  |  |  |  |  |
| R <sub>S</sub>    | Driver series resistor      | 158   | Ohms  |  |  |  |  |  |  |  |
| R <sub>P</sub>    | Driver parallel resistor    | 140   | Ohms  |  |  |  |  |  |  |  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |  |  |  |  |  |  |  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |  |  |  |  |  |  |  |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |  |  |  |  |  |  |  |
| V <sub>OD</sub>   | Output differential voltage | 0.35  | V     |  |  |  |  |  |  |  |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |  |  |  |  |  |  |  |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |  |  |  |  |  |  |  |
| I <sub>DC</sub>   | DC output current           | 6.03  | mA    |  |  |  |  |  |  |  |



### LVPECL

The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals.

#### Figure 3-3. Differential LVPECL



#### Table 3-3. LVPECL DC Conditions<sup>1</sup>

| Symbol            | Description                 | Nominal | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 93      | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 196     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 2.05    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.25    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.80    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.65    | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5   | Ohms  |
| DC                | DC output current           | 12.11   | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.

For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet.



#### RSDS

The MachXO2 family supports the differential RSDS standard. The output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Use LVDS25E mode with suggested resistors for RSDS operation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



#### Figure 3-4. RSDS (Reduced Swing Differential Standard)

#### Table 3-4. RSDS DC Conditions

| Parameter         | Parameter Description       |       | Units |
|-------------------|-----------------------------|-------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 294   | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 121   | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.35  | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.15  | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.20  | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |
| Z <sub>BACK</sub> | Back impedance              | 101.5 | Ohms  |
| IDC               | DC output current           | 3.66  | mA    |



|                    |                                                                 |                                       | _         | 3        | _         | 2      | _       | 1        |                              |
|--------------------|-----------------------------------------------------------------|---------------------------------------|-----------|----------|-----------|--------|---------|----------|------------------------------|
| Parameter          | Description                                                     | Device                                | Min.      | Max.     | Min.      | Max.   | Min.    | Max.     | Units                        |
| Generic DDR4       | Inputs with Clock and Data Cer                                  | ntered at Pin Using PC                | LK Pin fo | or Clock | Input –   | GDDRX4 | RX.EC   | LK.Cent  | tered <sup>9, 12</sup>       |
| t <sub>SU</sub>    | Input Data Setup Before ECLK                                    |                                       | 0.434     | —        | 0.535     | _      | 0.630   | —        | ns                           |
| t <sub>HO</sub>    | Input Data Hold After ECLK                                      | MachXO2-640U,                         | 0.385     | —        | 0.395     | —      | 0.463   | —        | ns                           |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                | MachXO2-1200/U<br>and larger devices, | _         | 420      | _         | 352    |         | 292      | Mbps                         |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                            | bottom side only <sup>11</sup>        | —         | 210      | —         | 176    | _       | 146      | MHz                          |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                       |           | 53       |           | 44     |         | 37       | MHz                          |
|                    | uts – GDDR71_RX.ECLK.7.1 <sup>9, 12</sup>                       | 2                                     |           |          |           |        |         |          |                              |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                     |                                       | —         | 0.307    |           | 0.316  |         | 0.326    | UI                           |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                      |                                       | 0.662     |          | 0.650     |        | 0.649   |          | UI                           |
| f <sub>DATA</sub>  | DDR71 Serial Input Data<br>Speed                                | MachXO2-640U,<br>MachXO2-1200/U       | _         | 420      | _         | 352    |         | 292      | Mbps                         |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                            | and larger devices,                   | —         | 210      | —         | 176    | —       | 146      | MHz                          |
| f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | bottom side only <sup>11</sup>        | _         | 60       | _         | 50     | _       | 42       | MHz                          |
| Generic DDR        | Outputs with Clock and Data A                                   | ligned at Pin Using PC                | LK Pin f  | or Clock | k Input – | GDDRX  | 1_TX.S  | CLK.Aliç | <b>jned</b> <sup>9, 12</sup> |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                         |                                       | —         | 0.850    | —         | 0.910  | _       | 0.970    | ns                           |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        | All MachXO2<br>devices, all sides     | _         | 0.850    | _         | 0.910  |         | 0.970    | ns                           |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         |                                       | —         | 140      | —         | 116    | _       | 98       | Mbps                         |
| f <sub>DDRX1</sub> | DDRX1 SCLK frequency                                            |                                       | —         | 70       | —         | 58     | _       | 49       | MHz                          |
|                    | Outputs with Clock and Data Ce                                  | ntered at Pin Using PC                | LK Pin f  | or Clock | Input –   | GDDRX  | 1_TX.SC | LK.Cen   | tered <sup>9, 12</sup>       |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                          |                                       | 2.720     | _        | 3.380     |        | 4.140   |          | ns                           |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                           | All MachXO2                           | 2.720     |          | 3.380     | _      | 4.140   |          | ns                           |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         | devices, all sides                    | —         | 140      | —         | 116    | —       | 98       | Mbps                         |
| f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                |                                       | _         | 70       | _         | 58     | _       | 49       | MHz                          |
| Generic DDRX       | (2 Outputs with Clock and Data                                  | Aligned at Pin Using P                | CLK Pin   | for Cloc | k Input   | - GDDR | X2_TX.E | CLK.Ali  | gned <sup>9, 12</sup>        |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                         |                                       |           | 0.270    |           | 0.300  |         | 0.330    | ns                           |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        | MachXO2-640U,<br>MachXO2-1200/U       | _         | 0.270    | _         | 0.300  |         | 0.330    | ns                           |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                               | and larger devices,<br>top side only  | _         | 280      | _         | 234    |         | 194      | Mbps                         |
| f <sub>DDRX2</sub> | DDRX2 ECLK frequency                                            |                                       | _         | 140      | —         | 117    | _       | 97       | MHz                          |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                       | —         | 70       | —         | 59     | —       | 49       | MHz                          |



|                    |                                                                  |                                                        | _       | -3       | _         | 2      | _       | -1      |                        |
|--------------------|------------------------------------------------------------------|--------------------------------------------------------|---------|----------|-----------|--------|---------|---------|------------------------|
| Parameter          | Description                                                      | Device                                                 | Min.    | Max.     | Min.      | Max.   | Min.    | Max.    | Units                  |
| Generic DDR        | 2 Outputs with Clock and Data C                                  | Centered at Pin Using P                                | CLK Pin | for Cloc | k Input – | GDDRX  | 2_TX.EC | CLK.Cen | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                           |                                                        | 1.445   | _        | 1.760     | _      | 2.140   | _       | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                          | 1.445   | _        | 1.760     | _      | 2.140   | _       | ns                     |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,<br>top side only | _       | 280      |           | 234    | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                 |                                                        | _       | 140      |           | 117    | _       | 97      | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                        |         | 70       | _         | 59     | —       | 49      | MHz                    |
| Generic DDR        | X4 Outputs with Clock and Data                                   | Aligned at Pin Using P                                 | CLK Pin | for Cloc | k Input   | - GDDR | X4_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                          |                                                        | _       | 0.270    | _         | 0.300  | _       | 0.330   | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                         | MachXO2-640U,<br>MachXO2-1200/U                        | _       | 0.270    |           | 0.300  | _       | 0.330   | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Output Data<br>Speed                                | and larger devices,<br>top side only                   | _       | 420      |           | 352    | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                             |                                                        |         | 210      | _         | 176    |         | 146     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                        |         | 53       |           | 44     | —       | 37      | MHz                    |
| Generic DDR        | 4 Outputs with Clock and Data C                                  | entered at Pin Using P                                 | CLK Pin | for Cloc | k Input – | GDDRX  | 4_TX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                           |                                                        | 0.873   | _        | 1.067     | _      | 1.319   | _       | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                          | 0.873   |          | 1.067     | _      | 1.319   | _       | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Output Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,<br>top side only | _       | 420      |           | 352    | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency<br>(minimum limited by PLL)                 |                                                        | _       | 210      |           | 176    | _       | 146     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                        |         | 53       | _         | 44     | —       | 37      | MHz                    |
| 7:1 LVDS Out       | tputs – GDDR71_TX.ECLK.7:1 <sup>s</sup>                          | , 12                                                   |         |          |           |        |         |         |                        |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                         |                                                        | _       | 0.240    | _         | 0.270  | _       | 0.300   | ns                     |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                          | MachXO2-640U,                                          | _       | 0.240    |           | 0.270  | _       | 0.300   | ns                     |
| f <sub>DATA</sub>  | DDR71 Serial Output Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,                  | _       | 420      | _         | 352    | _       | 292     | Mbps                   |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                             | top side only.                                         |         | 210      | _         | 176    |         | 146     | MHz                    |
| fclkout            | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                                        | _       | 60       | _         | 50     | _       | 42      | MHz                    |



|                        |                                          |                                                    | -     | -3    | _     | 2     | _     | ·1    |       |
|------------------------|------------------------------------------|----------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter              | Description                              | Device                                             | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| LPDDR <sup>9, 12</sup> |                                          | •                                                  |       |       |       |       |       |       | 1     |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    | _     | 0.349 | _     | 0.381 | _     | 0.396 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.665 | —     | 0.630 | _     | 0.613 | —     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | and larger devices, right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed           |                                                    | _     | 120   | _     | 110   | _     | 96    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    | —     | 60    | —     | 55    |       | 48    | MHz   |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                 |                                                    | 0     | 120   | 0     | 110   | 0     | 96    | Mbps  |
| DDR <sup>9, 12</sup>   |                                          | ·                                                  |       |       | •     |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      | -                                                  | _     | 0.347 | _     | 0.374 | _     | 0.393 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.665 | _     | 0.637 | _     | 0.616 | —     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U<br>and larger devices,              | 0.25  | _     | 0.25  | _     | 0.25  | —     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | right side only. <sup>13</sup>                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                |                                                    |       | 140   | _     | 116   |       | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    | —     | 70    |       | 58    | —     | 49    | MHz   |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate               |                                                    | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |
| DDR2 <sup>9, 12</sup>  |                                          | •                                                  |       |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    | _     | 0.372 | _     | 0.394 | _     | 0.410 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.690 | _     | 0.658 | _     | 0.618 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | and larger devices, right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  |       | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                | 1                                                  | —     | 140   | —     | 116   |       | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           | 1                                                  | —     | 70    | —     | 58    |       | 49    | MHz   |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate           |                                                    | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0 pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.

5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} - t_{DVA} - 0.03 \text{ ns})/2$ .

7. The  $t_{SU_{DEL}}$  and  $t_{H_{DEL}}$  values use the SCLK\_ZERHOLD default step size. Each step is 167 ps (-3), 182 ps (-2), 195 ps (-1).

8. This number for general purpose usage. Duty cycle tolerance is +/-10%.

9. Duty cycle is +/-5% for system usage.

10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

11. High-speed DDR and LVDS not supported in SG32 (32-Pin QFN) packages.

12. Advance information for MachXO2 devices in 48 QFN packages.

13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



#### Figure 3-9. GDDR71 Video Timing Waveforms



Figure 3-10. Receiver GDDR71\_RX. Waveforms



Figure 3-11. Transmitter GDDR71\_TX. Waveforms





# sysCLOCK PLL Timing (Continued)

#### **Over Recommended Operating Conditions**

| Parameter              | Descriptions          | Conditions | Min. | Max. | Units      |
|------------------------|-----------------------|------------|------|------|------------|
| t <sub>ROTATE_WD</sub> | PHASESTEP Pulse Width |            | 4    | _    | VCO Cycles |

1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

2. Output clock is valid after  $t_{LOCK}$  for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide for more details.

5. At minimum  $f_{PFD}$  As the  $f_{PFD}$  increases the time will decrease to approximately 60% the value listed.

6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.

7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none.

8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.



# Signal Descriptions (Cont.)

| Signal Name | I/O | Descriptions                                                                                                                                                                                                  |  |  |
|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| INITN       | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, or when reserved as INITn in user mode, this pin has an active pull-up.                                                   |  |  |
| DONE        | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. During configuration, or when reserved as DONE in user mode, this pin has an active pull-up. |  |  |
| MCLK/CCLK   | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes.                                                  |  |  |
| SN          | I   | Slave SPI active low chip select input.                                                                                                                                                                       |  |  |
| CSSPIN      | I/O | Master SPI active low chip select output.                                                                                                                                                                     |  |  |
| SI/SPISI    | I/O | Slave SPI serial data input and master SPI serial data output.                                                                                                                                                |  |  |
| SO/SPISO    | I/O | Slave SPI serial data output and master SPI serial data input.                                                                                                                                                |  |  |
| SCL         | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output.                                                                                                                                  |  |  |
| SDA         | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output.                                                                                                                                    |  |  |



|                                                           | MachXO2-4000 |              |             |              |              |              |              |              |
|-----------------------------------------------------------|--------------|--------------|-------------|--------------|--------------|--------------|--------------|--------------|
|                                                           | 84<br>QFN    | 132<br>csBGA | 144<br>TQFP | 184<br>csBGA | 256<br>caBGA | 256<br>ftBGA | 332<br>caBGA | 484<br>fpBGA |
| General Purpose I/O per Bank                              |              |              |             |              |              |              |              |              |
| Bank 0                                                    | 27           | 25           | 27          | 37           | 50           | 50           | 68           | 70           |
| Bank 1                                                    | 10           | 26           | 29          | 37           | 52           | 52           | 68           | 68           |
| Bank 2                                                    | 22           | 28           | 29          | 39           | 52           | 52           | 70           | 72           |
| Bank 3                                                    | 0            | 7            | 9           | 10           | 16           | 16           | 24           | 24           |
| Bank 4                                                    | 9            | 8            | 10          | 12           | 16           | 16           | 16           | 16           |
| Bank 5                                                    | 0            | 10           | 10          | 15           | 20           | 20           | 28           | 28           |
| Total General Purpose Single Ended I/O                    | 68           | 104          | 114         | 150          | 206          | 206          | 274          | 278          |
| Differential I/O per Bank                                 |              |              |             |              |              |              |              |              |
| Bank 0                                                    | 13           | 13           | 14          | 18           | 25           | 25           | 34           | 35           |
| Bank 1                                                    | 4            | 13           | 14          | 18           | 26           | 26           | 34           | 34           |
| Bank 2                                                    | 11           | 14           | 14          | 19           | 26           | 26           | 35           | 36           |
| Bank 3                                                    | 0            | 3            | 4           | 4            | 8            | 8            | 12           | 12           |
| Bank 4                                                    | 4            | 4            | 5           | 6            | 8            | 8            | 8            | 8            |
| Bank 5                                                    | 0            | 5            | 5           | 7            | 10           | 10           | 14           | 14           |
| Total General Purpose Differential I/O                    | 32           | 52           | 56          | 72           | 103          | 103          | 137          | 139          |
| Dual Function I/O                                         | 28           | 37           | 37          | 37           | 37           | 37           | 37           | 37           |
| High-speed Differential I/O                               | •            |              |             | •            |              |              |              |              |
| Bank 0                                                    | 8            | 8            | 9           | 8            | 18           | 18           | 18           | 18           |
| Gearboxes                                                 | T            | 1            | (           | T            | 1            |              | 1            | (            |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 8            | 8            | 9           | 9            | 18           | 18           | 18           | 18           |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 11           | 14           | 14          | 12           | 18           | 18           | 18           | 18           |
| DQS Groups                                                |              |              |             |              |              |              |              |              |
| Bank 1                                                    | 1            | 2            | 2           | 2            | 2            | 2            | 2            | 2            |
| VCCIO Pins                                                |              |              |             |              |              |              |              |              |
| Bank 0                                                    | 3            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 1                                                    | 1            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 2                                                    | 2            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 3                                                    | 1            | 1            | 1           | 1            | 1            | 1            | 2            | 3            |
| Bank 4                                                    | 1            | 1            | 1           | 1            | 2            | 2            | 1            | 4            |
| Bank 5                                                    | 1            | 1            | 1           | 1            | 1            | 1            | 2            | 3            |
| VCC                                                       | 4            | 4            | 4           | 4            | 8            | 8            | 8            | 12           |
| GND                                                       | 4            | 10           | 12          | 16           | 24           | 24           | 27           | 48           |
| NC                                                        | 1            | 1            | 1           | 1            | 1            | 1            | 5            | 105          |
| Reserved for configuration                                | 1            | 1            | 1           | 1            | 1            | 1            | 1            | 1            |
| Total Count of Bonded Pins                                | 84           | 132          | 144         | 184          | 256          | 256          | 332          | 484          |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HC-4TG144C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-5TG144C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-6TG144C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-4BG256C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-5BG256C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-6BG256C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-4FTG256C | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-5FTG256C | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-6FTG256C | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-4BG332C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-5BG332C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-6BG332C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-4FG400C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-5FG400C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-6FG400C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-4FG484C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HC-5FG484C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HC-6FG484C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100CR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-5TG100CR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-6TG100CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-4MG132CR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-5MG132CR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-6MG132CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-4TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-5TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-6TG144CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200HC-speed package CR1" are the same as the "LCMXO2-1200HC-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-5TG100IR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-6TG100IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-4MG132IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-6MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-4TG144IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-6TG144IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |

1. Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Image: space with the second secon         | Date           | Version | Section              | Change Summary                                                                                     |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|----------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Guide table.           Architecture         Added information to Standby Mode and Power Saving Options section.           Pinout Information         Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.           Ordering Information         Added the XO2-2000 2E in the Pinout Information Summary table.           Ordering Information         Added the XO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section.           Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.         Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.           December 2013         02.3         Architecture         Updated Information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section.           DC and Switching         Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS 28.           Updated V <sub>OS</sub> test condition in sysIO Differential Electrical Characteristics - LVDS table.         Updated Supported Input Standards table.           DC and Switching         Updated Power-On-Reset Voltage Levels table.         Updated Supported Input Standards table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the register on power up and after configuration.           June 2013         02.1         Architecture         Architec                                                                                                                                                                                                                                                                                                                                                                                                                                             | May 2014       | 2.5     | Architecture         | Updated TransFR description for PLL use during background Flash                                    |  |  |  |  |
| Image: section of the sectio | February 2014  | 02.4    | Introduction         |                                                                                                    |  |  |  |  |
| Image: series of the series         |                |         | Architecture         |                                                                                                    |  |  |  |  |
| Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power<br>Commercial Grade Devices, Halogen Free (RoHS) Packaging section.           Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power<br>Industrial Grade Devices, Halogen Free (RoHS) Packaging section.           December 2013         02.3           Architecture         Updated information on CLKOS output divider in sysCLOCK Phase<br>Locked Loops (PLLs) section.           DC and Switching<br>Characteristics         Updated Static Supply Current – ZE Devices table.           Updated footnote 4 in sysIO Single-Ended DC Electrical Characteris<br>tics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS<br>28.           Updated Vos test condition in sysIO Differential Electrical Characteri-<br>istics - LVDS table.           September 2013         02.2           Oz and Switching<br>Characteristics         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.           Removed information on PDPR memory in RAM Mode section.         Updated Supported Input Standards table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the regis-<br>ter on power up and after configuration.           sysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOC KPLL Timing table.         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |         | Pinout Information   | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.                               |  |  |  |  |
| Image: bit is a series of the serie |                |         | Ordering Information | Added UW49 package in MachXO2 Part Number Description.                                             |  |  |  |  |
| Industrial Grade Devices, Halogen Free (RoHS) Packaging section.           December 2013         02.3         Architecture         Updated information on CLKOS output divider in sysCLOCK Phase<br>Locked Loops (PLLs) section.           DC and Switching<br>Characteristics         Updated Static Supply Current – ZE Devices table.         Updated footnote 4 in sysIO Single-Ended DC Electrical Characteris<br>tics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS<br>28.           September 2013         02.2         Architecture         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.           Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         Removed information on PDPR memory in RAM Mode section.           Updated Supported Input Standards table.         Updated Power-On-Reset Voltage Levels table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the register on power up and after configuration.           SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.         DC and Switching<br>Characteristics         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – ED Povices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |         |                      | Commercial Grade Devices, Halogen Free (RoHS) Packaging sec-                                       |  |  |  |  |
| DC and Switching<br>Characteristics         Updated Static Supply Current – ZE Devices table.           Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS 28.           September 2013         02.2         Architecture         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.           Removed information on PDPR memory in RAM Mode section.         Updated Supported Input Standards table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the register on power up and after configuration.           sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.         DC and Switching Characteristics           DC and Switching Characteristics         Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |         |                      |                                                                                                    |  |  |  |  |
| September 2013       02.2       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Rective Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Architecture Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Architecture Overview – Added information on PDPR memory in RAM Mode section.         Updated Power-On-Reset Voltage Levels table.       Updated Power-On-Reset Voltage Levels table.         June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.       Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | December 2013  | 02.3    | Architecture         |                                                                                                    |  |  |  |  |
| September 2013       02.2       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         June 2013       02.1       Architecture       Architecture Overview – Added information on PDPR memory in RAM Mode section.         Updated Supported Input Standards table.       Updated Power-On-Reset Voltage Levels table.         June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.       Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – ZE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |         |                      | Updated Static Supply Current – ZE Devices table.                                                  |  |  |  |  |
| September 2013       02.2       Architecture       Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.         Removed information on PDPR memory in RAM Mode section.       Updated Supported Input Standards table.         DC and Switching<br>Characteristics       Updated Power-On-Reset Voltage Levels table.         June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.       DC and Switching<br>Characteristics         DC and Switching<br>Characteristics       Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |         |                      |                                                                                                    |  |  |  |  |
| June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         SysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.       DC and Switching characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |         |                      | Updated $\rm V_{OS}$ test condition in sysIO Differential Electrical Characteristics - LVDS table. |  |  |  |  |
| Updated Supported Input Standards table.           DC and Switching<br>Characteristics         Updated Power-On-Reset Voltage Levels table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the register on power up and after configuration.           SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.         DC and Switching<br>Characteristics         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | September 2013 | 02.2    | Architecture         | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.                                 |  |  |  |  |
| DC and Switching<br>Characteristics         Updated Power-On-Reset Voltage Levels table.           June 2013         02.1         Architecture         Architecture Overview – Added information on the state of the regis-<br>ter on power up and after configuration.           sysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.         DC and Switching<br>Characteristics         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |         |                      | Removed information on PDPR memory in RAM Mode section.                                            |  |  |  |  |
| Characteristics       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         June 2013       02.1       Architecture       Architecture Overview – Added information on the state of the register on power up and after configuration.         sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.       DC and Switching Characteristics         DC and Switching Characteristics       Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |         |                      |                                                                                                    |  |  |  |  |
| ter on power up and after configuration.         sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.         DC and Switching Characteristics         Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |         |                      |                                                                                                    |  |  |  |  |
| Cross reference to sysCLOCK PLL Timing table.           DC and Switching<br>Characteristics         Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | June 2013      | 02.1    | 2.1 Architecture     |                                                                                                    |  |  |  |  |
| Characteristics Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |         |                      |                                                                                                    |  |  |  |  |
| Power-On-Reset Voltage Levels table – Added symbols.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |         |                      | Switching Characteristics - HC/HE Devices and the MachXO2 Exter-                                   |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |         |                      | Power-On-Reset Voltage Levels table – Added symbols.                                               |  |  |  |  |



| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                                                       |
|---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2011      | 01.3    | Multiple                            | Replaced "SED" with "SRAM CRC Error Detection" throughout the document.                                                                                                                                                                              |
|               |         | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table.                                                                                                                                                                                              |
|               |         | Pinout Information                  | Updated Pin Information Summary tables.                                                                                                                                                                                                              |
|               |         |                                     | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table.                                                                                                                                                                         |
| April 2011    | 01.2    | _                                   | Data sheet status changed from Advance to Preliminary.                                                                                                                                                                                               |
|               |         | Introduction                        | Updated MachXO2 Family Selection Guide table.                                                                                                                                                                                                        |
|               |         | Architecture                        | Updated Supported Input Standards table.                                                                                                                                                                                                             |
|               |         |                                     | Updated sysMEM Memory Primitives diagram.                                                                                                                                                                                                            |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. |
|               |         |                                     | Added VREF specifications to sysIO recommended operating condi-<br>tions.                                                                                                                                                                            |
|               |         |                                     | Updating timing information based on characterization.                                                                                                                                                                                               |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | Ordering Information                | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages.                                                                                                                                                                           |
|               |         |                                     | Added R1 device specifications.                                                                                                                                                                                                                      |
| January 2011  | 01.1    | All                                 | Included ultra-high I/O devices.                                                                                                                                                                                                                     |
|               |         | DC and Switching<br>Characteristics | Recommended Operating Conditions table – Added footnote 3.                                                                                                                                                                                           |
|               |         |                                     | DC Electrical Characteristics table – Updated data for $\rm I_{IL},  I_{IH},  V_{HYST}$ typical values updated.                                                                                                                                      |
|               |         |                                     | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |
|               |         |                                     | Generic DDRX4 Outputs with Clock and Data Aligned at Pin (GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |
|               |         |                                     | Power-On-Reset Voltage Levels table - clarified note 3.                                                                                                                                                                                              |
|               |         |                                     | Clarified VCCIO related recommended operating conditions specifications.                                                                                                                                                                             |
|               |         |                                     | Added power supply ramp rate requirements.                                                                                                                                                                                                           |
|               |         |                                     | Added Power Supply Ramp Rates table.                                                                                                                                                                                                                 |
|               |         |                                     | Updated Programming/Erase Specifications table.                                                                                                                                                                                                      |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                                                                                   |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
| November 2010 | 01.0    | —                                   | Initial release.                                                                                                                                                                                                                                     |