# E · / Fattice Semiconductor Corporation - <u>LCMXO2-4000HE-5FG484C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                              |
| Number of Logic Elements/Cells | 4320                                                                             |
| Total RAM Bits                 | 94208                                                                            |
| Number of I/O                  | 278                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 484-BBGA                                                                         |
| Supplier Device Package        | 484-FBGA (23x23)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-4000he-5fg484c |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Table 1-1. MachXO2™ Family Selection Guide

|                                                  |                    | XO2-256 | XO2-640 | XO2-640U <sup>1</sup> | XO2-1200 | XO2-1200U <sup>1</sup> | XO2-2000 | XO2-2000U1 | XO2-4000 | XO2-7000 |
|--------------------------------------------------|--------------------|---------|---------|-----------------------|----------|------------------------|----------|------------|----------|----------|
| LUTs                                             |                    | 256     | 640     | 640                   | 1280     | 1280                   | 2112     | 2112       | 4320     | 6864     |
| Distributed RAM (kbits)                          |                    | 2       | 5       | 5                     | 10       | 10                     | 16       | 16         | 34       | 54       |
| EBR SRAM (kbits)                                 |                    | 0       | 18      | 64                    | 64       | 74                     | 74       | 92         | 92       | 240      |
| Number of EBR SR kbits/block)                    | AM Blocks (9       | 0       | 2       | 7                     | 7        | 8                      | 8        | 10         | 10       | 26       |
| UFM (kbits)                                      |                    | 0       | 24      | 64                    | 64       | 80                     | 80       | 96         | 96       | 256      |
| Device Options:                                  | HC <sup>2</sup>    | Yes     | Yes     | Yes                   | Yes      | Yes                    | Yes      | Yes        | Yes      | Yes      |
|                                                  | HE <sup>3</sup>    |         |         |                       |          |                        | Yes      | Yes        | Yes      | Yes      |
|                                                  | ZE <sup>4</sup>    | Yes     | Yes     |                       | Yes      |                        | Yes      |            | Yes      | Yes      |
| Number of PLLs                                   |                    | 0       | 0       | 1                     | 1        | 1                      | 1        | 2          | 2        | 2        |
| Hardened                                         | I2C                | 2       | 2       | 2                     | 2        | 2                      | 2        | 2          | 2        | 2        |
| Functions:                                       | SPI                | 1       | 1       | 1                     | 1        | 1                      | 1        | 1          | 1        | 1        |
|                                                  | Timer/Coun-<br>ter | 1       | 1       | 1                     | 1        | 1                      | 1        | 1          | 1        | 1        |
| Packages                                         | 1                  |         |         |                       |          | ю                      |          |            |          |          |
| 25-ball WLCSP⁵<br>(2.5 mm x 2.5 mm,              | 0.4 mm)            |         |         |                       | 18       |                        |          |            |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5         | mm)                | 21      |         |                       | 21       |                        |          |            |          |          |
| 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 mm)  |                    | 40      | 40      |                       |          |                        |          |            |          |          |
| 49-ball WLCSP⁵<br>(3.2 mm x 3.2 mm, 0.4 mm)      |                    |         |         |                       |          |                        | 38       |            |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4               | mm)                | 44      |         |                       |          |                        |          |            |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5         | mm)                |         |         |                       |          |                        |          |            | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                  |                    | 55      | 78      |                       | 79       |                        | 79       |            |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5              | mm)                | 55      | 79      |                       | 104      |                        | 104      |            | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                  |                    |         |         | 107                   | 107      |                        | 111      |            | 114      | 114      |
| 184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5 | mm)                |         |         |                       |          |                        |          |            | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm)        |                    |         |         |                       |          |                        | 206      |            | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0 mm)        |                    |         |         |                       |          | 206                    | 206      |            | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0              | .8 mm)             |         |         |                       |          |                        |          |            | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1              | .0 mm)             |         |         |                       |          |                        |          | 278        | 278      | 334      |

1. Ultra high I/O device.

2. High performance with regulator – VCC = 2.5 V, 3.3 V

3. High performance without regulator  $-V_{CC} = 1.2 V$ 4. Low power without regulator  $-V_{CC} = 1.2 V$ 5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



# Figure 2-3. PFU Block Diagram



# Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

|         | PFU Block               |                         |  |  |  |  |
|---------|-------------------------|-------------------------|--|--|--|--|
| Slice   | Resources               | Modes                   |  |  |  |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |  |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM      |  |  |  |  |

Table 2-1. Resources and Modes Available per Slice

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



#### Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices



# sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



## Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | I/O | Description                                                                                            |
|---------------|-----|--------------------------------------------------------------------------------------------------------|
| CLKOP         | 0   | Primary PLL output clock (with phase shift adjustment)                                                 |
| CLKOS         | 0   | Secondary PLL output clock (with phase shift adjust)                                                   |
| CLKOS2        | 0   | Secondary PLL output clock2 (with phase shift adjust)                                                  |
| CLKOS3        | 0   | Secondary PLL output clock3 (with phase shift adjust)                                                  |
| LOCK          | 0   | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |
| DPHSRC        | 0   | Dynamic Phase source – ports or WISHBONE is active                                                     |
| STDBY         | I   | Standby signal to power down the PLL                                                                   |
| RST           | I   | PLL reset without resetting the M-divider. Active high reset.                                          |
| RESETM        | I   | PLL reset - includes resetting the M-divider. Active high reset.                                       |
| RESETC        | I   | Reset for CLKOS2 output divider only. Active high reset.                                               |
| RESETD        | I   | Reset for CLKOS3 output divider only. Active high reset.                                               |
| ENCLKOP       | I   | Enable PLL output CLKOP                                                                                |
| ENCLKOS       | I   | Enable PLL output CLKOS when port is active                                                            |
| ENCLKOS2      | I   | Enable PLL output CLKOS2 when port is active                                                           |
| ENCLKOS3      | I   | Enable PLL output CLKOS3 when port is active                                                           |
| PLLCLK        | I   | PLL data bus clock input signal                                                                        |
| PLLRST        | I   | PLL data bus reset. This resets only the data bus not any register values.                             |
| PLLSTB        | I   | PLL data bus strobe signal                                                                             |
| PLLWE         | I   | PLL data bus write enable signal                                                                       |
| PLLADDR [4:0] | I   | PLL data bus address                                                                                   |
| PLLDATI [7:0] | I   | PLL data bus data input                                                                                |
| PLLDATO [7:0] | 0   | PLL data bus data output                                                                               |
| PLLACK        | 0   | PLL data bus acknowledge signal                                                                        |

# sysMEM Embedded Block RAM Memory

The MachXO2-640/U and larger devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

## sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



 Table 2-5. sysMEM Block Configurations

| Memory Mode      | Configurations                                               |
|------------------|--------------------------------------------------------------|
| Single Port      | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| True Dual Port   | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |
| FIFO             | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |

#### Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

## Single, Dual, Pseudo-Dual Port and FIFO Modes

Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.



## Table 2-11. I/O Support Device by Device

|                                             | MachXO2-256,<br>MachXO2-640               | MachXO2-640U,<br>MachXO2-1200                                         | MachXO2-1200U<br>MachXO2-2000/U,<br>MachXO2-4000,<br>MachXO2-7000     |  |
|---------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|--|
| Number of I/O Banks                         | 4                                         | 4                                                                     | 6                                                                     |  |
|                                             |                                           | Single-ended (all I/O banks)                                          | Single-ended (all I/O banks)                                          |  |
| Tupo of Input Pufforo                       | Single-ended (all I/O banks)              | Differential Receivers (all I/O                                       | Differential Receivers (all I/O                                       |  |
|                                             | Differential Receivers (all I/O<br>banks) | Differential input termination<br>(bottom side)                       | Differential input termination<br>(bottom side)                       |  |
| Turses of Output Duffers                    | Single-ended buffers with                 | Single-ended buffers with<br>complementary outputs (all I/O<br>banks) | Single-ended buffers with<br>complementary outputs (all I/O<br>banks) |  |
| Types of Output Bullers                     | banks)                                    | Differential buffers with true<br>LVDS outputs (50% on top<br>side)   | Differential buffers with true<br>LVDS outputs (50% on top<br>side)   |  |
| Differential Output Emulation<br>Capability | All I/O banks                             | All I/O banks                                                         | All I/O banks                                                         |  |
| PCI Clamp Support                           | No                                        | Clamp on bottom side only                                             | Clamp on bottom side only                                             |  |

## Table 2-12. Supported Input Standards

|                                 |                       | V                     | CCIO (Ty              | p.)                   |                       |  |  |
|---------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--|--|
| Input Standard                  | 3.3 V                 | 2.5 V                 | 1.8 V                 | 1.5                   | 1.2 V                 |  |  |
| Single-Ended Interfaces         |                       |                       |                       |                       |                       |  |  |
| LVTTL                           | ✓                     | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> |                       |  |  |
| LVCMOS33                        | ✓                     | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> |                       |  |  |
| LVCMOS25                        | <b>√</b> <sup>2</sup> | ✓                     | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> |                       |  |  |
| LVCMOS18                        | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓                     | <b>√</b> <sup>2</sup> |                       |  |  |
| LVCMOS15                        | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ~                     | <b>√</b> <sup>2</sup> |  |  |
| LVCMOS12                        | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓                     |  |  |
| PCI <sup>1</sup>                | ✓                     |                       |                       |                       |                       |  |  |
| SSTL18 (Class I, Class II)      | ✓                     | ✓                     | ✓                     |                       |                       |  |  |
| SSTL25 (Class I, Class II)      | ✓                     | ✓                     |                       |                       |                       |  |  |
| HSTL18 (Class I, Class II)      | ✓                     | ✓                     | ✓                     |                       |                       |  |  |
| Differential Interfaces         |                       | •                     |                       |                       |                       |  |  |
| LVDS                            | ✓                     | ✓                     |                       |                       |                       |  |  |
| BLVDS, MVDS, LVPECL, RSDS       | ✓                     | ✓                     |                       |                       |                       |  |  |
| MIPI <sup>3</sup>               | ✓                     | ✓                     |                       |                       |                       |  |  |
| Differential SSTL18 Class I, II | ✓                     | ✓                     | ✓                     |                       |                       |  |  |
| Differential SSTL25 Class I, II | ✓                     | ✓                     |                       |                       |                       |  |  |
| Differential HSTL18 Class I, II | ✓                     | ~                     | ✓                     |                       |                       |  |  |

1. Bottom banks of MachXO2-640U, MachXO2-1200/U and higher density devices only.

2. Reduced functionality. Refer to TN1202, MachXO2 sysIO Usage Guide for more detail.

3. These interfaces can be emulated with external resistors in all devices.



#### Table 2-13. Supported Output Standards

| Output Standard                 | V <sub>CCIO</sub> (Typ.) |
|---------------------------------|--------------------------|
| Single-Ended Interfaces         |                          |
| LVTTL                           | 3.3                      |
| LVCMOS33                        | 3.3                      |
| LVCMOS25                        | 2.5                      |
| LVCMOS18                        | 1.8                      |
| LVCMOS15                        | 1.5                      |
| LVCMOS12                        | 1.2                      |
| LVCMOS33, Open Drain            | —                        |
| LVCMOS25, Open Drain            | —                        |
| LVCMOS18, Open Drain            | —                        |
| LVCMOS15, Open Drain            | —                        |
| LVCMOS12, Open Drain            | —                        |
| PCI33                           | 3.3                      |
| SSTL25 (Class I)                | 2.5                      |
| SSTL18 (Class I)                | 1.8                      |
| HSTL18(Class I)                 | 1.8                      |
| Differential Interfaces         |                          |
| LVDS <sup>1, 2</sup>            | 2.5, 3.3                 |
| BLVDS, MLVDS, RSDS <sup>2</sup> | 2.5                      |
| LVPECL <sup>2</sup>             | 3.3                      |
| MIPI <sup>2</sup>               | 2.5                      |
| Differential SSTL18             | 1.8                      |
| Differential SSTL25             | 2.5                      |
| Differential HSTL18             | 1.8                      |

1. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. 2. These interfaces can be emulated with external resistors in all devices.

# sysIO Buffer Banks

The numbers of banks vary between the devices of this family. MachXO2-1200U, MachXO2-2000/U and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO2-1200 and lower density devices have four banks (one bank per side). Figures 2-18 and 2-19 show the sysIO banks and their associated supplies for all devices.



# Hot Socketing

The MachXO2 devices have been carefully designed to ensure predictable behavior during power-up and powerdown. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO2 ideal for many multiple power supply and hot-swap applications.

# **On-chip Oscillator**

Every MachXO2 device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

Table 2-14 lists all the available MCLK frequencies.

Table 2-14. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |

# Embedded Hardened IP Functions and User Flash Memory

All MachXO2 devices provide embedded hardened functions such as SPI, I<sup>2</sup>C and Timer/Counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These embedded blocks interface through the WISHBONE interface with routing as shown in Figure 2-20.



## Figure 2-21. PC Core Block Diagram



Table 2-15 describes the signals interfacing with the I<sup>2</sup>C cores.

 Table 2-15.
 PC Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. |
| i2c_sda     | Bi-directional | Bi-directional data line of the $l^2C$ core. The signal is an output when data is transmitted from the $l^2C$ core. The signal is an input when data is received into the $l^2C$ core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of $l^2C$ ports in each MachXO2 device.                          |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                  |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                          |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                         |

# Hardened SPI IP Core

Every MachXO2 device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO2 devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



# **Configuration and Testing**

This section describes the configuration and testing features of the MachXO2 family.

# IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

## **Device Configuration**

All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device:

- 1. Internal Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, MachXO2 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

## TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



# LVDS Emulation

MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.





Note: All resistors are ±1%.

## Table 3-1. LVDS25E DC Conditions

#### **Over Recommended Operating Conditions**

| Parameter         | Description                 | Тур.  | Units |
|-------------------|-----------------------------|-------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 158   | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 140   | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.35  | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |
| I <sub>DC</sub>   | DC output current           | 6.03  | mA    |



|                                              |                                            |                                    | _        | -6        |           | -5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -4      |         | 1                      |
|----------------------------------------------|--------------------------------------------|------------------------------------|----------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|------------------------|
| Parameter                                    | Description                                | Device                             | Min.     | Max.      | Min.      | Max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Min.    | Max.    | Units                  |
|                                              |                                            | MachXO2-1200HC-HE                  | 0.41     |           | 0.48      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.55    | —       | ns                     |
|                                              | Clock to Data Hold – PIO Input<br>Register | MachXO2-2000HC-HE                  | 0.42     |           | 0.49      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.56    | —       | ns                     |
| THPLL                                        |                                            | MachXO2-4000HC-HE                  | 0.43     |           | 0.50      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.58    | —       | ns                     |
|                                              |                                            | MachXO2-7000HC-HE                  | 0.46     |           | 0.54      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.62    | —       | ns                     |
|                                              |                                            | MachXO2-1200HC-HE                  | 2.88     | —         | 3.19      | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.72    | —       | ns                     |
|                                              | Clock to Data Setup – PIO                  | MachXO2-2000HC-HE                  | 2.87     | —         | 3.18      | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.70    | —       | ns                     |
| <sup>I</sup> SU_DELPLL                       | Delav                                      | MachXO2-4000HC-HE                  | 2.96     | —         | 3.28      | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.81    | —       | ns                     |
|                                              |                                            | MachXO2-7000HC-HE                  | 3.05     | —         | 3.35      | 5        4           Min.         Max.         Min.         Max.         Units           0.48          0.55          ns           0.49          0.56          ns           0.50          0.58          ns           0.51          0.52          ns           0.54          0.58          ns           0.54          0.52          ns           3.19          3.72          ns           3.18          3.70          ns           3.28          3.81          ns           -0.83          0.83          ns           -0.83          0.87          ns           -0.91          0.91          ns           -0.921          0.87         -         ns           -0.91          0.93         -         101           -         1250         -         104         MHz | ns      |         |                        |
|                                              |                                            | MachXO2-1200HC-HE                  | -0.83    | —         | -0.83     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -0.83   | —       | ns                     |
| +                                            | Clock to Data Hold – PIO Input             | MachXO2-2000HC-HE                  | -0.83    | —         | -0.83     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -0.83   | —       | ns                     |
| <sup>t</sup> H_DELPLL                        | Register with Input Data Delay             | MachXO2-4000HC-HE                  | -0.87    | —         | -0.87     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -0.87   | —       | ns                     |
|                                              |                                            | MachXO2-7000HC-HE                  | -0.91    | —         | -0.91     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -0.91   | —       | ns                     |
| Generic DDRX1 Inputs with Clock and Data Ali |                                            | Aligned at Pin Using PC            | LK Pin   | for Cloc  | k Input - | GDDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | K1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                             | Input Data Valid After CLK                 |                                    |          | 0.317     |           | 0.344                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | —       | 0.368   | UI                     |
| t <sub>DVE</sub>                             | Input Data Hold After CLK                  | All MachXO2 devices,               | 0.742    |           | 0.702     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.668   | —       | UI                     |
| f <sub>DATA</sub>                            | DDRX1 Input Data Speed                     | all sides                          |          | 300       | —         | 250                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub>                           | DDRX1 SCLK Frequency                       |                                    |          | 150       | —         | 125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 104     | MHz                    |
| Generic DDF                                  | X1 Inputs with Clock and Data C            | Centered at Pin Using PC           | LK Pin f | or Clock  | Input –   | GDDRX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                              | Input Data Setup Before CLK                |                                    | 0.566    |           | 0.560     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.538   | —       | ns                     |
| t <sub>HO</sub>                              | Input Data Hold After CLK                  | All MachXO2 devices,               | 0.778    |           | 0.879     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.090   | —       | ns                     |
| f <sub>DATA</sub>                            | DDRX1 Input Data Speed                     | all sides                          |          | 300       | —         | 250                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub>                           | DDRX1 SCLK Frequency                       |                                    |          | 150       | —         | 125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 104     | MHz                    |
| Generic DDF                                  | RX2 Inputs with Clock and Data             | Aligned at Pin Using PC            | LK Pin   | for Clock | < Input – | GDDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (2_RX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                             | Input Data Valid After CLK                 |                                    | _        | 0.316     |           | 0.342                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | —       | 0.364   | UI                     |
| t <sub>DVE</sub>                             | Input Data Hold After CLK                  | MachXO2-640U,                      | 0.710    |           | 0.675     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.679   | —       | UI                     |
| f <sub>DATA</sub>                            | DDRX2 Serial Input Data<br>Speed           | MachXO2-1200/U and larger devices, | _        | 664       | _         | 554                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 462     | Mbps                   |
| f <sub>DDRX2</sub>                           | DDRX2 ECLK Frequency                       | bottom side only <sup>11</sup>     |          | 332       | —         | 277                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 231     | MHz                    |
| f <sub>SCLK</sub>                            | SCLK Frequency                             |                                    |          | 166       | —         | 139                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 116     | MHz                    |
| Generic DDF                                  | X2 Inputs with Clock and Data C            | Centered at Pin Using PC           | LK Pin f | or Clock  | Input –   | GDDRX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2_RX.EC | LK.Cent | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                              | Input Data Setup Before CLK                |                                    | 0.233    |           | 0.219     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.198   | —       | ns                     |
| t <sub>HO</sub>                              | Input Data Hold After CLK                  | MachXO2-640U                       | 0.287    | —         | 0.287     | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.344   | —       | ns                     |
| f <sub>DATA</sub>                            | DDRX2 Serial Input Data<br>Speed           | MachXO2-1200/U and larger devices, | _        | 664       | _         | 554                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 462     | Mbps                   |
| f <sub>DDRX2</sub>                           | DDRX2 ECLK Frequency                       | bottom side only <sup>11</sup>     | —        | 332       | —         | 277                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 231     | MHz                    |
| f <sub>SCLK</sub>                            | SCLK Frequency                             | 1                                  | —        | 166       | —         | 139                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | —       | 116     | MHz                    |



|                                                                                                                                     |                                                                  |                                                | -6      |          | -5        |        | -4              |         |                        |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------|---------|----------|-----------|--------|-----------------|---------|------------------------|
| Parameter                                                                                                                           | Description                                                      | Device                                         | Min.    | Max.     | Min.      | Max.   | Min.            | Max.    | Units                  |
| Generic DDRX2 Outputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX2_TX.ECLK.Centered <sup>9, 12</sup> |                                                                  |                                                |         |          |           |        |                 |         |                        |
| t <sub>DVB</sub>                                                                                                                    | Output Data Valid Before CLK<br>Output                           |                                                | 0.535   | _        | 0.670     | _      | 0.830           | _       | ns                     |
| t <sub>DVA</sub>                                                                                                                    | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                  | 0.535   | —        | 0.670     | _      | 0.830           | _       | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX2 Serial Output Data<br>Speed                                | MachXO2-1200/U and<br>larger devices, top side | _       | 664      | _         | 554    | _               | 462     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                  | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                 |                                                | _       | 332      | _         | 277    | _               | 231     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                |         | 166      | —         | 139    |                 | 116     | MHz                    |
| Generic DDF                                                                                                                         | X4 Outputs with Clock and Data                                   | a Aligned at Pin Using P                       | CLK Pin | for Cloc | k Input   | - GDDR | X4_TX.E         | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>                                                                                                                    | Output Data Invalid After CLK<br>Output                          |                                                | _       | 0.200    | _         | 0.215  | _               | 0.230   | ns                     |
| t <sub>DIB</sub>                                                                                                                    | Output Data Invalid Before<br>CLK Output                         | MachXO2-640U,<br>MachXO2-1200/U and            | _       | 0.200    | _         | 0.215  | _               | 0.230   | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX4 Serial Output Data<br>Speed                                | larger devices, top side only.                 | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                  | DDRX4 ECLK Frequency                                             |                                                |         | 378      |           | 315    |                 | 262     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                |         | 95       | —         | 79     | —               | 66      | MHz                    |
| Generic DDF                                                                                                                         | X4 Outputs with Clock and Data                                   | Centered at Pin Using P                        | CLK Pin | for Cloc | k Input – | GDDRX  | 4_ <b>TX.EC</b> | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>                                                                                                                    | Output Data Valid Before CLK<br>Output                           |                                                | 0.455   | _        | 0.570     | _      | 0.710           | _       | ns                     |
| t <sub>DVA</sub>                                                                                                                    | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                  | 0.455   | _        | 0.570     | _      | 0.710           | _       | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX4 Serial Output Data<br>Speed                                | larger devices, top side                       | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                  | DDRX4 ECLK Frequency<br>(minimum limited by PLL)                 | only.                                          | _       | 378      | _         | 315    | _               | 262     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                |         | 95       | —         | 79     | —               | 66      | MHz                    |
| 7:1 LVDS Ou                                                                                                                         | utputs – GDDR71_TX.ECLK.7:                                       | 1 <sup>9, 12</sup>                             |         |          |           |        |                 | •       |                        |
| t <sub>DIB</sub>                                                                                                                    | Output Data Invalid Before<br>CLK Output                         |                                                | _       | 0.160    | _         | 0.180  | _               | 0.200   | ns                     |
| t <sub>DIA</sub>                                                                                                                    | Output Data Invalid After CLK<br>Output                          | MachXO2-640U.                                  | _       | 0.160    | _         | 0.180  | _               | 0.200   | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDR71 Serial Output Data<br>Speed                                | MachXO2-1200/U and larger devices, top side    | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDR71</sub>                                                                                                                  | DDR71 ECLK Frequency                                             | only.                                          |         | 378      | —         | 315    | _               | 262     | MHz                    |
| fclkout                                                                                                                             | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                                | _       | 108      | _         | 90     | _               | 75      | MHz                    |



|                        |                                          |                                                    | -3    |       | _     | -2 -  |       | -1    |       |
|------------------------|------------------------------------------|----------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter              | Description                              | Device                                             | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| LPDDR <sup>9, 12</sup> |                                          |                                                    | 1     |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    |       | 0.349 | _     | 0.381 | _     | 0.396 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.665 | _     | 0.630 |       | 0.613 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  |       | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | and larger devices, right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed           |                                                    | _     | 120   | _     | 110   | _     | 96    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    |       | 60    | —     | 55    | _     | 48    | MHz   |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                 |                                                    | 0     | 120   | 0     | 110   | 0     | 96    | Mbps  |
| DDR <sup>9, 12</sup>   |                                          |                                                    |       |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    |       | 0.347 | _     | 0.374 | _     | 0.393 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       | -                                                  | 0.665 | _     | 0.637 |       | 0.616 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  |       | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | right side only. <sup>13</sup>                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                |                                                    |       | 140   |       | 116   |       | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    | —     | 70    | —     | 58    | —     | 49    | MHz   |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate               |                                                    | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |
| DDR2 <sup>9, 12</sup>  |                                          | •                                                  |       |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    | —     | 0.372 | _     | 0.394 | _     | 0.410 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.690 | _     | 0.658 | _     | 0.618 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | and larger devices, right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                | 1                                                  | —     | 140   | —     | 116   | —     | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           | 1                                                  | —     | 70    | —     | 58    | —     | 49    | MHz   |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate           |                                                    | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0 pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.

5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} - t_{DVA} - 0.03 \text{ ns})/2$ .

7. The  $t_{SU_{DEL}}$  and  $t_{H_{DEL}}$  values use the SCLK\_ZERHOLD default step size. Each step is 167 ps (-3), 182 ps (-2), 195 ps (-1).

8. This number for general purpose usage. Duty cycle tolerance is +/-10%.

9. Duty cycle is +/-5% for system usage.

10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

11. High-speed DDR and LVDS not supported in SG32 (32-Pin QFN) packages.

12. Advance information for MachXO2 devices in 48 QFN packages.

13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



# **For Further Information**

For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files.

# **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values.

# For Further Information

For further information regarding Thermal Management, refer to the following:

- Thermal Management document
- TN1198, Power Estimation and Management for MachXO2 Devices
- The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software



# **Ordering Information**

MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below:



Notes:

- 1. Markings are abbreviated for small packages.
- 2. See PCN 05A-12 for information regarding a change to the top-side mark logo.



| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4SG32C  | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-5SG32C  | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-6SG32C  | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-4TG100C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-5TG100C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-6TG100C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-4MG132C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-5MG132C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-6MG132C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-4TG144C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-5TG144C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-6TG144C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |

| Part Number             | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200UHC-4FTG256C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-1200UHC-5FTG256C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-1200UHC-6FTG256C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HC-4TG100C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-5TG100C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-6TG100C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-4MG132C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-5MG132C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-6MG132C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-4TG144C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-5TG144C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-6TG144C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-4BG256C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-5BG256C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-6BG256C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-4FTG256C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HC-5FTG256C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HC-6FTG256C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |



| Part Number                            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000ZE-1UWG49ITR <sup>1</sup>   | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR50 <sup>3</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR1K <sup>2</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1TG100I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-2TG100I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-3TG100I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-1MG132I                  | 2112 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-2MG132I                  | 2112 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-3MG132I                  | 2112 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-1TG144I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-2TG144I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-3TG144I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-1BG256I                  | 2112 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-2BG256I                  | 2112 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-3BG256I                  | 2112 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-1FTG256I                 | 2112 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-2FTG256I                 | 2112 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-3FTG256I                 | 2112 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000ZE-1QN84I   | 4320 | 1.2 V          | -1    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-2QN84I   | 4320 | 1.2 V          | -2    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-3QN84I   | 4320 | 1.2 V          | -3    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-1MG132I  | 4320 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-2MG132I  | 4320 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-3MG132I  | 4320 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-1TG144I  | 4320 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-2TG144I  | 4320 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-3TG144I  | 4320 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-1BG256I  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-2BG256I  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-3BG256I  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-1FTG256I | 4320 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-2FTG256I | 4320 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-3FTG256I | 4320 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-1BG332I  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-2BG332I  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-3BG332I  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-1FG484I  | 4320 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000ZE-2FG484I  | 4320 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000ZE-3FG484I  | 4320 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144I  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-2TG144I  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-3TG144I  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-1BG256I  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-2BG256I  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-3BG256I  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-1FTG256I | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-2FTG256I | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-3FTG256I | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-1BG332I  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-2BG332I  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-3BG332I  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-1FG484I  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000ZE-2FG484I  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000ZE-3FG484I  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | IND   |



| Date       | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                          |  |  |  |  |
|------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| May 2016   | 3.2     | All                                 | Moved designation for 84 QFN package information from 'Advanced' to 'Final'.                                                                                                                                                                                                            |  |  |  |  |
|            |         | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 'Advanced' 48 QFN package.<br>— Revised footnote 6.<br>— Added footnote 9.                                                                                                               |  |  |  |  |
|            |         | DC and Switching<br>Characteristics | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Added footnote 12.                                                                                                                                                                                      |  |  |  |  |
|            |         |                                     | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Added footnote 12.                                                                                                                                                                                         |  |  |  |  |
|            |         | Pinout Information                  | Updated the Signal Descriptions section. Added information on GND signal.                                                                                                                                                                                                               |  |  |  |  |
|            |         |                                     | Updated the Pinout Information Summary section.<br>— Added 'Advanced' MachXO2-256 48 QFN values.<br>— Added 'Advanced' MachXO2-640 48 QFN values.<br>— Added footnote to GND.<br>— Added footnotes 2 and 3.                                                                             |  |  |  |  |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' SG48 package and revised footnote.                                                                                                                                                                             |  |  |  |  |
|            |         |                                     | Updated the Ordering Information section.<br>— Added part numbers for 'Advanced' QFN 48 package.                                                                                                                                                                                        |  |  |  |  |
| March 2016 | 3.1     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 32 QFN value for XO2-1200.<br>— Added 84 QFN (7 mm x 7 mm, 0.5 mm) package.<br>— Modified package name to 100-pin TQFP.<br>— Modified package name to 144-pin TQFP.<br>— Added footnote. |  |  |  |  |
|            |         | Architecture                        | Updated the Typical I/O Behavior During Power-up section. Removed reference to TN1202.                                                                                                                                                                                                  |  |  |  |  |
|            |         | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications section. Revised t <sub>DPPDONE</sub> and t <sub>DPPINIT</sub> Max. values per PCN 03A-16, released March 2016.                                                                                                                        |  |  |  |  |
|            |         | Pinout Information                  | Updated the Pinout Information Summary section.<br>— Added MachXO2-1200 32 QFN values.<br>— Added 'Advanced' MachXO2-4000 84 QFN values.                                                                                                                                                |  |  |  |  |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' QN84 package and footnote.                                                                                                                                                                                     |  |  |  |  |
|            |         |                                     | Updated the Ordering Information section.<br>— Added part numbers for 1280 LUTs QFN 32 package.<br>— Added part numbers for 4320 LUTs QFN 84 package.                                                                                                                                   |  |  |  |  |
| March 2015 | 3.0     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Changed 64-ball ucBGA dimension.                                                                                                                                                               |  |  |  |  |
|            |         | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                                                                                                                                       |  |  |  |  |