# E · Contraction - LCMX02-4000HE-5FTG256I Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                            |
|--------------------------------|-----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                               |
| Number of Logic Elements/Cells | 4320                                                                              |
| Total RAM Bits                 | 94208                                                                             |
| Number of I/O                  | 206                                                                               |
| Number of Gates                | -                                                                                 |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                     |
| Mounting Type                  | Surface Mount                                                                     |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                                |
| Package / Case                 | 256-LBGA                                                                          |
| Supplier Device Package        | 256-FTBGA (17x17)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-4000he-5ftg256i |
|                                |                                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the MachXO2 family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these blocks are found in MachXO2-640/U and larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage.

The MachXO2 registers in PFU and sysl/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

The MachXO2 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks on MachXO2-640U, MachXO2-1200/U and larger devices. These blocks are located at the ends of the on-chip Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

MachXO2 devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/ counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports.

Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO2 devices are available for operation from 3.3 V, 2.5 V and 1.2 V power supplies, providing easy integration into the overall system.

# **PFU Blocks**

The core of the MachXO2 device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block.



#### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



#### Figure 2-5. Primary Clocks for MachXO2 Devices



Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices.

Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes.

Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table.



#### Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices



#### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.



#### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | I   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)



#### Right Edge

The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode.

In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block.

Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)





# **DDR Memory Support**

Certain PICs on the right edge of MachXO2-640U, MachXO2-1200/U and larger devices, have additional circuitry to allow the implementation of DDR memory interfaces. There are two groups of 14 or 12 PIOs each on the right edge with additional circuitry to implement DDR memory interfaces. This capability allows the implementation of up to 16-bit wide memory interfaces. One PIO from each group contains a control element, the DQS Read/Write Block, to facilitate the generation of clock and control signals (DQSR90, DQSW90, DDRCLKPOL and DATAVALID). These clock and control signals are distributed to the other PIO in the group through dedicated low skew routing.

# **DQS Read Write Block**

Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock (referred to as DQS) is not free-running so this approach cannot be used. The DQS Read Write block provides the required clock alignment for DDR memory interfaces. DQSR90 and DQSW90 signals are generated by the DQS Read Write block from the DQS input.

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the read cycle) is unknown. The MachXO2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This circuit changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each read cycle for the correct clock polarity. Prior to the read operation in DDR memories, DQS is in tri-state (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit in the DQS Read Write block detects the first DQS rising edge after the preamble state and generates the DDRCLKPOL signal. This signal is used to control the polarity of the clock to the synchronizing registers.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration signals (6-bit bus) from a DLL on the right edge of the device. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.

# sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, SSTL, HSTL, LVDS, BLVDS, MLVDS and LVPECL.

Each bank is capable of supporting multiple I/O standards. In the MachXO2 devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) and referenced input buffers (SSTL and HSTL) are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own  $V_{CCIO}$ . In addition, each bank has a voltage reference,  $V_{REF}$  which allows the use of referenced input buffers independent of the bank  $V_{CCIO}$ .

MachXO2-256 and MachXO2-640 devices contain single-ended ratioed input buffers and single-ended output buffers with complementary outputs on all the I/O banks. Note that the single-ended input buffers on these devices do not contain PCI clamps. In addition to the single-ended I/O buffers these two devices also have differential and referenced input buffers on all I/Os. The I/Os are arranged in pairs, the two pads in the pair are described as "T" and "C", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.



| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

# Power On Reset

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO0}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time (t<sub>REFRESH</sub>) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



# **Configuration and Testing**

This section describes the configuration and testing features of the MachXO2 family.

#### IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

#### **Device Configuration**

All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device:

- 1. Internal Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, MachXO2 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



# MachXO2 Family Data Sheet DC and Switching Characteristics

#### March 2017

#### Data Sheet DS1035

# Absolute Maximum Ratings<sup>1, 2, 3</sup>

|                                               | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) |
|-----------------------------------------------|-----------------------|----------------------------|
| Supply Voltage V <sub>CC</sub>                | –0.5 V to 1.32 V      | 0.5 V to 3.75 V            |
| Output Supply Voltage V <sub>CCIO</sub>       | –0.5 V to 3.75 V      | 0.5 V to 3.75 V            |
| I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V      | 0.5 V to 3.75 V            |
| Dedicated Input Voltage Applied <sup>4</sup>  | –0.5 V to 3.75 V      | 0.5 V to 3.75 V            |
| Storage Temperature (Ambient)                 | –55 °C to 125 °C      | –55 °C to 125 °C           |
| Junction Temperature $(T_1)$                  | –40 °C to 125 °C      | –40 °C to 125 °C           |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2 V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

5. The dual function  $I^2C$  pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns.

# **Recommended Operating Conditions**<sup>1</sup>

| Symbol                               | Parameter                                     | Min.  | Max. | Units |
|--------------------------------------|-----------------------------------------------|-------|------|-------|
| V <sub>CC</sub> <sup>1</sup>         | Core Supply Voltage for 1.2 V Devices         | 1.14  | 1.26 | V     |
|                                      | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6  | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                     | 1.14  | 3.6  | V     |
| t <sub>JCOM</sub>                    | Junction Temperature Commercial Operation     | 0     | 85   | °C    |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation     | -40   | 100  | °C    |

1. Like power supplies must be tied together. For example, if  $V_{CCIO}$  and  $V_{CC}$  are both the same voltage, they must also be the same supply.

2. See recommended voltages by I/O standard in subsequent table.

3. V<sub>CCIO</sub> pins of unused I/O banks should be connected to the V<sub>CC</sub> power supply on boards.

# Power Supply Ramp Rates<sup>1</sup>

| Symbol            | Parameter                                       | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 |      | 100  | V/ms  |

1. Assumes monotonic ramp rates.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output    |                       | /IL                      | V <sub>IH</sub>          |          | Vol Max.             | V <sub>OH</sub> Min.     | Io Max.4            | lo⊔ Max.⁴        |    |
|-----------------|-----------------------|--------------------------|--------------------------|----------|----------------------|--------------------------|---------------------|------------------|----|
| Standard        | Min. (V) <sup>3</sup> | Max. (V)                 | Min. (V)                 | Max. (V) | (V)                  | (V)                      | (mA)                | (mA)             |    |
|                 |                       |                          |                          |          |                      |                          |                     | 4                | -4 |
|                 |                       |                          |                          |          |                      |                          | 8                   | -8               |    |
| LVCMOS 3.3      | -0.3                  | 0.8                      | 2.0                      | 3.6      | 0.4                  | $V_{CCIO} - 0.4$         | 12                  | -12              |    |
| LVTTL           | -0.0                  | 0.0                      |                          | 3.0      |                      |                          | 16                  | -16              |    |
|                 |                       |                          |                          |          |                      |                          | 24                  | -24              |    |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                 | -0.1             |    |
|                 |                       |                          |                          |          |                      |                          | 4                   | -4               |    |
|                 |                       |                          |                          |          | 04                   | $V_{000} = 0.4$          | 8                   | -8               |    |
| LVCMOS 2.5      | -0.3                  | 0.7                      | 1.7                      | 3.6      | 0.4                  | VCCI0 0.4                | 12                  | -12              |    |
|                 |                       |                          |                          |          |                      |                          | 16                  | -16              |    |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                 | -0.1             |    |
|                 |                       |                          |                          |          |                      |                          | 4                   | -4               |    |
|                 | 0.2                   | 0.25\/                   | 0.651                    | 0.0      | 0.4                  | $V_{CCIO} - 0.4$         | 8                   | -8               |    |
|                 | -0.3                  | 0.33 v CCIO              | 0.03 V CCIO              | 3.0      |                      |                          | 12                  | -12              |    |
|                 |                       |                          |                          |          | 0.2                  | $V_{CCIO} - 0.2$         | 0.1                 | -0.1             |    |
|                 | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | V <sub>CCIO</sub> - 0.4  | 4                   | -4               |    |
| LVCMOS 1.5      |                       |                          |                          |          | 0.4                  |                          | 8                   | -8               |    |
|                 |                       |                          |                          |          | 0.2                  | $V_{CCIO} - 0.2$         | 0.1                 | -0.1             |    |
|                 | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | V <sub>CCIO</sub> - 0.4  | 4                   | -2               |    |
| LVCMOS 1.2      |                       |                          |                          |          |                      |                          | 8                   | -6               |    |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                 | -0.1             |    |
| PCI             | -0.3                  | 0.3V <sub>CCIO</sub>     | 0.5V <sub>CCIO</sub>     | 3.6      | 0.1V <sub>CCIO</sub> | 0.9V <sub>CCIO</sub>     | 1.5                 | -0.5             |    |
| SSTL25 Class I  | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | 0.54                 | V <sub>CCIO</sub> - 0.62 | 8                   | 8                |    |
| SSTL25 Class II | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | NA                   | NA                       | NA                  | NA               |    |
| SSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                   | 8                |    |
| SSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | NA                   | NA                       | NA                  | NA               |    |
| HSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                   | 8                |    |
| HSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                  | NA               |    |
| LVCMOS25R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                  | NA               |    |
| LVCMOS18R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                  | NA               |    |
| LVCMOS18R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                  | NA               |    |
| LVCMOS15R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                  | NA               |    |
| LVCMOS15R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                  | NA               |    |
| LVCMOS12R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4 | NA Open<br>Drain |    |
| LVCMOS12R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 16, 12, 8, 4        | NA Open<br>Drain |    |
| LVCMOS10R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4 | NA Open<br>Drain |    |



# Typical Building Block Function Performance – HC/HE Devices<sup>1</sup>

#### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | -6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

#### **Register-to-Register Performance**

| Function                                                                     | -6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              | ·         |       |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    | •         |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.



|                    |                                                                  |                                                                            | 6       |          | -5        |        | -4              |         |                        |
|--------------------|------------------------------------------------------------------|----------------------------------------------------------------------------|---------|----------|-----------|--------|-----------------|---------|------------------------|
| Parameter          | Description                                                      | Device                                                                     | Min.    | Max.     | Min.      | Max.   | Min.            | Max.    | Units                  |
| Generic DDR        | X2 Outputs with Clock and Data                                   | Centered at Pin Using P                                                    | CLK Pin | for Cloc | k Input – | GDDRX  | 2_TX.EC         | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                           |                                                                            | 0.535   | _        | 0.670     | _      | 0.830           | _       | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                                              | 0.535   | —        | 0.670     | _      | 0.830           | _       | ns                     |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                                | MachXO2-1200/U and<br>larger devices, top side                             | _       | 664      | _         | 554    | _               | 462     | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                 |                                                                            | _       | 332      | _         | 277    | _               | 231     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                                            |         | 166      | —         | 139    |                 | 116     | MHz                    |
| Generic DDF        | X4 Outputs with Clock and Data                                   | a Aligned at Pin Using P                                                   | CLK Pin | for Cloc | k Input   | - GDDR | X4_TX.E         | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                          |                                                                            | _       | 0.200    | _         | 0.215  | _               | 0.230   | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                         | MachXO2-640U,<br>MachXO2-1200/U and _<br>larger devices, top side<br>only. | _       | 0.200    | _         | 0.215  | _               | 0.230   | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Output Data<br>Speed                                |                                                                            | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                             |                                                                            |         | 378      |           | 315    |                 | 262     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                                            |         | 95       | —         | 79     | —               | 66      | MHz                    |
| Generic DDF        | X4 Outputs with Clock and Data                                   | Centered at Pin Using P                                                    | CLK Pin | for Cloc | k Input – | GDDRX  | 4_ <b>TX.EC</b> | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                           |                                                                            | 0.455   | _        | 0.570     | _      | 0.710           | _       | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                                              | 0.455   | _        | 0.570     | _      | 0.710           | _       | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Output Data<br>Speed                                | larger devices, top side                                                   | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency<br>(minimum limited by PLL)                 | only.                                                                      | _       | 378      | _         | 315    | _               | 262     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                                            |         | 95       | —         | 79     | —               | 66      | MHz                    |
| 7:1 LVDS Ou        | utputs – GDDR71_TX.ECLK.7:                                       | 1 <sup>9, 12</sup>                                                         |         |          |           |        |                 | •       |                        |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                         |                                                                            | _       | 0.160    | _         | 0.180  | _               | 0.200   | ns                     |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                          | MachXO2-640U.                                                              | _       | 0.160    | _         | 0.180  | _               | 0.200   | ns                     |
| f <sub>DATA</sub>  | DDR71 Serial Output Data<br>Speed                                | MachXO2-1200/U and<br>larger devices, top side                             | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                             | only.                                                                      |         | 378      | —         | 315    | _               | 262     | MHz                    |
| fclkout            | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                                                            | _       | 108      | _         | 90     | _               | 75      | MHz                    |



|                        |                                            |                     | _     | -3    | -     | -2    | -     | ·1    |       |
|------------------------|--------------------------------------------|---------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter              | Description                                | Device              | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
|                        |                                            | MachXO2-256ZE       | 2.62  | —     | 2.91  |       | 3.14  |       | ns    |
|                        |                                            | MachXO2-640ZE       | 2.56  | —     | 2.85  | —     | 3.08  | —     | ns    |
|                        | Clock to Data Setup – PIO                  | MachXO2-1200ZE      | 2.30  | —     | 2.57  | —     | 2.79  | —     | ns    |
| <sup>I</sup> SU_DEL    | Delav                                      | MachXO2-2000ZE      | 2.25  | —     | 2.50  |       | 2.70  |       | ns    |
|                        |                                            | MachXO2-4000ZE      | 2.39  |       | 2.60  |       | 2.76  |       | ns    |
|                        |                                            | MachXO2-7000ZE      | 2.17  | —     | 2.33  |       | 2.43  |       | ns    |
|                        |                                            | MachXO2-256ZE       | -0.44 | —     | -0.44 |       | -0.44 |       | ns    |
|                        |                                            | MachXO2-640ZE       | -0.43 | —     | -0.43 |       | -0.43 |       | ns    |
|                        | Clock to Data Hold – PIO Input             | MachXO2-1200ZE      | -0.28 | —     | -0.28 |       | -0.28 |       | ns    |
| <sup>L</sup> H_DEL     | Register with Input Data Delay             | MachXO2-2000ZE      | -0.31 |       | -0.31 |       | -0.31 |       | ns    |
|                        |                                            | MachXO2-4000ZE      | -0.34 |       | -0.34 |       | -0.34 |       | ns    |
|                        |                                            | MachXO2-7000ZE      | -0.21 |       | -0.21 |       | -0.21 |       | ns    |
| f <sub>MAX_IO</sub>    | Clock Frequency of I/O and<br>PFU Register | All MachXO2 devices | _     | 150   | _     | 125   | _     | 104   | MHz   |
| General I/O F          | Pin Parameters (Using Edge Cl              | ock without PLL)    |       |       |       |       |       |       |       |
|                        |                                            | MachXO2-1200ZE      |       | 11.10 | _     | 11.51 |       | 11.91 | ns    |
|                        | Clock to Output – PIO Output               | MachXO2-2000ZE      |       | 11.10 | _     | 11.51 |       | 11.91 | ns    |
| <sup>t</sup> COE       | Register                                   | MachXO2-4000ZE      |       | 10.89 | _     | 11.28 |       | 11.67 | ns    |
|                        |                                            | MachXO2-7000ZE      |       | 11.10 | _     | 11.51 |       | 11.91 | ns    |
|                        |                                            | MachXO2-1200ZE      | -0.23 |       | -0.23 |       | -0.23 |       | ns    |
| t <sub>SUE</sub> Clock | Clock to Data Setup – PIO                  | MachXO2-2000ZE      | -0.23 | —     | -0.23 |       | -0.23 |       | ns    |
|                        | Input Register                             | MachXO2-4000ZE      | -0.15 | _     | -0.15 |       | -0.15 |       | ns    |
|                        |                                            | MachXO2-7000ZE      | -0.23 | _     | -0.23 |       | -0.23 |       | ns    |
|                        |                                            | MachXO2-1200ZE      | 3.81  | _     | 4.11  |       | 4.52  |       | ns    |
|                        | Clock to Data Hold – PIO Input             | MachXO2-2000ZE      | 3.81  | _     | 4.11  |       | 4.52  |       | ns    |
| t <sub>HE</sub>        | Register                                   | MachXO2-4000ZE      | 3.60  | _     | 3.89  |       | 4.28  |       | ns    |
|                        |                                            | MachXO2-7000ZE      | 3.81  | —     | 4.11  |       | 4.52  |       | ns    |
|                        |                                            | MachXO2-1200ZE      | 2.78  | _     | 3.11  |       | 3.40  |       | ns    |
| _                      | Clock to Data Setup - PIO                  | MachXO2-2000ZE      | 2.78  | _     | 3.11  |       | 3.40  |       | ns    |
| t <sub>SU_DELE</sub>   | Input Register with Data Input             | MachXO2-4000ZE      | 3.11  | _     | 3.48  |       | 3.79  |       | ns    |
|                        | Delay                                      | MachXO2-7000ZE      | 2.94  |       | 3.30  |       | 3.60  |       | ns    |
|                        |                                            | MachXO2-1200ZE      | -0.29 | _     | -0.29 |       | -0.29 |       | ns    |
|                        | Clock to Data Hold – PIO Input             | MachXO2-2000ZE      | -0.29 |       | -0.29 |       | -0.29 |       | ns    |
| t <sub>H_DELE</sub>    | Register with Input Data Delay             | MachXO2-4000ZE      | -0.46 |       | -0.46 |       | -0.46 |       | ns    |
|                        |                                            | MachXO2-7000ZE      | -0.37 | _     | -0.37 |       | -0.37 |       | ns    |
| General I/O F          | Pin Parameters (Using Primary              | Clock with PLL)     |       |       |       |       |       |       |       |
|                        |                                            | MachXO2-1200ZE      |       | 7.95  | _     | 8.07  |       | 8.19  | ns    |
|                        | Clock to Output – PIO Output               | MachXO2-2000ZE      | —     | 7.97  |       | 8.10  |       | 8.22  | ns    |
| t <sub>COPLL</sub>     | Register                                   | MachXO2-4000ZE      |       | 7.98  | _     | 8.10  |       | 8.23  | ns    |
|                        |                                            | MachXO2-7000ZE      | —     | 8.02  | _     | 8.14  | —     | 8.26  | ns    |
|                        |                                            | MachXO2-1200ZE      | 0.85  | _     | 0.85  |       | 0.89  |       | ns    |
|                        | Clock to Data Setup – PIO                  | MachXO2-2000ZE      | 0.84  | _     | 0.84  | _     | 0.86  | _     | ns    |
| <sup>I</sup> SUPLL     | Input Register                             | MachXO2-4000ZE      | 0.84  | _     | 0.84  |       | 0.85  |       | ns    |
|                        |                                            | MachXO2-7000ZE      | 0.83  | —     | 0.83  | —     | 0.81  |       | ns    |



# Flash Download Time<sup>1, 2</sup>

| Symbol               | Parameter                | Device       | Тур. | Units |
|----------------------|--------------------------|--------------|------|-------|
|                      |                          | LCMXO2-256   | 0.6  | ms    |
|                      |                          | LCMXO2-640   | 1.0  | ms    |
|                      |                          | LCMXO2-640U  | 1.9  | ms    |
|                      |                          | LCMXO2-1200  | 1.9  | ms    |
| t <sub>REFRESH</sub> | POR to Device I/O Active | LCMXO2-1200U | 1.4  | ms    |
|                      |                          | LCMXO2-2000  | 1.4  | ms    |
|                      |                          | LCMXO2-2000U | 2.4  | ms    |
|                      |                          | LCMXO2-4000  | 2.4  | ms    |
|                      |                          | LCMXO2-7000  | 3.8  | ms    |

1. Assumes sysMEM EBR initialized to an all zero pattern if they are used.

2. The Flash download time is measured starting from the maximum voltage of POR trip point.

# **JTAG Port Timing Specifications**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                | —    | 25   | MHz   |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | —    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | —    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | —    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8    | —    | ns    |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | —    | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | —    | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               | —    | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | —    | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 20   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | —    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | —    | 25   | ns    |





|                                                            |          | M         |          | MachXO2-1200U |                     |           |
|------------------------------------------------------------|----------|-----------|----------|---------------|---------------------|-----------|
|                                                            | 100 TQFP | 132 csBGA | 144 TQFP | 25 WLCSP      | 32 QFN <sup>1</sup> | 256 ftBGA |
| General Purpose I/O per Bank                               |          |           |          |               |                     |           |
| Bank 0                                                     | 18       | 25        | 27       | 11            | 9                   | 50        |
| Bank 1                                                     | 21       | 26        | 26       | 0             | 2                   | 52        |
| Bank 2                                                     | 20       | 28        | 28       | 7             | 9                   | 52        |
| Bank 3                                                     | 20       | 25        | 26       | 0             | 2                   | 16        |
| Bank 4                                                     | 0        | 0         | 0        | 0             | 0                   | 16        |
| Bank 5                                                     | 0        | 0         | 0        | 0             | 0                   | 20        |
| Total General Purpose Single Ended I/O                     | 79       | 104       | 107      | 18            | 22                  | 206       |
|                                                            |          |           |          |               |                     |           |
| Differential I/O per Bank                                  |          |           |          |               |                     |           |
| Bank 0                                                     | 9        | 13        | 14       | 5             | 4                   | 25        |
| Bank 1                                                     | 10       | 13        | 13       | 0             | 1                   | 26        |
| Bank 2                                                     | 10       | 14        | 14       | 2             | 4                   | 26        |
| Bank 3                                                     | 10       | 12        | 13       | 0             | 1                   | 8         |
| Bank 4                                                     | 0        | 0         | 0        | 0             | 0                   | 8         |
| Bank 5                                                     | 0        | 0         | 0        | 0             | 0                   | 10        |
| Total General Purpose Differential I/O                     | 39       | 52        | 54       | 7             | 10                  | 103       |
|                                                            |          |           |          |               |                     |           |
| Dual Function I/O                                          | 31       | 33        | 33       | 18            | 22                  | 33        |
| High-speed Differential I/O                                |          |           |          |               |                     | 1         |
| Bank 0                                                     | 4        | 7         | 7        | 0             | 0                   | 14        |
| Gearboxes                                                  |          |           |          |               |                     | 1         |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0)  | 4        | 7         | 7        | 0             | 0                   | 14        |
| Number of 7:1 or 8:1 Input Gearbox Avail-<br>able (Bank 2) | 5        | 7         | 7        | 0             | 2                   | 14        |
| DQS Groups                                                 |          |           |          |               |                     |           |
| Bank 1                                                     | 1        | 2         | 2        | 0             | 0                   | 2         |
|                                                            |          |           |          |               |                     |           |
| VCCIO Pins                                                 | 1        | 1         |          |               |                     | 1         |
| Bank 0                                                     | 2        | 3         | 3        | 1             | 2                   | 4         |
| Bank 1                                                     | 2        | 3         | 3        | 0             | 1                   | 4         |
| Bank 2                                                     | 2        | 3         | 3        | 1             | 2                   | 4         |
| Bank 3                                                     | 3        | 3         | 3        | 0             | 1                   | 1         |
| Bank 4                                                     | 0        | 0         | 0        | 0             | 0                   | 2         |
| Bank 5                                                     | 0        | 0         | 0        | 0             | 0                   | 1         |
|                                                            | 1        | 1         |          |               |                     | 1         |
| VCC                                                        | 2        | 4         | 4        | 2             | 2                   | 8         |
| GND                                                        | 8        | 10        | 12       | 2             | 2                   | 24        |
| NC                                                         | 1        | 1         | 8        | 0             | 0                   | 1         |
| Reserved for Configuration                                 | 1        | 1         | 1        | 1             | 1                   | 1         |
| Total Count of Bonded Pins                                 | 100      | 132       | 144      | 25            | 32                  | 256       |

1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.



|                                                           |           |              |             | MachX        | 02-4000      |              |              |              |
|-----------------------------------------------------------|-----------|--------------|-------------|--------------|--------------|--------------|--------------|--------------|
|                                                           | 84<br>QFN | 132<br>csBGA | 144<br>TQFP | 184<br>csBGA | 256<br>caBGA | 256<br>ftBGA | 332<br>caBGA | 484<br>fpBGA |
| General Purpose I/O per Bank                              |           |              |             |              |              |              |              |              |
| Bank 0                                                    | 27        | 25           | 27          | 37           | 50           | 50           | 68           | 70           |
| Bank 1                                                    | 10        | 26           | 29          | 37           | 52           | 52           | 68           | 68           |
| Bank 2                                                    | 22        | 28           | 29          | 39           | 52           | 52           | 70           | 72           |
| Bank 3                                                    | 0         | 7            | 9           | 10           | 16           | 16           | 24           | 24           |
| Bank 4                                                    | 9         | 8            | 10          | 12           | 16           | 16           | 16           | 16           |
| Bank 5                                                    | 0         | 10           | 10          | 15           | 20           | 20           | 28           | 28           |
| Total General Purpose Single Ended I/O                    | 68        | 104          | 114         | 150          | 206          | 206          | 274          | 278          |
| Differential I/O per Bank                                 |           |              |             |              |              |              |              |              |
| Bank 0                                                    | 13        | 13           | 14          | 18           | 25           | 25           | 34           | 35           |
| Bank 1                                                    | 4         | 13           | 14          | 18           | 26           | 26           | 34           | 34           |
| Bank 2                                                    | 11        | 14           | 14          | 19           | 26           | 26           | 35           | 36           |
| Bank 3                                                    | 0         | 3            | 4           | 4            | 8            | 8            | 12           | 12           |
| Bank 4                                                    | 4         | 4            | 5           | 6            | 8            | 8            | 8            | 8            |
| Bank 5                                                    | 0         | 5            | 5           | 7            | 10           | 10           | 14           | 14           |
| Total General Purpose Differential I/O                    | 32        | 52           | 56          | 72           | 103          | 103          | 137          | 139          |
|                                                           |           |              |             |              |              |              |              |              |
| Dual Function I/O                                         | 28        | 37           | 37          | 37           | 37           | 37           | 37           | 37           |
| High-speed Differential I/O                               |           |              |             |              |              |              |              |              |
| Bank 0                                                    | 8         | 8            | 9           | 8            | 18           | 18           | 18           | 18           |
| Gearboxes                                                 |           |              |             |              | -            |              |              | -            |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 8         | 8            | 9           | 9            | 18           | 18           | 18           | 18           |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 11        | 14           | 14          | 12           | 18           | 18           | 18           | 18           |
| DQS Groups                                                |           |              |             |              |              |              |              |              |
| Bank 1                                                    | 1         | 2            | 2           | 2            | 2            | 2            | 2            | 2            |
| VCCIO Pins                                                |           |              |             |              |              |              |              |              |
| Bank 0                                                    | 3         | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 1                                                    | 1         | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 2                                                    | 2         | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 3                                                    | 1         | 1            | 1           | 1            | 1            | 1            | 2            | 3            |
| Bank 4                                                    | 1         | 1            | 1           | 1            | 2            | 2            | 1            | 4            |
| Bank 5                                                    | 1         | 1            | 1           | 1            | 1            | 1            | 2            | 3            |
|                                                           |           | 1            |             |              |              |              |              |              |
| VCC                                                       | 4         | 4            | 4           | 4            | 8            | 8            | 8            | 12           |
| GND                                                       | 4         | 10           | 12          | 16           | 24           | 24           | 27           | 48           |
| NC                                                        | 1         | 1            | 1           | 1            | 1            | 1            | 5            | 105          |
| Reserved for configuration                                | 1         | 1            | 1           | 1            | 1            | 1            | 1            | 1            |
| Total Count of Bonded Pins                                | 84        | 132          | 144         | 184          | 256          | 256          | 332          | 484          |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144C  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-2TG144C  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-3TG144C  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-1BG256C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-2BG256C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-3BG256C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-1FTG256C | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-2FTG256C | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-3FTG256C | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-1BG332C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-2BG332C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-3BG332C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-1FG484C  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-2FG484C  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-3FG484C  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1TG100CR11             | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-2TG100CR11             | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-3TG100CR11             | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-1MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-2MG132CR11             | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-3MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-1TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-2TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-3TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200ZE-speed package CR1" are the same as the "LCMXO2-1200ZE-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHC-4FG484C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-5FG484C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-6FG484C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84C   | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-5QN84C   | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-6QN84C   | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-4MG132C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-5MG132C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-6MG132C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-4TG144C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-5TG144C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-6TG144C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-4BG256C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-5BG256C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-6BG256C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-4FTG256C | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-5FTG256C | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-6FTG256C | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-4BG332C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-5BG332C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-6BG332C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-4FG484C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-5FG484C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-6FG484C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-5TG100IR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-6TG100IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-4MG132IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-6MG132IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-4TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-6TG144IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |

1. Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.