# E · ) < Ftattice Semiconductor Corporation - <u>LCMX02-4000ZE-2QN84I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                          |
|--------------------------------|---------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                             |
| Number of Logic Elements/Cells | 4320                                                                            |
| Total RAM Bits                 | 94208                                                                           |
| Number of I/O                  | 68                                                                              |
| Number of Gates                | -                                                                               |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                   |
| Mounting Type                  | Surface Mount                                                                   |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                              |
| Package / Case                 | 84-VFQFN Dual Rows, Exposed Pad                                                 |
| Supplier Device Package        | 84-QFN (7x7)                                                                    |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-4000ze-2qn84i |
|                                |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Table 1-1. MachXO2™ Family Selection Guide

| LUTs                                                 |                    |     | XO2-640 | XO2-640U <sup>1</sup> | 702-1200 | 702-12000 | 702-2000 | 702-20000 | XU2-4000 | XO2-7000 |
|------------------------------------------------------|--------------------|-----|---------|-----------------------|----------|-----------|----------|-----------|----------|----------|
| 2010                                                 |                    | 256 | 640     | 640                   | 1280     | 1280      | 2112     | 2112      | 4320     | 6864     |
| Distributed RAM (kbits)<br>EBR SRAM (kbits)          |                    | 2   | 5       | 5                     | 10       | 10        | 16       | 16        | 34       | 54       |
| EBR SRAM (kbits)                                     |                    | 0   | 18      | 64                    | 64       | 74        | 74       | 92        | 92       | 240      |
| Number of EBR SRAM Blocks (9<br>kbits/block)         |                    | 0   | 2       | 7                     | 7        | 8         | 8        | 10        | 10       | 26       |
| UFM (kbits)                                          |                    | 0   | 24      | 64                    | 64       | 80        | 80       | 96        | 96       | 256      |
| Device Options:                                      | HC <sup>2</sup>    | Yes | Yes     | Yes                   | Yes      | Yes       | Yes      | Yes       | Yes      | Yes      |
|                                                      | HE <sup>3</sup>    |     |         |                       |          |           | Yes      | Yes       | Yes      | Yes      |
|                                                      | ZE <sup>4</sup>    | Yes | Yes     |                       | Yes      |           | Yes      |           | Yes      | Yes      |
| Number of PLLs                                       |                    | 0   | 0       | 1                     | 1        | 1         | 1        | 2         | 2        | 2        |
| Hardened                                             | 12C                | 2   | 2       | 2                     | 2        | 2         | 2        | 2         | 2        | 2        |
| Functions:<br>Packages<br>25-ball WLCSP <sup>5</sup> | SPI                | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
|                                                      | Timer/Coun-<br>ter | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
| Packages                                             |                    |     |         |                       |          | ю         |          |           |          |          |
| 25-ball WLCSP⁵<br>(2.5 mm x 2.5 mm, 0                | .4 mm)             |     |         |                       | 18       |           |          |           |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5 m           | nm)                | 21  |         |                       | 21       |           |          |           |          |          |
| 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 n        | וm)                | 40  | 40      |                       |          |           |          |           |          |          |
| 49-ball WLCSP⁵<br>(3.2 mm x 3.2 mm, 0                | .4 mm)             |     |         |                       |          |           | 38       |           |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4 m                 | וm)                | 44  |         |                       |          |           |          |           |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5 m           | וm)                |     |         |                       |          |           |          |           | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                      |                    | 55  | 78      |                       | 79       |           | 79       |           |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5 m                | וm)                | 55  | 79      |                       | 104      |           | 104      |           | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                      |                    |     |         | 107                   | 107      |           | 111      |           | 114      | 114      |
| 184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5 mm) |                    |     |         |                       |          |           |          |           | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm)            |                    |     |         |                       |          |           | 206      |           | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0 mm)            |                    |     |         |                       |          | 206       | 206      |           | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0.8                | 3 mm)              |     |         |                       |          |           |          |           | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1.0                | ) mm)              |     |         |                       |          |           |          | 278       | 278      | 334      |

1. Ultra high I/O device.

2. High performance with regulator – VCC = 2.5 V, 3.3 V

3. High performance without regulator  $-V_{CC} = 1.2 V$ 4. Low power without regulator  $-V_{CC} = 1.2 V$ 5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



## Figure 2-3. PFU Block Diagram



### Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

|         | PFU                     | Block                   |
|---------|-------------------------|-------------------------|
| Slice   | Resources               | Modes                   |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM      |

Table 2-1. Resources and Modes Available per Slice

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



### Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices



### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



### Figure 2-8. sysMEM Memory Primitives



#### Table 2-6. EBR Signal Descriptions

| Port Name        | Description                 | Active State      |
|------------------|-----------------------------|-------------------|
| CLK              | Clock                       | Rising Clock Edge |
| CE               | Clock Enable                | Active High       |
| OCE <sup>1</sup> | Output Clock Enable         | Active High       |
| RST              | Reset                       | Active High       |
| BE <sup>1</sup>  | Byte Enable                 | Active High       |
| WE               | Write Enable                | Active High       |
| AD               | Address Bus                 | —                 |
| DI               | Data In                     | —                 |
| DO               | Data Out                    | —                 |
| CS               | Chip Select                 | Active High       |
| AFF              | FIFO RAM Almost Full Flag   | —                 |
| FF               | FIFO RAM Full Flag          | —                 |
| AEF              | FIFO RAM Almost Empty Flag  | —                 |
| EF               | FIFO RAM Empty Flag         | —                 |
| RPRST            | FIFO RAM Read Pointer Reset | —                 |

1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

5. In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port chip select, ORE is the output read enable.



### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

#### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset           |  |
|-----------------|--|
| Clock           |  |
| Clock<br>Enable |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.



Figure 2-11. Group of Four Programmable I/O Cells



Notes:

1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices. 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices.



Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)



### Right Edge

The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode.

In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block.

Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)





### Table 2-13. Supported Output Standards

| Output Standard                 | V <sub>CCIO</sub> (Typ.) |
|---------------------------------|--------------------------|
| Single-Ended Interfaces         |                          |
| LVTTL                           | 3.3                      |
| LVCMOS33                        | 3.3                      |
| LVCMOS25                        | 2.5                      |
| LVCMOS18                        | 1.8                      |
| LVCMOS15                        | 1.5                      |
| LVCMOS12                        | 1.2                      |
| LVCMOS33, Open Drain            |                          |
| LVCMOS25, Open Drain            |                          |
| LVCMOS18, Open Drain            |                          |
| LVCMOS15, Open Drain            |                          |
| LVCMOS12, Open Drain            |                          |
| PCI33                           | 3.3                      |
| SSTL25 (Class I)                | 2.5                      |
| SSTL18 (Class I)                | 1.8                      |
| HSTL18(Class I)                 | 1.8                      |
| Differential Interfaces         |                          |
| LVDS <sup>1, 2</sup>            | 2.5, 3.3                 |
| BLVDS, MLVDS, RSDS <sup>2</sup> | 2.5                      |
| LVPECL <sup>2</sup>             | 3.3                      |
| MIPI <sup>2</sup>               | 2.5                      |
| Differential SSTL18             | 1.8                      |
| Differential SSTL25             | 2.5                      |
| Differential HSTL18             | 1.8                      |

1. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. 2. These interfaces can be emulated with external resistors in all devices.

### sysIO Buffer Banks

The numbers of banks vary between the devices of this family. MachXO2-1200U, MachXO2-2000/U and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO2-1200 and lower density devices have four banks (one bank per side). Figures 2-18 and 2-19 show the sysIO banks and their associated supplies for all devices.



### Figure 2-20. Embedded Function Block Interface



## Hardened I<sup>2</sup>C IP Core

Every MachXO2 device contains two I<sup>2</sup>C IP cores. These are the primary and secondary I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core.

When the IP core is configured as a master it will be able to control other devices on the  $I^2C$  bus through the interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Up to 400 kHz data transfer speed
- General call support
- Interface to custom logic through 8-bit WISHBONE interface



For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

# **User Flash Memory (UFM)**

MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 256 kbits
- 100K write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

# **Standby Mode and Power Saving Options**

MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V V<sub>CC</sub> and 3.3 V V<sub>CC</sub> while the HE devices operate at 1.2 V V<sub>CC</sub>.

MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption.

In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.



# **Configuration and Testing**

This section describes the configuration and testing features of the MachXO2 family.

## IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

## **Device Configuration**

All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device:

- 1. Internal Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, MachXO2 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

### TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



# sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output                                                                                                                                                                                                                                                                 | V                     | / <sub>IL</sub>          | V <sub>I</sub>           | н        | Voi Max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Vou Min.                      | lo Max. <sup>4</sup> | l <sub>OH</sub> Max.⁴ |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------|--------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|-----------------------|
| Standard                                                                                                                                                                                                                                                                     | Min. (V) <sup>3</sup> | Max. (V)                 | Min. (V)                 | Max. (V) | (V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (V)                           | (mA)                 | (mA)                  |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 4                    | -4                    |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 8                    | -8                    |
| LVCMOS 3.3                                                                                                                                                                                                                                                                   | -0.3                  | 0.8                      | 2.0                      | 3.6      | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{CCIO} - 0.4$              | 12                   | -12                   |
| LVCMOS 3.3<br>LVTTL<br>LVCMOS 2.5<br>LVCMOS 1.8<br>LVCMOS 1.5<br>LVCMOS 1.2<br>PCI<br>SSTL25 Class I<br>SSTL25 Class I<br>SSTL18 Class I<br>SSTL18 Class I<br>HSTL18 Class I<br>HSTL18 Class I<br>HSTL18 Class I<br>LVCMOS25R33<br>LVCMOS18R33<br>LVCMOS15R33<br>LVCMOS15R33 | 0.0                   | 0.0                      | 2.0                      | 0.0      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 16                   | -16                   |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          | (v) $(v)$ $(mA)$ </td <td>-24</td> | -24                           |                      |                       |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          | 0.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>CCIO</sub> – 0.2       | 0.1                  | -0.1                  |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 4                    | -4                    |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{000} = 0.4$               | 8                    | -8                    |
| LVCMOS 2.5                                                                                                                                                                                                                                                                   | -0.3                  | 3 0.7                    | 1.7                      | 3.6      | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | VCCIO 0.4                     | 12                   | -12                   |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 16                   | -16                   |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          | 0.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.4 V <sub>CCIO</sub> - 0.4 8 |                      | -0.1                  |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 4                    | -4                    |
|                                                                                                                                                                                                                                                                              | -0.3                  | 0.35\/                   | 0.651/                   | 3.6      | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{CCIO} - 0.4$              | 8                    | -8                    |
|                                                                                                                                                                                                                                                                              | -0.5                  | .3 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub>    | 3.0      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 12                   | -12                   |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          | 0.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>CCIO</sub> – 0.2       | 0.1                  | -0.1                  |
|                                                                                                                                                                                                                                                                              |                       |                          |                          | 3.6      | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{aava} = 0.4$              | 4                    | -4                    |
| LVCMOS 1.5                                                                                                                                                                                                                                                                   | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    |          | 0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | VCCIO - 0.4                   | 8                    | -8                    |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          | 0.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>CCIO</sub> – 0.2       | 0.1                  | -0.1                  |
|                                                                                                                                                                                                                                                                              | -0.3                  | .3 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{000} = 0.4$               | 4                    | -2                    |
| LVCMOS 1.2                                                                                                                                                                                                                                                                   |                       |                          |                          |          | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                               | 8                    | -6                    |
|                                                                                                                                                                                                                                                                              |                       |                          |                          |          | 0.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                               | 0.1                  | -0.1                  |
| PCI                                                                                                                                                                                                                                                                          | -0.3                  | 0.3V <sub>CCIO</sub>     | 0.5V <sub>CCIO</sub>     | 3.6      | 0.1V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.9V <sub>CCIO</sub>          | 1.5                  | -0.5                  |
| SSTL25 Class I                                                                                                                                                                                                                                                               | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | 0.54                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>CCIO</sub> - 0.62      | 8                    | 8                     |
| SSTL25 Class II                                                                                                                                                                                                                                                              | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                            | NA                   | NA                    |
| SSTL18 Class I                                                                                                                                                                                                                                                               | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | 0.40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>CCIO</sub> - 0.40      | 8                    | 8                     |
| SSTL18 Class II                                                                                                                                                                                                                                                              | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                            | NA                   | NA                    |
| HSTL18 Class I                                                                                                                                                                                                                                                               | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>CCIO</sub> - 0.40      | 8                    | 8                     |
| HSTL18 Class II                                                                                                                                                                                                                                                              | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                            | NA                   | NA                    |
| LVCMOS25R33                                                                                                                                                                                                                                                                  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                            | NA                   | NA                    |
| LVCMOS18R33                                                                                                                                                                                                                                                                  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                            | NA                   | NA                    |
| LVCMOS18R25                                                                                                                                                                                                                                                                  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                            | NA                   | NA                    |
| LVCMOS15R33                                                                                                                                                                                                                                                                  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NA                            | NA                   | NA                    |
| LVCMOS15R25                                                                                                                                                                                                                                                                  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | NA                   | NA                    |
| LVCMOS12R33                                                                                                                                                                                                                                                                  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               |                      | NA Open<br>Drain      |
| LVCMOS12R25                                                                                                                                                                                                                                                                  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Drain                         |                      | NA Open<br>Drain      |
| LVCMOS10R33                                                                                                                                                                                                                                                                  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NA Open<br>Drain              | 24, 16, 12,<br>8, 4  | NA Open<br>Drain      |



# LVDS Emulation

MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.





Note: All resistors are ±1%.

### Table 3-1. LVDS25E DC Conditions

### **Over Recommended Operating Conditions**

| Parameter         | Description                 | Тур.  | Units |
|-------------------|-----------------------------|-------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 158   | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 140   | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.35  | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |
| I <sub>DC</sub>   | DC output current           | 6.03  | mA    |



# Typical Building Block Function Performance – ZE Devices<sup>1</sup>

## Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –3 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 13.9      | ns    |
| 4:1 MUX         | 10.9      | ns    |
| 16:1 MUX        | 12.0      | ns    |

### **Register-to-Register Performance**

| –3 Timing | Units                         |
|-----------|-------------------------------|
|           |                               |
| 191       | MHz                           |
| 134       | MHz                           |
| 148       | MHz                           |
| 77        | MHz                           |
|           |                               |
| 90        | MHz                           |
|           |                               |
| 214       | MHz                           |
|           | 191<br>134<br>148<br>77<br>90 |

1. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

# **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             |                     |       | 3     |       | 2     |       | 1                    |       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------|-------|-------|-------|-------|-------|----------------------|-------|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Description                                 | Device              | Min.  | Max.  | Min.  | Max.  | Min.  | Max.                 | Units |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-256ZE       | 2.62  | —     | 2.91  | —     | 3.14  | —                    | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-640ZE       | 2.56  | —     | 2.85  | —     | 3.08  | —                    | ns    |
| +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Clock to Data Setup – PIO                   | MachXO2-1200ZE      | 2.30  |       | 2.57  |       | 2.79  |                      | ns    |
| t <sub>SU_DEL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input Register with Data Input Delay        | MachXO2-2000ZE      | 2.25  | —     | 2.50  | —     | 2.70  | —                    | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-4000ZE      | 2.39  | —     | 2.60  | —     | 2.76  | —                    | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-7000ZE      | 2.17  | —     | 2.33  | —     | 2.43  | —                    | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-256ZE       | -0.44 | —     | -0.44 | —     | -0.44 | —                    | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-640ZE       | -0.43 | —     | -0.43 | —     | -0.43 | —                    | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock to Data Hold – PIO Input              | MachXO2-1200ZE      | -0.28 | —     | -0.28 | —     | -0.28 | —                    | ns    |
| <sup>t</sup> H_DEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Register with Input Data Delay              | MachXO2-2000ZE      | -0.31 | —     | -0.31 |       | -0.31 |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-4000ZE      | -0.34 | _     | -0.34 |       | -0.34 |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-7000ZE      | -0.21 | _     | -0.21 |       | -0.21 |                      | ns    |
| f <sub>MAX_IO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Clock Frequency of I/O and<br>PFU Register  | All MachXO2 devices |       | 150   | _     | 125   | _     | 104                  | MHz   |
| General I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Pin Parameters (Using Edge Cl               | ock without PLL)    |       | 1     | 1     | 1     | 1     | 1                    | 1     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-1200ZE      | _     | 11.10 |       | 11.51 |       | 11.91                | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock to Output – PIO Output                | MachXO2-2000ZE      | _     | 11.10 | —     | 11.51 | —     | 11.91                | ns    |
| t <sub>COE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Register                                    | MachXO2-4000ZE      | _     | 10.89 | _     | 11.28 | _     | 11.67 ns<br>11.91 ns | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-7000ZE      |       | 11.10 |       | 11.51 |       | 11.91                | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-1200ZE      | -0.23 |       | -0.23 |       | -0.23 |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock to Data Setup – PIO                   | MachXO2-2000ZE      | -0.23 |       | -0.23 |       | -0.23 |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Input Register                              | MachXO2-4000ZE      | -0.15 |       | -0.15 |       | -0.15 |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-7000ZE      | -0.23 |       | -0.23 |       | -0.23 |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock to Data Hold – PIO Input              | MachXO2-1200ZE      | 3.81  |       | 4.11  |       | 4.52  |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-2000ZE      | 3.81  |       | 4.11  |       | 4.52  |                      | ns    |
| Imax_IO     F       Imax_IO     F       General I/O Pir       Imax_IO     F       Imax_IO     F | Register                                    | MachXO2-4000ZE      | 3.60  |       | 3.89  |       | 4.28  |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-7000ZE      | 3.81  |       | 4.11  |       | 4.52  |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-1200ZE      | 2.78  |       | 3.11  |       | 3.40  |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock to Data Setup – PIO                   | MachXO2-2000ZE      | 2.78  |       | 3.11  |       | 3.40  |                      | ns    |
| <sup>t</sup> su dele                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Input Register with Data Input              | MachXO2-4000ZE      | 3.11  |       | 3.48  |       | 3.79  |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Delay                                       | MachXO2-7000ZE      | 2.94  |       | 3.30  |       | 3.60  |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-1200ZE      | -0.29 |       | -0.29 |       | -0.29 |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock to Data Hold – PIO Input              | MachXO2-2000ZE      | -0.29 |       | -0.29 |       | -0.29 |                      | ns    |
| t <sub>H_DELE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Register with Input Data Delay              | MachXO2-4000ZE      | -0.46 | _     | -0.46 |       | -0.46 |                      | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-7000ZE      | -0.37 |       | -0.37 |       | -0.37 |                      | ns    |
| General I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Pin Parameters (Using Primary               |                     | 0.07  |       | 0.07  |       | 0.07  |                      |       |
| Generalizer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                             | MachXO2-1200ZE      | _     | 7.95  | _     | 8.07  | _     | 8.19                 | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-2000ZE      |       | 7.97  | _     | 8.10  | _     | 8.22                 | ns    |
| t <sub>COPLL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Clock to Output – PIO Output<br>Register    | MachXO2-4000ZE      |       | 7.98  |       | 8.10  |       | 8.23                 | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Ĭ                                           | MachXO2-4000ZE      |       | 8.02  | _     | 8.14  |       | 8.26                 | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-1200ZE      | 0.85  | 0.02  | 0.85  | 0.14  | 0.89  | 0.20                 | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-1200ZE      | 0.85  |       | 0.85  |       | 0.89  |                      |       |
| t <sub>SUPLL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Clock to Data Setup – PIO<br>Input Register | MachXO2-2000ZE      | 0.84  |       | 0.84  |       | 0.85  |                      | ns    |
| MAX_IO General I/O P COE SUE HE SU_DELE H_DELE General I/O P COPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                             |                     |       |       |       |       |       | _                    | ns    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             | MachXO2-7000ZE      | 0.83  |       | 0.83  |       | 0.81  |                      | ns    |



|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                      |                                                        | -        | -3        | -         | -2      | - 1     | 1       |                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------|----------|-----------|-----------|---------|---------|---------|------------------------|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description                          | Device                                                 | Min.     | Max.      | Min.      | Max.    | Min.    | Max.    | Units                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                      | MachXO2-1200ZE                                         | 0.66     |           | 0.68      |         | 0.80    |         | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Clock to Data Hold – PIO Input       | MachXO2-2000ZE                                         | 0.68     | —         | 0.70      | —       | 0.83    | —       | ns                     |
| <sup>I</sup> HPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Register                             | MachXO2-4000ZE                                         | 0.68     | —         | 0.71      | —       | 0.84    | —       | ns                     |
| t <sub>HPLL</sub> Clock<br>Reg         t <sub>SU_DELPLL</sub> Clock<br>Input<br>Dela         t <sub>H_DELPLL</sub> Clock<br>Reg         t <sub>H_DELPLL</sub> Clock<br>Reg         t <sub>H_DELPLL</sub> Clock<br>Reg         t <sub>H_DELPLL</sub> Clock<br>Reg         t <sub>DVA</sub> Input<br>Input<br>t <sub>DVE</sub> t <sub>DVA</sub> Input<br>f <sub>DATA</sub> fDRX1       DDF         fDATA       DDF         fDRX1       DDF         fDRX1       DDF         fDATA       DDF |                                      | MachXO2-7000ZE                                         | 0.73     | —         | 0.74      | —       | 0.87    | —       | ns                     |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                      | MachXO2-1200ZE                                         | 5.14     | —         | 5.69      | —       | 6.20    | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Clock to Data Setup – PIO            | MachXO2-2000ZE                                         | 5.11     | —         | 5.67      | —       | 6.17    | —       | ns                     |
| <sup>I</sup> SU_DELPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Input Register with Data Input Delay | MachXO2-4000ZE                                         | 5.27     | —         | 5.84      |         | 6.35    | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                      | MachXO2-7000ZE                                         | 5.15     | —         | 5.71      | —       | 6.23    | —       | ns                     |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                      | MachXO2-1200ZE                                         | -1.36    | —         | -1.36     | —       | -1.36   | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Clock to Data Hold – PIO Input       | MachXO2-2000ZE                                         | -1.35    |           | -1.35     |         | -1.35   |         | ns                     |
| <sup>T</sup> H_DELPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                      | MachXO2-4000ZE                                         | -1.43    |           | -1.43     |         | -1.43   |         | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                      | MachXO2-7000ZE                                         | -1.41    |           | -1.41     |         | -1.41   |         | ns                     |
| Generic DDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | X1 Inputs with Clock and Data A      | ligned at Pin Using P                                  | CLK Pin  | for Cloc  | k Input - | - GDDR) | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input Data Valid After CLK           |                                                        | —        | 0.382     |           | 0.401   | —       | 0.417   | UI                     |
| t <sub>DVE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input Data Hold After CLK            | All MachXO2<br>devices, all sides                      | 0.670    | —         | 0.684     | —       | 0.693   | —       | UI                     |
| f <sub>DATA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DDRX1 Input Data Speed               |                                                        | _        | 140       |           | 116     | —       | 98      | Mbps                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DDRX1 SCLK Frequency                 |                                                        | _        | 70        |           | 58      | —       | 49      | MHz                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | X1 Inputs with Clock and Data Ce     | entered at Pin Using PO                                | LK Pin f | for Clock | Input –   | GDDRX   | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Input Data Setup Before CLK          | All MachXO2<br>devices, all sides                      | 1.319    |           | 1.412     |         | 1.462   |         | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Input Data Hold After CLK            |                                                        | 0.717    | _         | 1.010     |         | 1.340   |         | ns                     |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DDRX1 Input Data Speed               |                                                        | _        | 140       |           | 116     | —       | 98      | Mbps                   |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DDRX1 SCLK Frequency                 |                                                        | _        | 70        |           | 58      | —       | 49      | MHz                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | X2 Inputs with Clock and Data A      | ligned at Pin Using P                                  | LK Pin   | for Cloc  | k Input - | GDDR    | 2_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input Data Valid After CLK           |                                                        | —        | 0.361     |           | 0.346   | —       | 0.334   | UI                     |
| t <sub>DVE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input Data Hold After CLK            | MachXO2-640U,                                          | 0.602    |           | 0.625     |         | 0.648   |         | UI                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DDRX2 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices,                  | _        | 280       | _         | 234     | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                         | _        | 140       |           | 117     | —       | 97      | MHz                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SCLK Frequency                       |                                                        | _        | 70        |           | 59      | —       | 49      | MHz                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | X2 Inputs with Clock and Data Ce     | entered at Pin Using P                                 | LK Pin f | for Clock | Input –   | GDDRX   | 2_RX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Input Data Setup Before CLK          |                                                        | 0.472    |           | 0.672     |         | 0.865   |         | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Input Data Hold After CLK            | MachXO2-640U,                                          | 0.363    | _         | 0.501     |         | 0.743   |         | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DDRX2 Serial Input Data<br>Speed     | MachXO2-0400,<br>MachXO2-1200/U<br>and larger devices, |          | 280       | _         | 234     | _       | 194     | Mbps                   |
| f <sub>DDBX2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                         |          | 140       |           | 117     | _       | 97      | MHz                    |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SCLK Frequency                       |                                                        |          | 70        |           | 59      | _       | 49      | MHz                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4 Inputs with Clock and Data A       | ligned at Pin Using PC                                 | LK Pin   | for Cloc  | k Input - | GDDRX   | 4_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input Data Valid After ECLK          |                                                        | _        | 0.307     |           | 0.316   | _       | 0.326   | UI                     |
| t <sub>DVE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input Data Hold After ECLK           | MachXO2-640U,                                          | 0.662    |           | 0.650     |         | 0.649   | _       | UI                     |
| f <sub>DATA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DDRX4 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices,                  | —        | 420       | _         | 352     | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DDRX4 ECLK Frequency                 | bottom side only <sup>11</sup>                         | <b>—</b> | 210       |           | 176     | _       | 146     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SCLK Frequency                       |                                                        | <u> </u> | 53        |           | 44      | —       | 37      | MHz                    |
| JULIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                      | I                                                      | 1        |           |           |         | I       |         |                        |



# MachXO2 Family Data Sheet Ordering Information

March 2017

Data Sheet DS1035

# MachXO2 Part Number Description



© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number                            | LUTs              | Supply Voltage | Grade | Package             | Leads | Temp. |
|----------------------------------------|-------------------|----------------|-------|---------------------|-------|-------|
| LCMXO2-256ZE-1SG32I                    | 256               | 1.2 V          | -1    | Halogen-Free QFN    | 32    | IND   |
| LCMXO2-256ZE-2SG32I                    | 256               | 1.2 V          | -2    | Halogen-Free QFN    | 32    | IND   |
| LCMXO2-256ZE-3SG32I                    | 256               | 1.2 V          | -3    | Halogen-Free QFN    | 32    | IND   |
| LCMXO2-256ZE-1UMG64I                   | 256               | 1.2 V          | -1    | Halogen-Free ucBGA  | 64    | IND   |
| LCMXO2-256ZE-2UMG64I                   | 256               | 1.2 V          | -2    | Halogen-Free ucBGA  | 64    | IND   |
| LCMXO2-256ZE-3UMG64I                   | 256               | 1.2 V          | -3    | Halogen-Free ucBGA  | 64    | IND   |
| LCMXO2-256ZE-1TG100I                   | 256               | 1.2 V          | -1    | Halogen-Free TQFP 1 |       | IND   |
| LCMXO2-256ZE-2TG100I                   | 256               | 1.2 V          | -2    | Halogen-Free TQFP   | 100   | IND   |
| LCMXO2-256ZE-3TG100I                   | 256               | 1.2 V          | -3    | Halogen-Free TQFP   | 100   | IND   |
| LCMXO2-256ZE-1MG132I                   | 256               | 1.2 V          | -1    | Halogen-Free csBGA  | 132   | IND   |
| LCMXO2-256ZE-2MG132I                   | 256               | 1.2 V          | -2    | Halogen-Free csBGA  | 132   | IND   |
| LCMXO2-256ZE-3MG132I                   | 256               | 1.2 V –3       |       | Halogen-Free csBGA  | 132   | IND   |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package             | Leads | Temp. |
| LCMXO2-640ZE-1TG100I                   | 640               | 1.2 V          | -1    | Halogen-Free TQFP   | 100   | IND   |
| LCMXO2-640ZE-2TG100I                   | 640               | 1.2 V          | -2    | Halogen-Free TQFP   | 100   | IND   |
| LCMXO2-640ZE-3TG100I                   | 640               | 1.2 V          | -3    | Halogen-Free TQFP   | 100   | IND   |
| LCMXO2-640ZE-1MG132I                   | 640               | 1.2 V          |       | Halogen-Free csBGA  | 132   | IND   |
| LCMXO2-640ZE-2MG132I                   | 640               | 1.2 V          | -2    | Halogen-Free csBGA  | 132   | IND   |
| LCMXO2-640ZE-3MG132I                   | 640               | 1.2 V          | -3    | Halogen-Free csBGA  | 132   | IND   |
|                                        | 0.0               |                |       |                     |       |       |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package             | Leads | Temp. |
| LCMXO2-1200ZE-1UWG25ITR1               | 1280              | 1.2 V          | -1    | Halogen-Free WLCSP  | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR503             | <sup>3</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP  | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR1K <sup>2</sup> | <sup>2</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP  | 25    | IND   |
| LCMXO2-1200ZE-1SG32I                   | 1280              | 1.2 V          | -1    | Halogen-Free QFN    | 32    | IND   |
| LCMXO2-1200ZE-2SG32I                   | 1280              | 1.2 V          | -2    | Halogen-Free QFN    | 32    | IND   |
| LCMXO2-1200ZE-3SG32I                   | 1280              | 1.2 V          | -3    | Halogen-Free QFN    | 32    | IND   |
| LCMXO2-1200ZE-1TG100I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP   | 100   | IND   |
| LCMXO2-1200ZE-2TG100I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP   | 100   | IND   |
| LCMXO2-1200ZE-3TG100I                  | 1280              | 1.2 V          | -3    | Halogen-Free TQFP   | 100   | IND   |
| LCMXO2-1200ZE-1MG132I                  | 1280              | 1.2 V          | -1    | Halogen-Free csBGA  | 132   | IND   |
| LCMXO2-1200ZE-2MG132I                  | 1280              | 1.2 V          | -2    | Halogen-Free csBGA  | 132   | IND   |
| LCMXO2-1200ZE-3MG132I                  | 1280              | 1.2 V          | -3    | Halogen-Free csBGA  | 132   | IND   |
| LCMXO2-1200ZE-1TG144I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP   | 144   | IND   |
| LCMXO2-1200ZE-2TG144I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP   | 144   | IND   |
| LCMXO2-1200ZE-3TG144I                  | 1280              | 1.2 V          | -3    | Halogen-Free TQFP   | 144   | IND   |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



# MachXO2 Family Data Sheet Supplemental Information

#### April 2012

Data Sheet DS1035

# **For Further Information**

A variety of technical notes for the MachXO2 family are available on the Lattice web site.

- TN1198, Power Estimation and Management for MachXO2 Devices
- TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide
- TN1201, Memory Usage Guide for MachXO2 Devices
- TN1202, MachXO2 sysIO Usage Guide
- TN1203, Implementing High-Speed Interfaces with MachXO2 Devices
- TN1204, MachXO2 Programming and Configuration Usage Guide
- TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices
- TN1206, MachXO2 SRAM CRC Error Detection Usage Guide
- TN1207, Using TraceID in MachXO2 Devices
- TN1074, PCB Layout Recommendations for BGA Packages
- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology
- AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices
- AN8066, Boundary Scan Testability with Lattice sysIO Capability
- MachXO2 Device Pinout Files
- Thermal Management document
- · Lattice design tools

For further information on interface standards, refer to the following web sites:

- JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): www.jedec.org
- PCI: www.pcisig.com

<sup>© 2012</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date            | Version                             | Section                                                                                                                                                                                                                                              | Change Summary                                                                                                  |  |  |  |
|-----------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|--|
| May 2011 01.3   |                                     | Multiple                                                                                                                                                                                                                                             | Replaced "SED" with "SRAM CRC Error Detection" throughout the document.                                         |  |  |  |
|                 | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table.                                                                                                                                                                                              |                                                                                                                 |  |  |  |
|                 |                                     | Pinout Information                                                                                                                                                                                                                                   | Updated Pin Information Summary tables.                                                                         |  |  |  |
|                 |                                     |                                                                                                                                                                                                                                                      | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table.                                    |  |  |  |
| April 2011 01.2 |                                     | _                                                                                                                                                                                                                                                    | Data sheet status changed from Advance to Preliminary.                                                          |  |  |  |
|                 |                                     | Introduction                                                                                                                                                                                                                                         | Updated MachXO2 Family Selection Guide table.                                                                   |  |  |  |
|                 |                                     | Architecture                                                                                                                                                                                                                                         | Updated Supported Input Standards table.                                                                        |  |  |  |
|                 |                                     |                                                                                                                                                                                                                                                      | Updated sysMEM Memory Primitives diagram.                                                                       |  |  |  |
|                 |                                     |                                                                                                                                                                                                                                                      | Added differential SSTL and HSTL IO standards.                                                                  |  |  |  |
|                 | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. |                                                                                                                 |  |  |  |
|                 |                                     | Added VREF specifications to sysIO recommended operating condi-<br>tions.                                                                                                                                                                            |                                                                                                                 |  |  |  |
|                 |                                     | Updating timing information based on characterization.                                                                                                                                                                                               |                                                                                                                 |  |  |  |
|                 |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |                                                                                                                 |  |  |  |
|                 | Ordering Information                | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages.                                                                                                                                                                           |                                                                                                                 |  |  |  |
|                 |                                     | Added R1 device specifications.                                                                                                                                                                                                                      |                                                                                                                 |  |  |  |
| January 2011    | January 2011 01.1                   | All                                                                                                                                                                                                                                                  | Included ultra-high I/O devices.                                                                                |  |  |  |
|                 |                                     | DC and Switching<br>Characteristics                                                                                                                                                                                                                  | Recommended Operating Conditions table – Added footnote 3.                                                      |  |  |  |
|                 |                                     |                                                                                                                                                                                                                                                      | DC Electrical Characteristics table – Updated data for $\rm I_{IL},  I_{IH},  V_{HYST}$ typical values updated. |  |  |  |
|                 |                                     | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |                                                                                                                 |  |  |  |
|                 |                                     | Generic DDRX4 Outputs with Clock and Data Aligned at Pin (GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |                                                                                                                 |  |  |  |
|                 |                                     | Power-On-Reset Voltage Levels table - clarified note 3.                                                                                                                                                                                              |                                                                                                                 |  |  |  |
|                 |                                     | Clarified VCCIO related recommended operating conditions specifications.                                                                                                                                                                             |                                                                                                                 |  |  |  |
|                 |                                     | Added power supply ramp rate requirements.                                                                                                                                                                                                           |                                                                                                                 |  |  |  |
|                 |                                     | Added Power Supply Ramp Rates table.                                                                                                                                                                                                                 |                                                                                                                 |  |  |  |
|                 |                                     |                                                                                                                                                                                                                                                      | Updated Programming/Erase Specifications table.                                                                 |  |  |  |
|                 |                                     |                                                                                                                                                                                                                                                      | Removed references to V <sub>CCP.</sub>                                                                         |  |  |  |
|                 |                                     | Pinout Information                                                                                                                                                                                                                                   | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.              |  |  |  |
|                 |                                     |                                                                                                                                                                                                                                                      | Removed references to V <sub>CCP.</sub>                                                                         |  |  |  |
| November 2010   | 01.0                                | _                                                                                                                                                                                                                                                    | Initial release.                                                                                                |  |  |  |