# E · K Fattice Semiconductor Corporation - <u>LCMX02-4000ZE-3BG332I Datasheet</u>



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                              |
| Number of Logic Elements/Cells | 4320                                                                             |
| Total RAM Bits                 | 94208                                                                            |
| Number of I/O                  | 274                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 332-FBGA                                                                         |
| Supplier Device Package        | 332-CABGA (17x17)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-4000ze-3bg332i |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | Name I/O Description |                                                                                                        |  |  |
|---------------|----------------------|--------------------------------------------------------------------------------------------------------|--|--|
| CLKOP         | 0                    | Primary PLL output clock (with phase shift adjustment)                                                 |  |  |
| CLKOS         | 0                    | Secondary PLL output clock (with phase shift adjust)                                                   |  |  |
| CLKOS2        | 0                    | Secondary PLL output clock2 (with phase shift adjust)                                                  |  |  |
| CLKOS3        | 0                    | Secondary PLL output clock3 (with phase shift adjust)                                                  |  |  |
| LOCK          | 0                    | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |  |  |
| DPHSRC        | 0                    | Dynamic Phase source – ports or WISHBONE is active                                                     |  |  |
| STDBY         | I                    | Standby signal to power down the PLL                                                                   |  |  |
| RST           | I                    | PLL reset without resetting the M-divider. Active high reset.                                          |  |  |
| RESETM        | I                    | PLL reset - includes resetting the M-divider. Active high reset.                                       |  |  |
| RESETC        | I                    | Reset for CLKOS2 output divider only. Active high reset.                                               |  |  |
| RESETD        | I                    | Reset for CLKOS3 output divider only. Active high reset.                                               |  |  |
| ENCLKOP       | I                    | Enable PLL output CLKOP                                                                                |  |  |
| ENCLKOS       | I                    | Enable PLL output CLKOS when port is active                                                            |  |  |
| ENCLKOS2      | I                    | Enable PLL output CLKOS2 when port is active                                                           |  |  |
| ENCLKOS3      | I                    | Enable PLL output CLKOS3 when port is active                                                           |  |  |
| PLLCLK        | I                    | PLL data bus clock input signal                                                                        |  |  |
| PLLRST        | I                    | PLL data bus reset. This resets only the data bus not any register values.                             |  |  |
| PLLSTB        | I                    | PLL data bus strobe signal                                                                             |  |  |
| PLLWE         | I                    | PLL data bus write enable signal                                                                       |  |  |
| PLLADDR [4:0] | I                    | PLL data bus address                                                                                   |  |  |
| PLLDATI [7:0] | ļ                    | PLL data bus data input                                                                                |  |  |
| PLLDATO [7:0] | 0                    | PLL data bus data output                                                                               |  |  |
| PLLACK        | 0                    | PLL data bus acknowledge signal                                                                        |  |  |

## sysMEM Embedded Block RAM Memory

The MachXO2-640/U and larger devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

### sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



The EBR memory supports three forms of write behavior for single or dual port operation:

- 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. Write Through A copy of the input data appears at the output of the same port. This mode is supported for all data widths.
- 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output.

### **FIFO Configuration**

The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags.

### Table 2-7. Programmable FIFO Flag Ranges

| Flag Name         | Programming Range           |
|-------------------|-----------------------------|
| Full (FF)         | 1 to max (up to $2^{N}$ -1) |
| Almost Full (AF)  | 1 to Full-1                 |
| Almost Empty (AE) | 1 to Full-1                 |
| Empty (EF)        | 0                           |

N = Address bit width.

The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

### **Memory Core Reset**

The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9.



## Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support.



MachXO2-640U, MachXO2-1200/U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 devices contain three types of sysIO buffer pairs.

### 1. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential and referenced input buffers.

### 2. Bottom sysIO Buffer Pairs

The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential and referenced input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after  $V_{CC}$  and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

### 3. Top sysIO Buffer Pairs

The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two singleended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. The referenced input buffer can also be configured as a differential input buffer.

### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCIO0}$  have reached  $V_{PORUP}$  level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pulldown to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to  $V_{CCIO}$  as the default functionality). The I/O pins will maintain the blank configuration until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/Os) have reached  $V_{PORUP}$  levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration.

### **Supported Standards**

The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. Table 2-11 summarizes the I/O characteristics of the MachXO2 PLDs.

Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1202, MachXO2 sysIO Usage Guide.



Figure 2-18. MachXO2-1200U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 Banks



Figure 2-19. MachXO2-256, MachXO2-640/U and MachXO2-1200 Banks





### Figure 2-21. PC Core Block Diagram



Table 2-15 describes the signals interfacing with the I<sup>2</sup>C cores.

 Table 2-15.
 PC Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device.                |
| i2c_sda     | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                                 |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                                         |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                                        |

### Hardened SPI IP Core

Every MachXO2 device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO2 devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

## **User Flash Memory (UFM)**

MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 256 kbits
- 100K write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

## **Standby Mode and Power Saving Options**

MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V V<sub>CC</sub> and 3.3 V V<sub>CC</sub> while the HE devices operate at 1.2 V V<sub>CC</sub>.

MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption.

In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.



# MachXO2 Family Data Sheet DC and Switching Characteristics

### March 2017

### Data Sheet DS1035

## Absolute Maximum Ratings<sup>1, 2, 3</sup>

|                                               | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) |
|-----------------------------------------------|-----------------------|----------------------------|
| Supply Voltage V <sub>CC</sub>                | –0.5 V to 1.32 V      | –0.5 V to 3.75 V           |
| Output Supply Voltage V <sub>CCIO</sub>       | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| Dedicated Input Voltage Applied <sup>4</sup>  | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| Storage Temperature (Ambient)                 | –55 °C to 125 °C      | –55 °C to 125 °C           |
| Junction Temperature (T <sub>J</sub> )        | –40 °C to 125 °C      | –40 °C to 125 °C           |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2 V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

5. The dual function  $I^2C$  pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns.

## **Recommended Operating Conditions**<sup>1</sup>

| Symbol                               | Parameter                                     | Min.  | Max. | Units |
|--------------------------------------|-----------------------------------------------|-------|------|-------|
| $V_{-}$ - 1                          | Core Supply Voltage for 1.2 V Devices         | 1.14  | 1.26 | V     |
| V <sub>CC</sub> <sup>1</sup>         | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6  | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                     | 1.14  | 3.6  | V     |
| t <sub>JCOM</sub>                    | Junction Temperature Commercial Operation     | 0     | 85   | °C    |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation     | -40   | 100  | °C    |

1. Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply.

2. See recommended voltages by I/O standard in subsequent table.

3. V<sub>CCIO</sub> pins of unused I/O banks should be connected to the V<sub>CC</sub> power supply on boards.

## **Power Supply Ramp Rates**<sup>1</sup>

| Symbol            | Parameter                                       |      | Тур. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 |      | 100  | V/ms  |

1. Assumes monotonic ramp rates.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup>

| Symbol                    | Parameter                                                                                            | Min. | Тур. | Max. | Units |
|---------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>PORUP</sub>        | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{CCINT}$ and $V_{CCIO0})$    | 0.9  | _    | 1.06 | V     |
| V <sub>PORUPEXT</sub>     | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{CC}$ power supply) |      | _    | 2.1  | V     |
| V <sub>PORDNBG</sub>      | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\mbox{CCINT}})$           |      | _    | 0.93 | V     |
| V <sub>PORDNBGEXT</sub>   | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CC})$                     |      | _    | 1.33 | V     |
| V <sub>PORDNSRAM</sub>    | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CCINT}$ )                     |      | 0.6  |      | V     |
| V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $\mathrm{V}_{\mathrm{CC}}$ )      | _    | 0.96 | —    | V     |

1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

2. For devices without voltage regulators V<sub>CCINT</sub> is the same as the V<sub>CC</sub> supply voltage. For devices with voltage regulators, V<sub>CCINT</sub> is regulated from the V<sub>CC</sub> supply voltage.

3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.).

4. V<sub>PORUPEXT</sub> is for HC devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply.

5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

## **Programming/Erase Specifications**

| Symbol    | Parameter Min.                                      |    | Max. <sup>1</sup> | Units  |  |
|-----------|-----------------------------------------------------|----|-------------------|--------|--|
| Nanagaya  | Flash Programming cycles per t <sub>RETENTION</sub> | —  | 10,000            | Cycles |  |
| NPROGCYC  | Flash functional programming cycles                 | —  | 100,000           | Cycles |  |
|           | Data retention at 100 °C junction temperature       | 10 | —                 | Years  |  |
| RETENTION | Data retention at 85 °C junction temperature        | 20 | _                 | Teals  |  |

1. Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product.

## Hot Socketing Specifications<sup>1, 2, 3</sup>

| Symbol          | Parameter                    | Condition                   | Max.    | Units |
|-----------------|------------------------------|-----------------------------|---------|-------|
| I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH}$ (MAX) | +/-1000 | μΑ    |

1. Insensitive to sequence of  $V_{CC}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCIO}$ .

2.  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCIO} < V_{CCIO}$  (MAX).

3. I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub> or I<sub>BH</sub>.

## **ESD Performance**

Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance.



## sysIO Recommended Operating Conditions

|                        |       | V <sub>CCIO</sub> (V) |       |       | V <sub>REF</sub> (V) |       |
|------------------------|-------|-----------------------|-------|-------|----------------------|-------|
| Standard               | Min.  | Тур.                  | Max.  | Min.  | Тур.                 | Max.  |
| LVCMOS 3.3             | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| LVCMOS 2.5             | 2.375 | 2.5                   | 2.625 | —     | —                    | —     |
| LVCMOS 1.8             | 1.71  | 1.8                   | 1.89  | —     | —                    | —     |
| LVCMOS 1.5             | 1.425 | 1.5                   | 1.575 | —     | —                    | —     |
| LVCMOS 1.2             | 1.14  | 1.2                   | 1.26  | —     | —                    | _     |
| LVTTL                  | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| PCI <sup>3</sup>       | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| SSTL25                 | 2.375 | 2.5                   | 2.625 | 1.15  | 1.25                 | 1.35  |
| SSTL18                 | 1.71  | 1.8                   | 1.89  | 0.833 | 0.9                  | 0.969 |
| HSTL18                 | 1.71  | 1.8                   | 1.89  | 0.816 | 0.9                  | 1.08  |
| LVCMOS25R33            | 3.135 | 3.3                   | 3.6   | 1.1   | 1.25                 | 1.4   |
| LVCMOS18R33            | 3.135 | 3.3                   | 3.6   | 0.75  | 0.9                  | 1.05  |
| LVCMOS18R25            | 2.375 | 2.5                   | 2.625 | 0.75  | 0.9                  | 1.05  |
| LVCMOS15R33            | 3.135 | 3.3                   | 3.6   | 0.6   | 0.75                 | 0.9   |
| LVCMOS15R25            | 2.375 | 2.5                   | 2.625 | 0.6   | 0.75                 | 0.9   |
| LVCMOS12R334           | 3.135 | 3.3                   | 3.6   | 0.45  | 0.6                  | 0.75  |
| LVCMOS12R254           | 2.375 | 2.5                   | 2.625 | 0.45  | 0.6                  | 0.75  |
| LVCMOS10R334           | 3.135 | 3.3                   | 3.6   | 0.35  | 0.5                  | 0.65  |
| LVCMOS10R254           | 2.375 | 2.5                   | 2.625 | 0.35  | 0.5                  | 0.65  |
| LVDS25 <sup>1, 2</sup> | 2.375 | 2.5                   | 2.625 | —     | —                    | _     |
| LVDS33 <sup>1, 2</sup> | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| LVPECL <sup>1</sup>    | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| BLVDS <sup>1</sup>     | 2.375 | 2.5                   | 2.625 | —     | —                    | —     |
| RSDS <sup>1</sup>      | 2.375 | 2.5                   | 2.625 | —     | —                    | —     |
| SSTL18D                | 1.71  | 1.8                   | 1.89  | —     | —                    | —     |
| SSTL25D                | 2.375 | 2.5                   | 2.625 | —     | —                    |       |
| HSTL18D                | 1.71  | 1.8                   | 1.89  | —     | —                    | —     |

1. Inputs on-chip. Outputs are implemented with the addition of external resistors.

2. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers.

3. Input on the bottom bank of the MachXO2-640U, MachXO2-1200/U and larger devices only.

4. Supported only for inputs and BIDIs for all ZE devices, and -6 speed grade for HE and HC devices.



## Typical Building Block Function Performance – ZE Devices<sup>1</sup>

### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –3 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 13.9      | ns    |
| 4:1 MUX         | 10.9      | ns    |
| 16:1 MUX        | 12.0      | ns    |

### **Register-to-Register Performance**

| –3 Timing | Units                         |
|-----------|-------------------------------|
|           |                               |
| 191       | MHz                           |
| 134       | MHz                           |
| 148       | MHz                           |
| 77        | MHz                           |
|           |                               |
| 90        | MHz                           |
|           |                               |
| 214       | MHz                           |
|           | 191<br>134<br>148<br>77<br>90 |

1. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

## **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



## MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                    |                                               |                                    | -     | 6    | _     | 5    | -     | 4    |       |
|------------------------------------|-----------------------------------------------|------------------------------------|-------|------|-------|------|-------|------|-------|
| Parameter                          | Description                                   | Device                             | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| Clocks                             |                                               |                                    |       |      |       |      |       |      |       |
| Primary Clo                        | ocks                                          |                                    |       |      |       |      |       |      |       |
| f <sub>MAX_PRI</sub> <sup>8</sup>  | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                |       | 388  |       | 323  |       | 269  | MHz   |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary<br>Clock        | All MachXO2 devices                | 0.5   |      | 0.6   |      | 0.7   |      | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | _     | 912  | —     | 939  | —     | 975  | ps    |
|                                    |                                               | MachXO2-640HC-HE                   |       | 844  |       | 871  |       | 908  | ps    |
|                                    | Primary Clock Skew Within a                   | MachXO2-1200HC-HE                  |       | 868  |       | 902  |       | 951  | ps    |
| <sup>t</sup> SKEW_PRI              | Device                                        | MachXO2-2000HC-HE                  |       | 867  |       | 897  |       | 941  | ps    |
|                                    |                                               | MachXO2-4000HC-HE                  |       | 865  | —     | 892  |       | 931  | ps    |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 902  | —     | 942  | —     | 989  | ps    |
| Edge Clock                         | 1                                             | 1                                  |       |      | I.    |      | 1     |      | L     |
| f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 400  | _     | 333  | _     | 278  | MHz   |
| Pin-LUT-Pin                        | Propagation Delay                             |                                    |       |      |       |      |       |      |       |
| t <sub>PD</sub>                    | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 6.72 | _     | 6.96 | _     | 7.24 | ns    |
| General I/O                        | Pin Parameters (Using Primar                  | y Clock without PLL)               |       |      |       |      | 1     |      |       |
|                                    |                                               | MachXO2-256HC-HE                   | _     | 7.13 | —     | 7.30 | —     | 7.57 | ns    |
|                                    |                                               | MachXO2-640HC-HE                   |       | 7.15 | —     | 7.30 |       | 7.57 | ns    |
|                                    | Clock to Output – PIO Output                  | MachXO2-1200HC-HE                  | _     | 7.44 | —     | 7.64 | —     | 7.94 | ns    |
| t <sub>CO</sub>                    | Register                                      | MachXO2-2000HC-HE                  | _     | 7.46 | —     | 7.66 | —     | 7.96 | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  |       | 7.51 | —     | 7.71 |       | 8.01 | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 7.54 | —     | 7.75 | —     | 8.06 | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | -0.06 | _    | -0.06 |      | -0.06 |      | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | -0.06 | _    | -0.06 | _    | -0.06 | _    | ns    |
|                                    | Clock to Data Setup – PIO                     | MachXO2-1200HC-HE                  | -0.17 | _    | -0.17 |      | -0.17 |      | ns    |
| t <sub>SU</sub>                    | Input Register                                | MachXO2-2000HC-HE                  | -0.20 | _    | -0.20 |      | -0.20 |      | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | -0.23 | _    | -0.23 | _    | -0.23 | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | -0.23 | —    | -0.23 | _    | -0.23 | —    | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | 1.75  | _    | 1.95  | _    | 2.16  | —    | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | 1.75  | —    | 1.95  | —    | 2.16  | _    | ns    |
|                                    | Clock to Data Hold – PIO Input                | MachXO2-1200HC-HE                  | 1.88  | _    | 2.12  |      | 2.36  | _    | ns    |
| t <sub>H</sub>                     | Register                                      | MachXO2-2000HC-HE                  | 1.89  | _    | 2.13  | _    | 2.37  | _    | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | 1.94  | —    | 2.18  | _    | 2.43  | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | 1.98  | _    | 2.23  | —    | 2.49  | —    | ns    |

**Over Recommended Operating Conditions** 



|                      |                                             |                     |       | 3     |       | 2     |       | 1     |       |
|----------------------|---------------------------------------------|---------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter            | Description                                 | Device              | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
|                      |                                             | MachXO2-256ZE       | 2.62  | —     | 2.91  | —     | 3.14  | —     | ns    |
|                      |                                             | MachXO2-640ZE       | 2.56  | —     | 2.85  | —     | 3.08  | —     | ns    |
| +                    | Clock to Data Setup – PIO                   | MachXO2-1200ZE      | 2.30  |       | 2.57  |       | 2.79  |       | ns    |
| t <sub>SU_DEL</sub>  | Input Register with Data Input Delay        | MachXO2-2000ZE      | 2.25  | —     | 2.50  | —     | 2.70  | —     | ns    |
|                      |                                             | MachXO2-4000ZE      | 2.39  | —     | 2.60  | —     | 2.76  | —     | ns    |
|                      |                                             | MachXO2-7000ZE      | 2.17  | —     | 2.33  | —     | 2.43  | —     | ns    |
|                      |                                             | MachXO2-256ZE       | -0.44 | —     | -0.44 | —     | -0.44 | —     | ns    |
|                      |                                             | MachXO2-640ZE       | -0.43 | —     | -0.43 | —     | -0.43 | —     | ns    |
|                      | Clock to Data Hold – PIO Input              | MachXO2-1200ZE      | -0.28 | —     | -0.28 | —     | -0.28 | —     | ns    |
| t <sub>H_DEL</sub>   | Register with Input Data Delay              | MachXO2-2000ZE      | -0.31 | —     | -0.31 |       | -0.31 |       | ns    |
|                      |                                             | MachXO2-4000ZE      | -0.34 | _     | -0.34 |       | -0.34 |       | ns    |
|                      |                                             | MachXO2-7000ZE      | -0.21 | _     | -0.21 |       | -0.21 |       | ns    |
| f <sub>MAX_IO</sub>  | Clock Frequency of I/O and<br>PFU Register  | All MachXO2 devices |       | 150   | _     | 125   | _     | 104   | MHz   |
| General I/O          | Pin Parameters (Using Edge Cl               | ock without PLL)    |       |       | 1     | 1     | 1     | 1     | 1     |
|                      |                                             | MachXO2-1200ZE      | _     | 11.10 |       | 11.51 |       | 11.91 | ns    |
|                      | Clock to Output – PIO Output                | MachXO2-2000ZE      | _     | 11.10 | —     | 11.51 | —     | 11.91 | ns    |
| t <sub>COE</sub>     | Register                                    | MachXO2-4000ZE      | _     | 10.89 | _     | 11.28 | _     | 11.67 | ns    |
|                      |                                             | MachXO2-7000ZE      |       | 11.10 |       | 11.51 |       | 11.91 | ns    |
|                      |                                             | MachXO2-1200ZE      | -0.23 |       | -0.23 |       | -0.23 |       | ns    |
|                      | Clock to Data Setup – PIO                   | MachXO2-2000ZE      | -0.23 |       | -0.23 |       | -0.23 |       | ns    |
| t <sub>SUE</sub>     | Input Register                              | MachXO2-4000ZE      | -0.15 |       | -0.15 |       | -0.15 |       | ns    |
|                      |                                             | MachXO2-7000ZE      | -0.23 |       | -0.23 |       | -0.23 |       | ns    |
|                      |                                             | MachXO2-1200ZE      | 3.81  |       | 4.11  |       | 4.52  |       | ns    |
|                      | Clock to Data Hold – PIO Input              | MachXO2-2000ZE      | 3.81  |       | 4.11  |       | 4.52  |       | ns    |
| t <sub>HE</sub>      | Register                                    | MachXO2-4000ZE      | 3.60  |       | 3.89  |       | 4.28  |       | ns    |
|                      |                                             | MachXO2-7000ZE      | 3.81  |       | 4.11  |       | 4.52  |       | ns    |
|                      |                                             | MachXO2-1200ZE      | 2.78  |       | 3.11  |       | 3.40  |       | ns    |
|                      | Clock to Data Setup – PIO                   | MachXO2-2000ZE      | 2.78  |       | 3.11  |       | 3.40  |       | ns    |
| t <sub>SU_DELE</sub> | Input Register with Data Input              | MachXO2-4000ZE      | 3.11  |       | 3.48  |       | 3.79  |       | ns    |
|                      | Delay                                       | MachXO2-7000ZE      | 2.94  |       | 3.30  |       | 3.60  |       | ns    |
|                      |                                             | MachXO2-1200ZE      | -0.29 |       | -0.29 |       | -0.29 |       | ns    |
|                      | Clock to Data Hold – PIO Input              | MachXO2-2000ZE      | -0.29 |       | -0.29 |       | -0.29 |       | ns    |
| t <sub>H_DELE</sub>  | Register with Input Data Delay              | MachXO2-4000ZE      | -0.46 | _     | -0.46 |       | -0.46 |       | ns    |
|                      |                                             | MachXO2-7000ZE      | -0.37 |       | -0.37 |       | -0.37 |       | ns    |
| General I/O          | Pin Parameters (Using Primary               |                     | 0.07  |       | 0.07  |       | 0.07  |       |       |
| Generalizer          |                                             | MachXO2-1200ZE      | _     | 7.95  | _     | 8.07  | _     | 8.19  | ns    |
|                      |                                             | MachXO2-2000ZE      |       | 7.97  | _     | 8.10  | _     | 8.22  | ns    |
| t <sub>COPLL</sub>   |                                             | MachXO2-4000ZE      |       | 7.98  |       | 8.10  |       | 8.23  | ns    |
|                      | Ĭ                                           | MachXO2-4000ZE      |       | 8.02  | _     | 8.14  |       | 8.26  | ns    |
|                      |                                             | MachXO2-1200ZE      | 0.85  | 0.02  | 0.85  | 0.14  | 0.89  | 0.20  | ns    |
|                      |                                             | MachXO2-1200ZE      | 0.85  |       | 0.85  |       | 0.89  |       |       |
| t <sub>SUPLL</sub>   | Clock to Data Setup – PIO<br>Input Register | MachXO2-2000ZE      | 0.84  |       | 0.84  |       | 0.85  |       | ns    |
|                      |                                             |                     |       |       |       |       |       | _     | ns    |
|                      |                                             | MachXO2-7000ZE      | 0.83  |       | 0.83  |       | 0.81  |       | ns    |



|                        |                                      |                                                        | -        | -3        | -         | -2      | - 1     | 1       |                        |
|------------------------|--------------------------------------|--------------------------------------------------------|----------|-----------|-----------|---------|---------|---------|------------------------|
| Parameter              | Description                          | Device                                                 | Min.     | Max.      | Min.      | Max.    | Min.    | Max.    | Units                  |
|                        |                                      | MachXO2-1200ZE                                         | 0.66     |           | 0.68      |         | 0.80    |         | ns                     |
|                        | Clock to Data Hold – PIO Input       | MachXO2-2000ZE                                         | 0.68     | —         | 0.70      | —       | 0.83    | —       | ns                     |
| t <sub>HPLL</sub>      | Register                             | MachXO2-4000ZE                                         | 0.68     | —         | 0.71      | —       | 0.84    | —       | ns                     |
|                        |                                      | MachXO2-7000ZE                                         | 0.73     | —         | 0.74      | —       | 0.87    | —       | ns                     |
| -                      |                                      | MachXO2-1200ZE                                         | 5.14     | —         | 5.69      | —       | 6.20    | —       | ns                     |
|                        | Clock to Data Setup – PIO            | MachXO2-2000ZE                                         | 5.11     | —         | 5.67      | —       | 6.17    | —       | ns                     |
| <sup>t</sup> SU_DELPLL | Input Register with Data Input Delay | MachXO2-4000ZE                                         | 5.27     | —         | 5.84      |         | 6.35    | —       | ns                     |
|                        |                                      | MachXO2-7000ZE                                         | 5.15     | —         | 5.71      | —       | 6.23    | —       | ns                     |
| -                      |                                      | MachXO2-1200ZE                                         | -1.36    | —         | -1.36     | —       | -1.36   | —       | ns                     |
|                        | Clock to Data Hold – PIO Input       | MachXO2-2000ZE                                         | -1.35    |           | -1.35     |         | -1.35   |         | ns                     |
| <sup>t</sup> H_DELPLL  |                                      | MachXO2-4000ZE                                         | -1.43    |           | -1.43     |         | -1.43   |         | ns                     |
|                        |                                      | MachXO2-7000ZE                                         | -1.41    |           | -1.41     |         | -1.41   |         | ns                     |
| Generic DDR            | X1 Inputs with Clock and Data A      | ligned at Pin Using P                                  | CLK Pin  | for Cloc  | k Input - | - GDDR) | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK           |                                                        | —        | 0.382     |           | 0.401   | —       | 0.417   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK            | All MachXO2<br>devices, all sides                      | 0.670    | —         | 0.684     |         | 0.693   | —       | UI                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed               |                                                        | _        | 140       |           | 116     | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                 |                                                        | _        | 70        |           | 58      | —       | 49      | MHz                    |
|                        | X1 Inputs with Clock and Data Ce     | entered at Pin Using PO                                | LK Pin f | for Clock | Input –   | GDDRX   | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK          |                                                        | 1.319    |           | 1.412     |         | 1.462   |         | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK            | All MachXO2                                            | 0.717    | _         | 1.010     |         | 1.340   |         | ns                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed               | devices, all sides                                     | _        | 140       |           | 116     | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                 |                                                        | _        | 70        |           | 58      | —       | 49      | MHz                    |
|                        | X2 Inputs with Clock and Data A      | ligned at Pin Using P                                  | LK Pin   | for Cloc  | k Input - | GDDR    | 2_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK           |                                                        | _        | 0.361     |           | 0.346   | —       | 0.334   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK            | MachXO2-640U,                                          | 0.602    |           | 0.625     |         | 0.648   |         | UI                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices,                  | _        | 280       | _         | 234     | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                         | _        | 140       |           | 117     | —       | 97      | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                        | _        | 70        |           | 59      | —       | 49      | MHz                    |
|                        | X2 Inputs with Clock and Data Ce     | entered at Pin Using P                                 | LK Pin f | for Clock | Input –   | GDDRX   | 2_RX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK          |                                                        | 0.472    |           | 0.672     |         | 0.865   |         | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK            | MachXO2-640U,                                          | 0.363    | _         | 0.501     |         | 0.743   |         | ns                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed     | MachXO2-0400,<br>MachXO2-1200/U<br>and larger devices, |          | 280       | _         | 234     | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                         |          | 140       |           | 117     | _       | 97      | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                        |          | 70        |           | 59      | _       | 49      | MHz                    |
|                        | 4 Inputs with Clock and Data A       | ligned at Pin Using PC                                 | LK Pin   | for Cloc  | k Input - | GDDRX   | 4_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After ECLK          |                                                        | _        | 0.307     |           | 0.316   | _       | 0.326   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After ECLK           | MachXO2-640U,                                          | 0.662    |           | 0.650     |         | 0.649   |         | UI                     |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices,                  | —        | 420       | _         | 352     | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                 | bottom side only <sup>11</sup>                         | _        | 210       |           | 176     | _       | 146     | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                        | <u> </u> | 53        |           | 44      | —       | 37      | MHz                    |
| JULIN                  |                                      | I                                                      | 1        |           |           |         | I       |         |                        |





|                                                            |          | M         | achXO2-120 | 00       |                     | MachXO2-1200U |
|------------------------------------------------------------|----------|-----------|------------|----------|---------------------|---------------|
|                                                            | 100 TQFP | 132 csBGA | 144 TQFP   | 25 WLCSP | 32 QFN <sup>1</sup> | 256 ftBGA     |
| General Purpose I/O per Bank                               | •        | •         |            |          |                     |               |
| Bank 0                                                     | 18       | 25        | 27         | 11       | 9                   | 50            |
| Bank 1                                                     | 21       | 26        | 26         | 0        | 2                   | 52            |
| Bank 2                                                     | 20       | 28        | 28         | 7        | 9                   | 52            |
| Bank 3                                                     | 20       | 25        | 26         | 0        | 2                   | 16            |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 16            |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 20            |
| Total General Purpose Single Ended I/O                     | 79       | 104       | 107        | 18       | 22                  | 206           |
| Differential I/O per Bank                                  |          |           |            |          |                     |               |
| Bank 0                                                     | 9        | 13        | 14         | 5        | 4                   | 25            |
| Bank 1                                                     | 10       | 13        | 13         | 0        | 1                   | 26            |
| Bank 2                                                     | 10       | 14        | 14         | 2        | 4                   | 26            |
| Bank 3                                                     | 10       | 12        | 13         | 0        | 1                   | 8             |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 8             |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 10            |
| Total General Purpose Differential I/O                     | 39       | 52        | 54         | 7        | 10                  | 103           |
| Dual Function I/O                                          | 31       | 33        | 33         | 18       | 22                  | 33            |
| High-speed Differential I/O                                |          |           |            |          |                     |               |
| Bank 0                                                     | 4        | 7         | 7          | 0        | 0                   | 14            |
| Gearboxes                                                  |          |           |            |          |                     |               |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0)  | 4        | 7         | 7          | 0        | 0                   | 14            |
| Number of 7:1 or 8:1 Input Gearbox Avail-<br>able (Bank 2) | 5        | 7         | 7          | 0        | 2                   | 14            |
| DQS Groups                                                 |          |           |            |          |                     |               |
| Bank 1                                                     | 1        | 2         | 2          | 0        | 0                   | 2             |
| VCCIO Pins                                                 |          |           |            |          |                     |               |
| Bank 0                                                     | 2        | 3         | 3          | 1        | 2                   | 4             |
| Bank 1                                                     | 2        | 3         | 3          | 0        | 1                   | 4             |
| Bank 2                                                     | 2        | 3         | 3          | 1        | 2                   | 4             |
| Bank 3                                                     | 3        | 3         | 3          | 0        | 1                   | 1             |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 2             |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 1             |
| VCC                                                        | 2        | 4         | 4          | 2        | 2                   | 8             |
| GND                                                        | 8        | 10        | 12         | 2        | 2                   | 24            |
| NC                                                         | 1        | 1         | 8          | 0        | 0                   | 1             |
| Reserved for Configuration                                 | 1        | 1         | 1          | 1        | 1                   | 1             |
| Total Count of Bonded Pins                                 | 100      | 132       | 144        | 25       | 32                  | 256           |
| 1. Lattice recommends soldering the centra                 |          |           |            |          |                     |               |

1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.





\_

|                                                           |          |           | MachX     | 02-7000   |           |           |
|-----------------------------------------------------------|----------|-----------|-----------|-----------|-----------|-----------|
|                                                           | 144 TQFP | 256 caBGA | 256 ftBGA | 332 caBGA | 400 caBGA | 484 fpBGA |
| General Purpose I/O per Bank                              |          | 1         | 1         |           |           | 1         |
| Bank 0                                                    | 27       | 50        | 50        | 68        | 83        | 82        |
| Bank 1                                                    | 29       | 52        | 52        | 70        | 84        | 84        |
| Bank 2                                                    | 29       | 52        | 52        | 70        | 84        | 84        |
| Bank 3                                                    | 9        | 16        | 16        | 24        | 28        | 28        |
| Bank 4                                                    | 10       | 16        | 16        | 16        | 24        | 24        |
| Bank 5                                                    | 10       | 20        | 20        | 30        | 32        | 32        |
| Total General Purpose Single Ended I/O                    | 114      | 206       | 206       | 278       | 335       | 334       |
| Differential I/O per Bank                                 |          |           |           |           |           |           |
| Bank 0                                                    | 14       | 25        | 25        | 34        | 42        | 41        |
| Bank 1                                                    | 14       | 26        | 26        | 35        | 42        | 42        |
| Bank 2                                                    | 14       | 26        | 26        | 35        | 42        | 42        |
| Bank 3                                                    | 4        | 8         | 8         | 12        | 14        | 14        |
| Bank 4                                                    | 5        | 8         | 8         | 8         | 12        | 12        |
| Bank 5                                                    | 5        | 10        | 10        | 15        | 16        | 16        |
| Total General Purpose Differential I/O                    | 56       | 103       | 103       | 139       | 168       | 167       |
| Dual Function I/O                                         | 37       | 37        | 37        | 37        | 37        | 37        |
| High-speed Differential I/O                               |          | -         | -         | -         | -         | -         |
| Bank 0                                                    | 9        | 20        | 20        | 21        | 21        | 21        |
| Gearboxes                                                 |          |           |           |           |           |           |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 9        | 20        | 20        | 21        | 21        | 21        |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 14       | 20        | 20        | 21        | 21        | 21        |
| DQS Groups                                                |          |           |           |           | •         | •         |
| Bank 1                                                    | 2        | 2         | 2         | 2         | 2         | 2         |
| VCCIO Pins                                                |          |           |           |           |           |           |
| Bank 0                                                    | 3        | 4         | 4         | 4         | 5         | 10        |
| Bank 1                                                    | 3        | 4         | 4         | 4         | 5         | 10        |
| Bank 2                                                    | 3        | 4         | 4         | 4         | 5         | 10        |
| Bank 3                                                    | 1        | 1         | 1         | 2         | 2         | 3         |
| Bank 4                                                    | 1        | 2         | 2         | 1         | 2         | 4         |
| Bank 5                                                    | 1        | 1         | 1         | 2         | 2         | 3         |
| 200                                                       |          |           |           |           |           | 4.0       |
| VCC                                                       | 4        | 8         | 8         | 8         | 10        | 12        |
| GND                                                       | 12       | 24        | 24        | 27        | 33        | 48        |
| NC                                                        | 1        | 1         | 1         | 1         | 0         | 49        |
| Reserved for Configuration                                | 1        | 1         | 1         | 1         | 1         | 1         |
| Total Count of Bonded Pins                                | 144      | 256       | 256       | 332       | 400       | 484       |



## **Ordering Information**

MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below:



Notes:

- 1. Markings are abbreviated for small packages.
- 2. See PCN 05A-12 for information regarding a change to the top-side mark logo.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HC-4TG144C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-5TG144C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-6TG144C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-4BG256C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-5BG256C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-6BG256C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-4FTG256C | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-5FTG256C | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-6FTG256C | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-4BG332C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-5BG332C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-6BG332C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-4FG400C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-5FG400C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-6FG400C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-4FG484C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HC-5FG484C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HC-6FG484C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100CR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-5TG100CR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-6TG100CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-4MG132CR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-5MG132CR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-6MG132CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-4TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-5TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-6TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200HC-speed package CR1" are the same as the "LCMXO2-1200HC-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4SG32I  | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200HC-5SG32I  | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200HC-6SG32I  | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200HC-4TG100I | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-5TG100I | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-6TG100I | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-4MG132I | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-5MG132I | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-6MG132I | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-4TG144I | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-5TG144I | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-6TG144I | 1280 | 2.5 V/ 3.3 V   | -6    | Halogen-Free TQFP  | 144   | IND   |

| Part Number             | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200UHC-4FTG256I | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-1200UHC-5FTG256I | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-1200UHC-6FTG256I | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HC-4TG100I  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HC-5TG100I  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HC-6TG100I  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HC-4MG132I  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HC-5MG132I  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HC-6MG132I  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HC-4TG144I  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HC-5TG144I  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HC-6TG144I  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HC-4BG256I  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HC-5BG256I  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HC-6BG256I  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HC-4FTG256I | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000HC-5FTG256I | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000HC-6FTG256I | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHC-4FG484I | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-2000UHC-5FG484I | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-2000UHC-6FG484I | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | IND   |



| Date       | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                          |
|------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2016   | 3.2     | All                                 | Moved designation for 84 QFN package information from 'Advanced' to 'Final'.                                                                                                                                                                                                            |
|            |         | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 'Advanced' 48 QFN package.<br>— Revised footnote 6.<br>— Added footnote 9.                                                                                                               |
|            |         | DC and Switching<br>Characteristics | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Added footnote 12.                                                                                                                                                                                      |
|            |         |                                     | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Added footnote 12.                                                                                                                                                                                         |
|            |         | Pinout Information                  | Updated the Signal Descriptions section. Added information on GND signal.                                                                                                                                                                                                               |
|            |         |                                     | Updated the Pinout Information Summary section.<br>— Added 'Advanced' MachXO2-256 48 QFN values.<br>— Added 'Advanced' MachXO2-640 48 QFN values.<br>— Added footnote to GND.<br>— Added footnotes 2 and 3.                                                                             |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' SG48 package and revised footnote.                                                                                                                                                                             |
|            |         |                                     | Updated the Ordering Information section.<br>— Added part numbers for 'Advanced' QFN 48 package.                                                                                                                                                                                        |
| March 2016 | 3.1     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 32 QFN value for XO2-1200.<br>— Added 84 QFN (7 mm x 7 mm, 0.5 mm) package.<br>— Modified package name to 100-pin TQFP.<br>— Modified package name to 144-pin TQFP.<br>— Added footnote. |
|            |         | Architecture                        | Updated the Typical I/O Behavior During Power-up section. Removed reference to TN1202.                                                                                                                                                                                                  |
|            |         | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications section. Revised t <sub>DPPDONE</sub> and t <sub>DPPINIT</sub> Max. values per PCN 03A-16, released March 2016.                                                                                                                        |
|            |         | Pinout Information                  | Updated the Pinout Information Summary section.<br>— Added MachXO2-1200 32 QFN values.<br>— Added 'Advanced' MachXO2-4000 84 QFN values.                                                                                                                                                |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' QN84 package and footnote.                                                                                                                                                                                     |
|            |         |                                     | Updated the Ordering Information section.<br>— Added part numbers for 1280 LUTs QFN 32 package.<br>— Added part numbers for 4320 LUTs QFN 84 package.                                                                                                                                   |
| March 2015 | 3.0     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Changed 64-ball ucBGA dimension.                                                                                                                                                               |
|            |         | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                                                                                                                                       |