Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 80 | | Number of Logic Elements/Cells | 640 | | Total RAM Bits | 18432 | | Number of I/O | 78 | | Number of Gates | - | | Voltage - Supply | 2.375V ~ 3.465V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-640hc-5tg100i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # MachXO2 Family Data Sheet Introduction May 2016 Data Sheet DS1035 ## **Features** #### ■ Flexible Logic Architecture Six devices with 256 to 6864 LUT4s and 18 to 334 I/Os #### ■ Ultra Low Power Devices - · Advanced 65 nm low power process - $\bullet$ As low as 22 $\mu W$ standby power - Programmable low swing differential I/Os - Stand-by mode and other power saving options ### **■** Embedded and Distributed Memory - Up to 240 kbits sysMEM™ Embedded Block RAM - Up to 54 kbits Distributed RAM - Dedicated FIFO control logic ## ■ On-Chip User Flash Memory - Up to 256 kbits of User Flash Memory - 100,000 write cycles - Accessible through WISHBONE, SPI, I<sup>2</sup>C and JTAG interfaces - Can be used as soft processor PROM or as Flash memory ## ■ Pre-Engineered Source Synchronous I/O - DDR registers in I/O cells - · Dedicated gearing logic - 7:1 Gearing for Display I/Os - Generic DDR, DDRX2, DDRX4 - Dedicated DDR/DDR2/LPDDR memory with DQS support ## ■ High Performance, Flexible I/O Buffer - Programmable syslO<sup>™</sup> buffer supports wide range of interfaces: - LVCMOS 3.3/2.5/1.8/1.5/1.2 - LVTTL - PCI - LVDS, Bus-LVDS, MLVDS, RSDS, LVPECL - SSTL 25/18 - HSTL 18 - Schmitt trigger inputs, up to 0.5 V hysteresis - I/Os support hot socketing - On-chip differential termination - · Programmable pull-up or pull-down mode #### Flexible On-Chip Clocking - · Eight primary clocks - Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only) - Up to two analog PLLs per device with fractional-n frequency synthesis - Wide input frequency range (7 MHz to 400 MHz) ### ■ Non-volatile, Infinitely Reconfigurable - Instant-on powers up in microseconds - Single-chip, secure solution - Programmable through JTAG, SPI or I<sup>2</sup>C - Supports background programming of non-volatile memory - Optional dual boot with external SPI memory ## ■ TransFR<sup>TM</sup> Reconfiguration • In-field logic update while system operates ### ■ Enhanced System Level Support - On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter - On-chip oscillator with 5.5% accuracy - Unique TraceID for system tracking - One Time Programmable (OTP) mode - Single power supply with extended operating range - IEEE Standard 1149.1 boundary scan - IEEE 1532 compliant in-system programming ### Broad Range of Package Options - TQFP, WLCSP, ucBGA, csBGA, caBGA, ftBGA, fpBGA, QFN package options - · Small footprint package options - As small as 2.5 mm x 2.5 mm - Density migration supported - · Advanced halogen-free packaging ## MachXO2 Family Data Sheet Architecture March 2016 Data Sheet DS1035 ## **Architecture Overview** The MachXO2 family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). The larger logic density devices in this family have sysCLOCK™ PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members. Figure 2-1. Top View of the MachXO2-1200 Device Note: MachXO2-256, and MachXO2-640/U are similar to MachXO2-1200. MachXO2-256 has a lower LUT count and no PLL or EBR blocks. MachXO2-640 has no PLL, a lower LUT count and two EBR blocks. MachXO2-640U has a lower LUT count, one PLL and seven EBR blocks. Figure 2-2. Top View of the MachXO2-4000 Device Note: MachXO2-1200U, MachXO2-2000/U and MachXO2-7000 are similar to MachXO2-4000. MachXO2-1200U and MachXO2-2000 have a lower LUT count, one PLL, and eight EBR blocks. MachXO2-2000U has a lower LUT count, two PLLs, and 10 EBR blocks. MachXO2-7000 has a higher LUT count, two PLLs, and 26 EBR blocks. © 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 2-5. Primary Clocks for MachXO2 Devices Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices. Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes. Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table. Figure 2-11. Group of Four Programmable I/O Cells #### Notes - 1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices. - 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices. These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-16 shows a block diagram of the input gearbox. Figure 2-16. Input Gearbox For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices. ## **User Flash Memory (UFM)** MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features: - · Non-volatile storage up to 256 kbits - · 100K write cycles - Write access is performed page-wise; each page has 128 bits (16 bytes) - · Auto-increment addressing - WISHBONE interface For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices. ## **Standby Mode and Power Saving Options** MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V $V_{CC}$ and 3.3 V $V_{CC}$ while the HE devices operate at 1.2 V $V_{CC}$ . MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption. In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions. ## Static Supply Current – ZE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------------------|---------------|-------|-------| | Icc | | LCMXO2-256ZE | 18 | μΑ | | | | LCMXO2-640ZE | 28 | μΑ | | | Core Power Supply | LCMXO2-1200ZE | 56 | μΑ | | | | LCMXO2-2000ZE | 80 | μΑ | | | | LCMXO2-4000ZE | 124 | μΑ | | | | LCMXO2-7000ZE | 189 | μΑ | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 1 | μΑ | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. ## Static Power Consumption Contribution of Different Components – ZE Devices The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool. | Symbol | Parameter | Тур. | Units | |--------------------|-----------------------------------------------|------|-------| | I <sub>DCBG</sub> | Bandgap DC power contribution | 101 | μΑ | | I <sub>DCPOR</sub> | POR DC power contribution | 38 | μΑ | | DCIOBANKCONTROLLER | DC power contribution per I/O bank controller | 143 | μΑ | ## Programming and Erase Flash Supply Current – ZE Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁵ | Units | |-------------------|--------------------------------|---------------|-------|-------| | | | LCMXO2-256ZE | 13 | mA | | | | LCMXO2-640ZE | 14 | mA | | Icc | Core Power Supply | LCMXO2-1200ZE | 15 | mA | | | | LCMXO2-2000ZE | 17 | mA | | | | LCMXO2-4000ZE | 18 | mA | | | | LCMXO2-7000ZE | 20 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. - 3. Typical user pattern. - 4. JTAG programming is at 25 MHz. - 5. TJ = 25 °C, power supplies at nominal voltage. - 6. Per bank. $V_{CCIO} = 2.5 \text{ V}$ . Does not include pull-up/pull-down. ## **LVDS Emulation** MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors. Figure 3-1. LVDS Using External Resistors (LVDS25E) Note: All resistors are ±1%. Table 3-1. LVDS25E DC Conditions ### **Over Recommended Operating Conditions** | Parameter | Description | Тур. | Units | |-------------------|-----------------------------|-------|-------| | Z <sub>OUT</sub> | Output impedance | 20 | Ohms | | R <sub>S</sub> | Driver series resistor | 158 | Ohms | | R <sub>P</sub> | Driver parallel resistor | 140 | Ohms | | R <sub>T</sub> | Receiver termination | 100 | Ohms | | V <sub>OH</sub> | Output high voltage | 1.43 | V | | V <sub>OL</sub> | Output low voltage | 1.07 | V | | $V_{OD}$ | Output differential voltage | 0.35 | V | | V <sub>CM</sub> | Output common mode voltage | 1.25 | V | | Z <sub>BACK</sub> | Back impedance | 100.5 | Ohms | | I <sub>DC</sub> | DC output current | 6.03 | mA | # Typical Building Block Function Performance – HC/HE Devices<sup>1</sup> Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | -6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | · | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ## **Register-to-Register Performance** | Function | -6 Timing | Units | |------------------------------------------------------------------------------|-----------|-------| | Basic Functions | | • | | 16:1 MUX | 412 | MHz | | 16-bit adder | 297 | MHz | | 16-bit counter | 324 | MHz | | 64-bit counter | 161 | MHz | | Embedded Memory Functions | | • | | 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183 | MHz | | Distributed Memory Functions | | | | 16x4 Pseudo-Dual Port RAM (one PFU) | 500 | MHz | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. ## Typical Building Block Function Performance – ZE Devices<sup>1</sup> ## Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | –3 Timing | Units | |-----------------|-----------|-------| | Basic Functions | | • | | 16-bit decoder | 13.9 | ns | | 4:1 MUX | 10.9 | ns | | 16:1 MUX | 12.0 | ns | ## **Register-to-Register Performance** | Function | –3 Timing | Units | |------------------------------------------------------------------------------|-----------|----------| | Basic Functions | | <u>.</u> | | 16:1 MUX | 191 | MHz | | 16-bit adder | 134 | MHz | | 16-bit counter | 148 | MHz | | 64-bit counter | 77 | MHz | | Embedded Memory Functions | | | | 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 90 | MHz | | Distributed Memory Functions | | | | 16x4 Pseudo-Dual Port RAM (one PFU) | 214 | MHz | The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. ## **Derating Logic Timing** Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage. | | | | _ | -6 -5 | | _ | -4 | | | |--------------------|-----------------------------------------------------------------|-------------------------------------|-----------|----------|-----------|--------|----------|---------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Generic DDI | R4 Inputs with Clock and Data | L<br>Aligned at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | (4_RX.Е | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.290 | _ | 0.320 | _ | 0.345 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | MachXO2-640U, | 0.739 | _ | 0.699 | _ | 0.703 | _ | UI | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only.11 | _ | 378 | _ | 315 | _ | 262 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | | 95 | _ | 79 | _ | 66 | MHz | | Generic DDF | R4 Inputs with Clock and Data C | entered at Pin Using PC | LK Pin fo | or Clock | Input – | GDDRX4 | 4_RX.EC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before ECLK | | 0.233 | | 0.219 | | 0.198 | _ | ns | | t <sub>HO</sub> | Input Data Hold After ECLK | MachXO2-640U, | 0.287 | _ | 0.287 | _ | 0.344 | _ | ns | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only.11 | | 378 | _ | 315 | _ | 262 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | | 95 | _ | 79 | _ | 66 | MHz | | | puts (GDDR71_RX.ECLK.7:1)9, | 12 | I | I | | I | I | I | | | t <sub>DVA</sub> | Input Data Valid After ECLK | | | 0.290 | _ | 0.320 | _ | 0.345 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.739 | | 0.699 | | 0.703 | | UI | | f <sub>DATA</sub> | DDR71 Serial Input Data<br>Speed | MachXO2-640U,<br>MachXO2-1200/U and | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | larger devices, bottom | _ | 378 | _ | 315 | _ | 262 | MHz | | f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | side only. <sup>11</sup> | _ | 108 | _ | 90 | _ | 75 | MHz | | Generic DDF | R Outputs with Clock and Data | Aligned at Pin Using PC | LK Pin f | or Clock | (Input – | GDDR | (1_TX.S | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.520 | _ | 0.550 | _ | 0.580 | ns | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | All MachXO2 devices, all sides. | _ | 0.520 | _ | 0.550 | _ | 0.580 | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK frequency | • | _ | 150 | _ | 125 | _ | 104 | MHz | | | R Outputs with Clock and Data C | entered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_TX.SC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 1.210 | _ | 1.510 | _ | 1.870 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK<br>Output | All MachXO2 devices, | 1.210 | _ | 1.510 | _ | 1.870 | _ | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | all sides. | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX2 Outputs with Clock and Data | a Aligned at Pin Using P | CLK Pin | for Cloc | k Input - | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.200 | _ | 0.215 | | 0.230 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | MachXO2-640U,<br>MachXO2-1200/U and | _ | 0.200 | _ | 0.215 | _ | 0.230 | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data<br>Speed | larger devices, top side only. | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK frequency | 1 | _ | 332 | _ | 277 | _ | 231 | MHz | | 2211/4 | SCLK Frequency | 4 | | 166 | | 139 | <b>.</b> | 116 | MHz | # MachXO2 Family Data Sheet Pinout Information March 2017 Data Sheet DS1035 ## **Signal Descriptions** | Signal Name | I/O | Descriptions | |------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General Purpose | | , | | | | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top). | | | | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number. | | | | [A/B/C/D] indicates the PIO within the group to which the pad is connected. | | P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic. | | | | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. | | NC | _ | No connect. | | GND | _ | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together. For QFN 48 package, the exposed die pad is the device ground. | | VCC | _ | $V_{CC}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply. | | VCCIOx | _ | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply. | | PLL and Clock Function | ons (Us | ed as user-programmable I/O pins when not used for PLL or clock pins) | | [LOC]_GPLL[T, C]_IN | _ | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement. | | [LOC]_GPLL[T, C]_FB | _ | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement. | | PCLK [n]_[2:0] | _ | Primary Clock pads. One to three clock pads per side. | | Test and Programming | <b>)</b> (Dual 1 | function pins used for test access port and during sysCONFIG™) | | TMS | | Test Mode Select input pin, used to control the 1149.1 state machine. | | TCK | | Test Clock input pin, used to clock the 1149.1 state machine. | | TDI | ı | Test Data input pin, used to load data into the device using an 1149.1 state machine. | | TDO | 0 | Output pin – Test Data output pin used to shift data out of the device using 1149.1. | | | | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then: | | JTAGENB | I | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O. | | | | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins. | | | | For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. | | Configuration (Dual fu | nction p | ins used during sysCONFIG) | | PROGRAMN | I | Initiates configuration sequence when asserted low. During configuration, or when reserved as PROGRAMN in user mode, this pin always has an active pull-up. | ## High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-256HC-4SG32C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-5SG32C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-6SG32C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-4SG48C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-5SG48C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-6SG48C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-4UMG64C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-5UMG64C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-6UMG64C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-4TG100C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-5TG100C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-6TG100C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-4MG132C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-256HC-5MG132C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-256HC-6MG132C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-640HC-4SG48C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-5SG48C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-6SG48C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-4TG100C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-5TG100C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-6TG100C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-4MG132C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-640HC-5MG132C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-640HC-6MG132C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|------------|-------------------|-------|-------| | LCMXO2-640UHC-4TG144C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-640UHC-5TG144C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-640UHC-6TG144C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | ## High-Performance Industrial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-256HC-4SG32I | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | IND | | LCMXO2-256HC-5SG32I | 256 | 2.5 V / 3.3 V | -5 | Halogen-Free QFN | 32 | IND | | LCMXO2-256HC-6SG32I | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | IND | | LCMXO2-256HC-4SG48I | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 48 | IND | | LCMXO2-256HC-5SG48I | 256 | 2.5 V / 3.3 V | -5 | Halogen-Free QFN | 48 | IND | | LCMXO2-256HC-6SG48I | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 48 | IND | | LCMXO2-256HC-4UMG64I | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256HC-5UMG64I | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256HC-6UMG64I | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256HC-4TG100I | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256HC-5TG100I | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256HC-6TG100I | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256HC-4MG132I | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-256HC-5MG132I | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-256HC-6MG132I | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-640HC-4SG48I | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 48 | IND | | LCMXO2-640HC-5SG48I | 640 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free QFN | 48 | IND | | LCMXO2-640HC-6SG48I | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 48 | IND | | LCMXO2-640HC-4TG100I | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640HC-5TG100I | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640HC-6TG100I | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640HC-4MG132I | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-640HC-5MG132I | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-640HC-6MG132I | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|------------|-------------------|-------|-------| | LCMXO2-640UHC-4TG144I | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-640UHC-5TG144I | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-640UHC-6TG144I | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-4000HC-4QN84I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000HC-5QN84I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000HC-6QN84I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000HC-4TG144I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HC-5TG144I | 4320 | 2.5 V / 3.3 V | -5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HC-6TG144I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HC-4MG132I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HC-5MG132I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HC-6MG132I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HC-4BG256I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HC-5BG256I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HC-6BG256I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HC-4FTG256I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HC-5FTG256I | 4320 | 2.5 V / 3.3 V | -5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HC-6FTG256I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HC-4BG332I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HC-5BG332I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HC-6BG332I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HC-4FG484I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000HC-5FG484I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000HC-6FG484I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-7000HC-4TG144I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HC-5TG144I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HC-6TG144I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HC-4BG256I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HC-5BG256I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HC-6BG256I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HC-4FTG256I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HC-5FTG256I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HC-6FTG256I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HC-4BG332I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HC-5BG332I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HC-6BG332I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HC-4FG400I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 400 | IND | | LCMXO2-7000HC-5FG400I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 400 | IND | | LCMXO2-7000HC-6FG400I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 400 | IND | | LCMXO2-7000HC-4FG484I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000HC-5FG484I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000HC-6FG484I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | IND | ## MachXO2 Family Data Sheet Supplemental Information April 2012 Data Sheet DS1035 ## For Further Information A variety of technical notes for the MachXO2 family are available on the Lattice web site. - TN1198, Power Estimation and Management for MachXO2 Devices - TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide - TN1201, Memory Usage Guide for MachXO2 Devices - TN1202, MachXO2 sysIO Usage Guide - TN1203, Implementing High-Speed Interfaces with MachXO2 Devices - TN1204, MachXO2 Programming and Configuration Usage Guide - TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices - TN1206, MachXO2 SRAM CRC Error Detection Usage Guide - TN1207, Using TraceID in MachXO2 Devices - TN1074, PCB Layout Recommendations for BGA Packages - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology - AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices - AN8066, Boundary Scan Testability with Lattice sysIO Capability - MachXO2 Device Pinout Files - Thermal Management document - · Lattice design tools For further information on interface standards, refer to the following web sites: - JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): www.jedec.org - PCI: www.pcisig.com # MachXO2 Family Data Sheet Revision History March 2017 Data Sheet DS1035 | Date | Version | Section | Change Summary | |------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | March 2017 | 3.3 | DC and Switching<br>Characteristics | Updated the Absolute Maximum Ratings section. Added standards. | | | | | Updated the sysIO Recommended Operating Conditions section. Added standards. | | | | | Updated the sysIO Single-Ended DC Electrical Characteristics section. Added standards. | | | | | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the D <sub>VB</sub> and the D <sub>VA</sub> parameters were changed to D <sub>IB</sub> and D <sub>IA</sub> . The parameter descriptions were also modified. | | | | | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the D <sub>VB</sub> and the D <sub>VA</sub> parameters were changed to D <sub>IB</sub> and D <sub>IA</sub> . The parameter descriptions were also modified. | | | | | Updated the sysCONFIG Port Timing Specifications section. Corrected the t <sub>INITL</sub> units from ns to μs. | | | | Pinout Information | Updated the Signal Descriptions section. Revised the descriptions of the PROGRAMN, INITN, and DONE signals. | | | | | Updated the Pinout Information Summary section. Added footnote to MachXO2-1200 32 QFN. | | | | Ordering Information | Updated the MachXO2 Part Number Description section. Corrected the MG184, BG256, FTG256 package information. Added "(0.8 mm Pitch)" to BG332. | | | | | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section. — Updated LCMXO2-1200ZE-1UWG25ITR50 footnote. — Corrected footnote numbering typo. — Added the LCMXO2-2000ZE-1UWG49ITR50 and LCMXO2-2000ZE-1UWG49ITR1K part numbers. Updated/added footnote/s. | | Date | Version | Section | Change Summary | | | | | | | | | |----------------|--------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|----------|------|------|--------|--------------|--------------------------------------------------------------------------------------------| | May 2014 | 2.5 | Architecture | Updated TransFR (Transparent Field Reconfiguration) section. Updated TransFR description for PLL use during background Flash programming. | | | | | | | | | | February 2014 | 02.4 | Introduction | Included the 49 WLCSP package in the MachXO2 Family Selection Guide table. | | | | | | | | | | | | Architecture | Added information to Standby Mode and Power Saving Options section. | | | | | | | | | | | | Pinout Information | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table. | | | | | | | | | | | | Ordering Information | Added UW49 package in MachXO2 Part Number Description. | | | | | | | | | | | | | Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section. | | | | | | | | | | | | | Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section. | | | | | | | | | | December 2013 | December 2013 02.3 | 02.3 | 02.3 | 02.3 | 02.3 | 013 02.3 | 02.3 | 02.3 | 3 02.3 | Architecture | Updated information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section. | | | | DC and Switching<br>Characteristics | Updated Static Supply Current – ZE Devices table. | | | | | | | | | | | | | Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated $V_{\rm IL}$ Max. (V) data for LVCMOS 25 and LVCMOS 28. | | | | | | | | | | | | | Updated $V_{\text{OS}}$ test condition in sysIO Differential Electrical Characteristics - LVDS table. | | | | | | | | | | September 2013 | 02.2 | 02.2 | Architecture | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13. | | | | | | | | | | | | Removed information on PDPR memory in RAM Mode section. | | | | | | | | | | | | | Updated Supported Input Standards table. | | | | | | | | | | | | DC and Switching<br>Characteristics | Updated Power-On-Reset Voltage Levels table. | | | | | | | | | | June 2013 | 02.1 | Architecture | Architecture Overview – Added information on the state of the register on power up and after configuration. | | | | | | | | | | | | | sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table. | | | | | | | | | | | | DC and Switching<br>Characteristics | Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables. | | | | | | | | | | | | | Power-On-Reset Voltage Levels table – Added symbols. | | | | | | | | | | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 2011 | 01.3 | Multiple | Replaced "SED" with "SRAM CRC Error Detection" throughout the document. | | | | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table. | | | | Pinout Information | Updated Pin Information Summary tables. | | | | | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table. | | April 2011 | 01.2 | _ | Data sheet status changed from Advance to Preliminary. | | | | Introduction | Updated MachXO2 Family Selection Guide table. | | | | Architecture | Updated Supported Input Standards table. | | | | | Updated sysMEM Memory Primitives diagram. | | | | | Added differential SSTL and HSTL IO standards. | | | | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. | | | | | Added VREF specifications to sysIO recommended operating conditions. | | | | | Updating timing information based on characterization. | | | | | Added differential SSTL and HSTL IO standards. | | | | Ordering Information | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages. | | | | | Added R1 device specifications. | | January 2011 | 01.1 | All | Included ultra-high I/O devices. | | | | DC and Switching<br>Characteristics | Recommended Operating Conditions table – Added footnote 3. | | | | | DC Electrical Characteristics table – Updated data for $\rm I_{IL}, I_{IH}. V_{HYST}$ typical values updated. | | | | | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for T <sub>DIA</sub> and T <sub>DIB</sub> . | | | | | Generic DDRX4 Outputs with Clock and Data Aligned at Pin (GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for T <sub>DIA</sub> and T <sub>DIB</sub> . | | | | | Power-On-Reset Voltage Levels table - clarified note 3. | | | | | Clarified VCCIO related recommended operating conditions specifications. | | | | | Added power supply ramp rate requirements. | | | | | Added Power Supply Ramp Rates table. | | | | | Updated Programming/Erase Specifications table. | | | | | Removed references to V <sub>CCP</sub> . | | | | Pinout Information | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables. | | | | | Removed references to V <sub>CCP</sub> . | | November 2010 | 01.0 | _ | Initial release. |