# E · ) ( Fartice Semiconductor Corporation - <u>LCMXO2-640UHC-5TG144C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 80                                                                               |
| Number of Logic Elements/Cells | 640                                                                              |
| Total RAM Bits                 | 65536                                                                            |
| Number of I/O                  | 107                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 144-LQFP                                                                         |
| Supplier Device Package        | 144-TQFP (20x20)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-640uhc-5tg144c |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO2 Family Data Sheet Introduction

May 2016

#### **Features**

- Flexible Logic Architecture
  - Six devices with 256 to 6864 LUT4s and 18 to 334 I/Os
- Ultra Low Power Devices
  - Advanced 65 nm low power process
  - As low as 22  $\mu$ W standby power
  - Programmable low swing differential I/Os
  - · Stand-by mode and other power saving options

#### Embedded and Distributed Memory

- Up to 240 kbits sysMEM™ Embedded Block RAM
- Up to 54 kbits Distributed RAM
- Dedicated FIFO control logic
- On-Chip User Flash Memory
  - Up to 256 kbits of User Flash Memory
  - 100,000 write cycles
  - Accessible through WISHBONE, SPI, I<sup>2</sup>C and JTAG interfaces
  - Can be used as soft processor PROM or as Flash memory

#### Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRX2, DDRX4
- Dedicated DDR/DDR2/LPDDR memory with DQS support

#### ■ High Performance, Flexible I/O Buffer

- Programmable syslO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - PCI
  - LVDS, Bus-LVDS, MLVDS, RSDS, LVPECL
  - SSTL 25/18
  - HSTL 18
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- I/Os support hot socketing
- On-chip differential termination
- · Programmable pull-up or pull-down mode

- Flexible On-Chip Clocking
  - · Eight primary clocks
  - Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
  - Up to two analog PLLs per device with fractional-n frequency synthesis
    - Wide input frequency range (7 MHz to 400 MHz)

Data Sheet DS1035

- Non-volatile, Infinitely Reconfigurable
  - Instant-on powers up in microseconds
  - Single-chip, secure solution
  - Programmable through JTAG, SPI or I<sup>2</sup>C
  - Supports background programming of non-volatile memory
  - Optional dual boot with external SPI memory
- TransFR<sup>™</sup> Reconfiguration
  - In-field logic update while system operates

#### Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- One Time Programmable (OTP) mode
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming
- Broad Range of Package Options
  - TQFP, WLCSP, ucBGA, csBGA, caBGA, ftBGA, fpBGA, QFN package options
  - Small footprint package options
    As small as 2.5 mm x 2.5 mm
  - · Density migration supported
  - Advanced halogen-free packaging



#### Modes of Operation

Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM.

#### Logic Mode

In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices.

#### **Ripple Mode**

Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/down counter with asynchronous clear
- Up/down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices.

#### **RAM Mode**

In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals.

MachXO2 devices support distributed memory initialization.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO2 devices, please see TN1201, Memory Usage Guide for MachXO2 Devices.

#### Table 2-3. Number of Slices Required For Implementing Distributed RAM

|                                                          | SPR 16x4 | PDPR 16x4 |  |  |  |  |  |  |
|----------------------------------------------------------|----------|-----------|--|--|--|--|--|--|
| Number of slices                                         | 3        | 3         |  |  |  |  |  |  |
| Note: SPB = Single Port BAM, PDPB = Pseudo Dual Port BAM |          |           |  |  |  |  |  |  |

ote: SPR = Single Port RAM, PDPR = Pseudo Dual



#### **ROM Mode**

ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information on the RAM and ROM modes, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

### Routing

There are many resources provided in the MachXO2 devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.

The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

### **Clock/Control Distribution Network**

Each MachXO2 device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly.

The MachXO2 architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO2-640U, MachXO2-1200/U and higher density devices have two edge clocks each on the top and bottom edges. Lower density devices have no edge clocks. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources.

The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO2 devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals.

The maximum frequency for the primary clock network is shown in the MachXO2 External Switching Characteristics table.

The primary clock signals for the MachXO2-256 and MachXO2-640 are generated from eight 17:1 muxes The available clock sources include eight I/O sources and 9 routing inputs. Primary clock signals for the MachXO2-640U, MachXO2-1200/U and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sysCLOCK PLL outputs.



#### Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices



#### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.



#### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4. PLL Signal | Descriptions |
|-----------------------|--------------|
|-----------------------|--------------|

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | I   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



Figure 2-11. Group of Four Programmable I/O Cells



Notes:

1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices. 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices.



#### Table 2-11. I/O Support Device by Device

|                                             | MachXO2-256,<br>MachXO2-640                                     | MachXO2-640U,<br>MachXO2-1200                                         | MachXO2-1200U<br>MachXO2-2000/U,<br>MachXO2-4000,<br>MachXO2-7000     |  |
|---------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|--|
| Number of I/O Banks                         | 4                                                               | 4                                                                     | 6                                                                     |  |
|                                             |                                                                 | Single-ended (all I/O banks)                                          | Single-ended (all I/O banks)                                          |  |
| Type of Input Buffers                       | Single-ended (all I/O banks)<br>Differential Receivers (all I/O | Differential Receivers (all I/O<br>banks)                             | Differential Receivers (all I/O banks)                                |  |
|                                             | banks)                                                          | Differential input termination (bottom side)                          | Differential input termination (bottom side)                          |  |
|                                             | Single-ended buffers with                                       | Single-ended buffers with<br>complementary outputs (all I/O<br>banks) | Single-ended buffers with<br>complementary outputs (all I/O<br>banks) |  |
| Types of Output Buffers                     | complementary outputs (all I/O<br>banks)                        | Differential buffers with true<br>LVDS outputs (50% on top<br>side)   | Differential buffers with true<br>LVDS outputs (50% on top<br>side)   |  |
| Differential Output Emulation<br>Capability | All I/O banks                                                   | All I/O banks                                                         | All I/O banks                                                         |  |
| PCI Clamp Support                           | No                                                              | Clamp on bottom side only                                             | Clamp on bottom side only                                             |  |

#### Table 2-12. Supported Input Standards

|                                 | VCCIO (Typ.)          |                       |                       |                       |                       |  |  |
|---------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--|--|
| Input Standard                  | 3.3 V                 | 2.5 V                 | 1.8 V                 | 1.5                   | 1.2 V                 |  |  |
| Single-Ended Interfaces         |                       | •                     | •                     |                       |                       |  |  |
| LVTTL                           | ✓                     | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> |                       |  |  |
| LVCMOS33                        | ✓                     | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> |                       |  |  |
| LVCMOS25                        | <b>√</b> <sup>2</sup> | ✓                     | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> |                       |  |  |
| LVCMOS18                        | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓                     | <b>√</b> <sup>2</sup> |                       |  |  |
| LVCMOS15                        | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ~                     | <b>√</b> <sup>2</sup> |  |  |
| LVCMOS12                        | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓                     |  |  |
| PCI <sup>1</sup>                | ✓                     |                       |                       |                       |                       |  |  |
| SSTL18 (Class I, Class II)      | ✓                     | ✓                     | ✓                     |                       |                       |  |  |
| SSTL25 (Class I, Class II)      | 1                     | ✓                     |                       |                       |                       |  |  |
| HSTL18 (Class I, Class II)      | ✓                     | ✓                     | ✓                     |                       |                       |  |  |
| Differential Interfaces         |                       | •                     |                       |                       |                       |  |  |
| LVDS                            | ✓                     | ✓                     |                       |                       |                       |  |  |
| BLVDS, MVDS, LVPECL, RSDS       | ✓                     | ✓                     |                       |                       |                       |  |  |
| MIPI <sup>3</sup>               | ✓                     | ✓                     |                       |                       |                       |  |  |
| Differential SSTL18 Class I, II | ✓                     | ✓                     | ✓                     |                       |                       |  |  |
| Differential SSTL25 Class I, II | ✓                     | ✓                     |                       |                       |                       |  |  |
| Differential HSTL18 Class I, II | ✓                     | ✓                     | ✓                     |                       |                       |  |  |

1. Bottom banks of MachXO2-640U, MachXO2-1200/U and higher density devices only.

2. Reduced functionality. Refer to TN1202, MachXO2 sysIO Usage Guide for more detail.

3. These interfaces can be emulated with external resistors in all devices.



# Programming and Erase Flash Supply Current – ZE Devices<sup>1, 2, 3, 4</sup>

| Symbol | Parameter                      | Device        | Typ.⁵ | Units |
|--------|--------------------------------|---------------|-------|-------|
|        |                                | LCMXO2-256ZE  | 13    | mA    |
|        |                                | LCMXO2-640ZE  | 14    | mA    |
|        | Core Power Supply              | LCMXO2-1200ZE | 15    | mA    |
| ICC    | Core Fower Supply              | LCMXO2-2000ZE | 17    | mA    |
|        |                                | LCMXO2-4000ZE | 18    | mA    |
|        |                                | LCMXO2-7000ZE | 20    | mA    |
| ICCIO  | Bank Power Supply <sup>6</sup> | All devices   | 0     | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes all inputs are held at  $V_{\mbox{CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5. TJ = 25 °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO}$  = 2.5 V. Does not include pull-up/pull-down.



# sysIO Recommended Operating Conditions

|                        |       | V <sub>CCIO</sub> (V) |       | V <sub>REF</sub> (V) |      |       |  |  |
|------------------------|-------|-----------------------|-------|----------------------|------|-------|--|--|
| Standard               | Min.  | Тур.                  | Max.  | Min.                 | Тур. | Max.  |  |  |
| LVCMOS 3.3             | 3.135 | 3.3                   | 3.6   | —                    | —    | —     |  |  |
| LVCMOS 2.5             | 2.375 | 2.5                   | 2.625 | —                    | —    | —     |  |  |
| LVCMOS 1.8             | 1.71  | 1.8                   | 1.89  | —                    | —    | —     |  |  |
| LVCMOS 1.5             | 1.425 | 1.5                   | 1.575 | —                    | —    | —     |  |  |
| LVCMOS 1.2             | 1.14  | 1.2                   | 1.26  | —                    | —    | _     |  |  |
| LVTTL                  | 3.135 | 3.3                   | 3.6   | —                    | —    | —     |  |  |
| PCI <sup>3</sup>       | 3.135 | 3.3                   | 3.6   | —                    | —    | —     |  |  |
| SSTL25                 | 2.375 | 2.5                   | 2.625 | 1.15                 | 1.25 | 1.35  |  |  |
| SSTL18                 | 1.71  | 1.8                   | 1.89  | 0.833                | 0.9  | 0.969 |  |  |
| HSTL18                 | 1.71  | 1.8                   | 1.89  | 0.816                | 0.9  | 1.08  |  |  |
| LVCMOS25R33            | 3.135 | 3.3                   | 3.6   | 1.1                  | 1.25 | 1.4   |  |  |
| LVCMOS18R33            | 3.135 | 3.3                   | 3.6   | 0.75                 | 0.9  | 1.05  |  |  |
| LVCMOS18R25            | 2.375 | 2.5                   | 2.625 | 0.75                 | 0.9  | 1.05  |  |  |
| LVCMOS15R33            | 3.135 | 3.3                   | 3.6   | 0.6                  | 0.75 | 0.9   |  |  |
| LVCMOS15R25            | 2.375 | 2.5                   | 2.625 | 0.6                  | 0.75 | 0.9   |  |  |
| LVCMOS12R334           | 3.135 | 3.3                   | 3.6   | 0.45                 | 0.6  | 0.75  |  |  |
| LVCMOS12R254           | 2.375 | 2.5                   | 2.625 | 0.45                 | 0.6  | 0.75  |  |  |
| LVCMOS10R334           | 3.135 | 3.3                   | 3.6   | 0.35                 | 0.5  | 0.65  |  |  |
| LVCMOS10R254           | 2.375 | 2.5                   | 2.625 | 0.35                 | 0.5  | 0.65  |  |  |
| LVDS25 <sup>1, 2</sup> | 2.375 | 2.5                   | 2.625 | —                    | —    | _     |  |  |
| LVDS33 <sup>1, 2</sup> | 3.135 | 3.3                   | 3.6   | —                    | —    | —     |  |  |
| LVPECL <sup>1</sup>    | 3.135 | 3.3                   | 3.6   | —                    | —    | —     |  |  |
| BLVDS <sup>1</sup>     | 2.375 | 2.5                   | 2.625 | —                    | —    | —     |  |  |
| RSDS <sup>1</sup>      | 2.375 | 2.5                   | 2.625 | —                    | —    | —     |  |  |
| SSTL18D                | 1.71  | 1.8                   | 1.89  | —                    | —    | —     |  |  |
| SSTL25D                | 2.375 | 2.5                   | 2.625 | —                    | —    |       |  |  |
| HSTL18D                | 1.71  | 1.8                   | 1.89  | —                    | —    | —     |  |  |

1. Inputs on-chip. Outputs are implemented with the addition of external resistors.

2. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers.

3. Input on the bottom bank of the MachXO2-640U, MachXO2-1200/U and larger devices only.

4. Supported only for inputs and BIDIs for all ZE devices, and -6 speed grade for HE and HC devices.



# sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output    | V                     | / <sub>IL</sub>          | V <sub>I</sub>           | н        | V <sub>OL</sub> Max. | V <sub>OH</sub> Min.     | l <sub>OL</sub> Max.⁴ | I <sub>OH</sub> Max.⁴ |
|-----------------|-----------------------|--------------------------|--------------------------|----------|----------------------|--------------------------|-----------------------|-----------------------|
| Standard        | Min. (V) <sup>3</sup> | Max. (V)                 | Min. (V)                 | Max. (V) | (V)                  | (V)                      | (mA)                  | (mA)                  |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4                    |
|                 |                       |                          |                          |          |                      |                          | 8                     | -8                    |
| VCMOS 3.3       | -0.3                  | 0.8                      | 2.0                      | 3.6      | 0.4                  | $V_{CCIO} - 0.4$         | 12                    | -12                   |
| LVTTL           | 0.0                   | 0.0                      | 2.0                      | 0.0      |                      |                          | 16                    | -16                   |
|                 |                       |                          |                          |          |                      |                          | 24                    | -24                   |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4                    |
|                 |                       |                          |                          |          | 0.4                  | V <sub>CCIO</sub> – 0.4  | 8                     | -8                    |
| LVCMOS 2.5      | -0.3                  | 0.7                      | 1.7                      | 3.6      | 0.4                  | VCCIO 0.4                | 12                    | -12                   |
|                 |                       |                          |                          |          |                      |                          | 16                    | -16                   |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4                    |
| LVCMOS 1.8      | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | $V_{CCIO} - 0.4$         | 8                     | -8                    |
|                 | -0.5                  | 0.33 v CCIO              | 0.03 v CCIO              | 5.0      |                      |                          | 12                    | -12                   |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          | 0.4                  | V <sub>CCIO</sub> – 0.4  | 4                     | -4                    |
| LVCMOS 1.5      | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | VCCIO - 0.4              | 8                     | -8                    |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
|                 |                       |                          |                          |          | 0.4                  | V <sub>CCIO</sub> – 0.4  | 4                     | -2                    |
| LVCMOS 1.2      | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | VCCIO 0.4                | 8                     | -6                    |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                   | -0.1                  |
| PCI             | -0.3                  | 0.3V <sub>CCIO</sub>     | 0.5V <sub>CCIO</sub>     | 3.6      | 0.1V <sub>CCIO</sub> | 0.9V <sub>CCIO</sub>     | 1.5                   | -0.5                  |
| SSTL25 Class I  | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | 0.54                 | V <sub>CCIO</sub> - 0.62 | 8                     | 8                     |
| SSTL25 Class II | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | NA                   | NA                       | NA                    | NA                    |
| SSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                     | 8                     |
| SSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | NA                   | NA                       | NA                    | NA                    |
| HSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                     | 8                     |
| HSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS25R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS18R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS18R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS15R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS15R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA                    |
| LVCMOS12R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |
| LVCMOS12R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 16, 12, 8, 4          | NA Open<br>Drain      |
| LVCMOS10R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |



# MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                    |                                               | -6                                 |       | 6    | -5    |      |       | -4   |       |
|------------------------------------|-----------------------------------------------|------------------------------------|-------|------|-------|------|-------|------|-------|
| Parameter                          | Description                                   | Device                             | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| Clocks                             |                                               |                                    |       |      |       |      |       |      |       |
| Primary Clo                        | cks                                           |                                    |       |      |       |      |       |      |       |
| f <sub>MAX_PRI</sub> <sup>8</sup>  | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                | _     | 388  |       | 323  | _     | 269  | MHz   |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary Clock           | All MachXO2 devices                | 0.5   | _    | 0.6   | _    | 0.7   | _    | ns    |
|                                    |                                               | MachXO2-256HC-HE                   |       | 912  |       | 939  | —     | 975  | ps    |
|                                    |                                               | MachXO2-640HC-HE                   |       | 844  |       | 871  | —     | 908  | ps    |
|                                    | Primary Clock Skew Within a                   | MachXO2-1200HC-HE                  |       | 868  |       | 902  | —     | 951  | ps    |
| t <sub>SKEW_PRI</sub>              | Device                                        | MachXO2-2000HC-HE                  |       | 867  |       | 897  | —     | 941  | ps    |
|                                    |                                               | MachXO2-4000HC-HE                  | _     | 865  |       | 892  | —     | 931  | ps    |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 902  |       | 942  | —     | 989  | ps    |
| Edge Clock                         |                                               |                                    |       |      |       |      |       |      | 1     |
| f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 400  | _     | 333  | _     | 278  | MHz   |
| Pin-LUT-Pin                        | Propagation Delay                             | I                                  |       |      | 1     |      |       |      |       |
| t <sub>PD</sub>                    | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 6.72 | _     | 6.96 | _     | 7.24 | ns    |
| General I/O                        | Pin Parameters (Using Primary                 | y Clock without PLL)               |       |      | 1     |      |       |      |       |
|                                    |                                               | MachXO2-256HC-HE                   |       | 7.13 |       | 7.30 |       | 7.57 | ns    |
|                                    |                                               | MachXO2-640HC-HE                   |       | 7.15 |       | 7.30 | —     | 7.57 | ns    |
|                                    | Clock to Output – PIO Output                  | MachXO2-1200HC-HE                  |       | 7.44 |       | 7.64 |       | 7.94 | ns    |
| t <sub>co</sub>                    | Register                                      | MachXO2-2000HC-HE                  |       | 7.46 |       | 7.66 |       | 7.96 | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  |       | 7.51 |       | 7.71 | —     | 8.01 | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  |       | 7.54 |       | 7.75 |       | 8.06 | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | -0.06 |      | -0.06 |      | -0.06 |      | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | -0.06 |      | -0.06 | _    | -0.06 | _    | ns    |
|                                    | Clock to Data Setup – PIO                     | MachXO2-1200HC-HE                  | -0.17 |      | -0.17 | _    | -0.17 | _    | ns    |
| t <sub>SU</sub>                    | Input Register                                | MachXO2-2000HC-HE                  | -0.20 |      | -0.20 | _    | -0.20 | _    | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | -0.23 | _    | -0.23 | _    | -0.23 | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | -0.23 | _    | -0.23 | _    | -0.23 | _    | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | 1.75  | —    | 1.95  | —    | 2.16  | —    | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | 1.75  | _    | 1.95  | _    | 2.16  | _    | ns    |
|                                    | Clock to Data Hold – PIO Input                | MachXO2-1200HC-HE                  | 1.88  | _    | 2.12  | _    | 2.36  | _    | ns    |
| t <sub>H</sub>                     | Register                                      | MachXO2-2000HC-HE                  | 1.89  | _    | 2.13  | _    | 2.37  | _    | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | 1.94  |      | 2.18  |      | 2.43  | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | 1.98  | _    | 2.23  | _    | 2.49  | _    | ns    |

**Over Recommended Operating Conditions** 



|                    |                                                                 |                                                        | _         | 3        | _         | 2      | _       | 1        |                              |
|--------------------|-----------------------------------------------------------------|--------------------------------------------------------|-----------|----------|-----------|--------|---------|----------|------------------------------|
| Parameter          | Description                                                     | Device                                                 | Min.      | Max.     | Min.      | Max.   | Min.    | Max.     | Units                        |
| Generic DDR4       | Inputs with Clock and Data Cer                                  | ntered at Pin Using PC                                 | LK Pin fo | or Clock | Input –   | GDDRX4 | RX.EC   | LK.Cent  | tered <sup>9, 12</sup>       |
| t <sub>SU</sub>    | Input Data Setup Before ECLK                                    |                                                        | 0.434     | —        | 0.535     | _      | 0.630   | —        | ns                           |
| t <sub>HO</sub>    | Input Data Hold After ECLK                                      | MachXO2-640U,<br>MachXO2-1200/U<br>and larger devices, | 0.385     | —        | 0.395     | —      | 0.463   | —        | ns                           |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                |                                                        | _         | 420      | _         | 352    |         | 292      | Mbps                         |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                            | bottom side only <sup>11</sup>                         | —         | 210      | —         | 176    | _       | 146      | MHz                          |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                                        |           | 53       |           | 44     |         | 37       | MHz                          |
|                    | uts – GDDR71_RX.ECLK.7.1 <sup>9, 12</sup>                       | 2                                                      |           |          |           |        |         |          |                              |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                     |                                                        | —         | 0.307    |           | 0.316  |         | 0.326    | UI                           |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                      |                                                        | 0.662     |          | 0.650     |        | 0.649   |          | UI                           |
| f <sub>DATA</sub>  | DDR71 Serial Input Data<br>Speed                                | MachXO2-640U,<br>MachXO2-1200/U                        | _         | 420      | _         | 352    |         | 292      | Mbps                         |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                            | and larger devices,<br>bottom side only <sup>11</sup>  | —         | 210      | —         | 176    | —       | 146      | MHz                          |
| f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | bottom side only                                       | _         | 60       | _         | 50     | _       | 42       | MHz                          |
| Generic DDR        | Outputs with Clock and Data A                                   | ligned at Pin Using PC                                 | LK Pin f  | or Clock | k Input – | GDDRX  | 1_TX.S  | CLK.Aliç | <b>jned</b> <sup>9, 12</sup> |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                         |                                                        | —         | 0.850    | —         | 0.910  | _       | 0.970    | ns                           |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        | All MachXO2<br>devices, all sides                      | _         | 0.850    | _         | 0.910  |         | 0.970    | ns                           |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         |                                                        | —         | 140      | —         | 116    | _       | 98       | Mbps                         |
| f <sub>DDRX1</sub> | DDRX1 SCLK frequency                                            |                                                        | —         | 70       | —         | 58     | _       | 49       | MHz                          |
|                    | Outputs with Clock and Data Ce                                  | ntered at Pin Using PC                                 | LK Pin f  | or Clock | Input –   | GDDRX  | 1_TX.SC | LK.Cen   | tered <sup>9, 12</sup>       |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                          |                                                        | 2.720     | _        | 3.380     |        | 4.140   |          | ns                           |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                           | All MachXO2                                            | 2.720     |          | 3.380     | _      | 4.140   |          | ns                           |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         | devices, all sides                                     | —         | 140      | —         | 116    | —       | 98       | Mbps                         |
| f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                |                                                        | _         | 70       | _         | 58     | _       | 49       | MHz                          |
| Generic DDRX       | (2 Outputs with Clock and Data                                  | Aligned at Pin Using P                                 | CLK Pin   | for Cloc | k Input   | - GDDR | X2_TX.E | CLK.Ali  | gned <sup>9, 12</sup>        |
| t <sub>DIA</sub>   | Output Data Invalid After CLK Output                            | MachXO2-640U,<br>MachXO2-1200/U                        |           | 0.270    |           | 0.300  |         | 0.330    | ns                           |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        |                                                        | _         | 0.270    | _         | 0.300  |         | 0.330    | ns                           |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                               | and larger devices,<br>top side only                   | _         | 280      | _         | 234    |         | 194      | Mbps                         |
| f <sub>DDRX2</sub> | DDRX2 ECLK frequency                                            |                                                        | _         | 140      | —         | 117    | _       | 97       | MHz                          |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                                        | —         | 70       | —         | 59     | —       | 49       | MHz                          |



## MachXO2 Oscillator Output Frequency

| Symbol                 | Parameter                                                                   | Min.    | Тур.  | Max     | Units |
|------------------------|-----------------------------------------------------------------------------|---------|-------|---------|-------|
| f                      | Oscillator Output Frequency (Commercial Grade Devices,<br>0 to 85°C)        | 125.685 | 133   | 140.315 | MHz   |
| † <sub>MAX</sub>       | Oscillator Output Frequency (Industrial Grade Devices,<br>–40 °C to 100 °C) | 124.355 | 133   | 141.645 | MHz   |
| t <sub>DT</sub>        | Output Clock Duty Cycle                                                     | 43      | 50    | 57      | %     |
| t <sub>OPJIT</sub> 1   | Output Clock Period Jitter                                                  | 0.01    | 0.012 | 0.02    | UIPP  |
| t <sub>STABLEOSC</sub> | STDBY Low to Oscillator Stable                                              | 0.01    | 0.05  | 0.1     | μs    |

1. Output Clock Period Jitter specified at 133 MHz. The values for lower frequencies will be smaller UIPP. The typical value for 133 MHz is 95 ps and for 2.08 MHz the typical value is 1.54 ns.

## MachXO2 Standby Mode Timing – HC/HE Devices

| Symbol              | Parameter                 | Device       | Min. | Тур. | Max | Units |
|---------------------|---------------------------|--------------|------|------|-----|-------|
| t <sub>PWRDN</sub>  | USERSTDBY High to Stop    | All          | _    | —    | 9   | ns    |
|                     |                           | LCMXO2-256   |      | —    |     | μs    |
|                     |                           | LCMXO2-640   |      | —    |     | μs    |
|                     |                           | LCMXO2-640U  |      | —    |     | μs    |
|                     |                           | LCMXO2-1200  | 20   | —    | 50  | μs    |
| t <sub>PWRUP</sub>  | USERSTDBY Low to Power Up | LCMXO2-1200U |      | —    |     | μs    |
|                     |                           | LCMXO2-2000  |      | —    |     | μs    |
|                     |                           | LCMXO2-2000U |      | —    |     | μs    |
|                     |                           | LCMXO2-4000  |      | —    |     | μs    |
|                     |                           | LCMXO2-7000  |      | —    |     | μs    |
| t <sub>WSTDBY</sub> | USERSTDBY Pulse Width     | All          | 18   | _    | _   | ns    |



### MachXO2 Standby Mode Timing – ZE Devices

| Symbol                  | Parameter                        | Device      | Min. | Тур. | Max | Units |
|-------------------------|----------------------------------|-------------|------|------|-----|-------|
| t <sub>PWRDN</sub>      | USERSTDBY High to Stop           | All         | _    | —    | 13  | ns    |
| t <sub>PWRUP</sub>      |                                  | LCMXO2-256  |      | —    |     | μs    |
|                         |                                  | LCMXO2-640  |      | —    |     | μs    |
|                         | USERSTDBY Low to Power Up        | LCMXO2-1200 | 20   | —    | 50  | μs    |
|                         |                                  | LCMXO2-2000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-4000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-7000 |      | _    |     | μs    |
| t <sub>WSTDBY</sub>     | USERSTDBY Pulse Width            | All         | 19   |      |     | ns    |
| t <sub>BNDGAPSTBL</sub> | USERSTDBY High to Bandgap Stable | All         |      | —    | 15  | ns    |



# Signal Descriptions (Cont.)

| Signal Name | I/O | Descriptions                                                                                                                                                                                                  |
|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INITN       | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, or when reserved as INITn in user mode, this pin has an active pull-up.                                                   |
| DONE        | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. During configuration, or when reserved as DONE in user mode, this pin has an active pull-up. |
| MCLK/CCLK   | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes.                                                  |
| SN          | I   | Slave SPI active low chip select input.                                                                                                                                                                       |
| CSSPIN      | I/O | Master SPI active low chip select output.                                                                                                                                                                     |
| SI/SPISI    | I/O | Slave SPI serial data input and master SPI serial data output.                                                                                                                                                |
| SO/SPISO    | I/O | Slave SPI serial data output and master SPI serial data input.                                                                                                                                                |
| SCL         | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output.                                                                                                                                  |
| SDA         | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output.                                                                                                                                    |



### **For Further Information**

For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files.

### **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values.

#### For Further Information

For further information regarding Thermal Management, refer to the following:

- Thermal Management document
- TN1198, Power Estimation and Management for MachXO2 Devices
- The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software



# MachXO2 Family Data Sheet Ordering Information

March 2017

Data Sheet DS1035

### MachXO2 Part Number Description



© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HC-4TG144C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-5TG144C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-6TG144C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-4BG256C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-5BG256C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-6BG256C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-4FTG256C | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-5FTG256C | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-6FTG256C | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-4BG332C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-5BG332C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-6BG332C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-4FG400C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-5FG400C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-6FG400C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-4FG484C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HC-5FG484C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HC-6FG484C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100CR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-5TG100CR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-6TG100CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-4MG132CR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-5MG132CR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-6MG132CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-4TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-5TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-6TG144CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200HC-speed package CR1" are the same as the "LCMXO2-1200HC-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number                            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000ZE-1UWG49ITR1               | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR50 <sup>3</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR1K <sup>2</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1TG100I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-2TG100I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-3TG100I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-1MG132I                  | 2112 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-2MG132I                  | 2112 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-3MG132I                  | 2112 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-1TG144I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-2TG144I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-3TG144I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-1BG256I                  | 2112 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-2BG256I                  | 2112 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-3BG256I                  | 2112 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-1FTG256I                 | 2112 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-2FTG256I                 | 2112 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-3FTG256I                 | 2112 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



# High-Performance Industrial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256HC-4SG32I  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-5SG32I  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-6SG32I  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-4SG48I  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-5SG48I  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-6SG48I  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-4UMG64I | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-5UMG64I | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-6UMG64I | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-4TG100I | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-5TG100I | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-6TG100I | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-4MG132I | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256HC-5MG132I | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256HC-6MG132I | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-640HC-4SG48I  | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-5SG48I  | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-6SG48I  | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-4TG100I | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-5TG100I | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-6TG100I | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-4MG132I | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640HC-5MG132I | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640HC-6MG132I | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |

| Part Number           | LUTs | Supply Voltage | Grade | Package           | Leads | Temp. |
|-----------------------|------|----------------|-------|-------------------|-------|-------|
| LCMXO2-640UHC-4TG144I | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP | 144   | IND   |
| LCMXO2-640UHC-5TG144I | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP | 144   | IND   |
| LCMXO2-640UHC-6TG144I | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP | 144   | IND   |



| Date          | Version | Section                             | Change Summary                                                                                                                                                                               |  |  |  |  |  |
|---------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| February 2012 | 01.7    | All                                 | Updated document with new corporate logo.                                                                                                                                                    |  |  |  |  |  |
|               | 01.6    | —                                   | Data sheet status changed from preliminary to final.                                                                                                                                         |  |  |  |  |  |
|               |         | Introduction                        | MachXO2 Family Selection Guide table – Removed references to 49-ball WLCSP.                                                                                                                  |  |  |  |  |  |
|               |         | DC and Switching<br>Characteristics | Updated Flash Download Time table.                                                                                                                                                           |  |  |  |  |  |
|               |         |                                     | Modified Storage Temperature in the Absolute Maximum Ratings section.                                                                                                                        |  |  |  |  |  |
|               |         |                                     | Updated I <sub>DK</sub> max in Hot Socket Specifications table.                                                                                                                              |  |  |  |  |  |
|               |         |                                     | Modified Static Supply Current tables for ZE and HC/HE devices.                                                                                                                              |  |  |  |  |  |
|               |         |                                     | Updated Power Supply Ramp Rates table.                                                                                                                                                       |  |  |  |  |  |
|               |         |                                     | Updated Programming and Erase Supply Current tables.                                                                                                                                         |  |  |  |  |  |
|               |         |                                     | Updated data in the External Switching Characteristics table.                                                                                                                                |  |  |  |  |  |
|               |         |                                     | Corrected Absolute Maximum Ratings for Dedicated Input Voltage Applied for LCMXO2 HC.                                                                                                        |  |  |  |  |  |
|               |         |                                     | DC Electrical Characteristics table – Minor corrections to conditions for $\mathbf{I}_{IL},  \mathbf{I}_{IH.}$                                                                               |  |  |  |  |  |
|               |         | Pinout Information                  | Removed references to 49-ball WLCSP.                                                                                                                                                         |  |  |  |  |  |
|               |         |                                     | Signal Descriptions table – Updated description for GND, VCC, and VCCIOx.                                                                                                                    |  |  |  |  |  |
|               |         |                                     | Updated Pin Information Summary table – Number of VCCIOs,<br>GNDs, VCCs, and Total Count of Bonded Pins for MachXO2-256,<br>640, and 640U and Dual Function I/O for MachXO2-4000 332caBGA.   |  |  |  |  |  |
|               |         | Ordering Information                | Removed references to 49-ball WLCSP                                                                                                                                                          |  |  |  |  |  |
| August 2011   | 01.5    | DC and Switching<br>Characteristics | Updated ESD information.                                                                                                                                                                     |  |  |  |  |  |
|               |         | Ordering Information                | Updated footnote for ordering WLCSP devices.                                                                                                                                                 |  |  |  |  |  |
|               | 01.4    | Architecture                        | Updated information in Clock/Control Distribution Network and sys-<br>CLOCK Phase Locked Loops (PLLs).                                                                                       |  |  |  |  |  |
|               |         | DC and Switching<br>Characteristics | Updated ${\rm I}_{\rm IL}$ and ${\rm I}_{\rm IH}$ conditions in the DC Electrical Characteristics table.                                                                                     |  |  |  |  |  |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                           |  |  |  |  |  |
|               |         |                                     | Updated Pin Information Summary table: Dual Function I/O, DQS<br>Groups Bank 1, Total General Purpose Single-Ended I/O, Differential<br>I/O Per Bank, Total Count of Bonded Pins, Gearboxes. |  |  |  |  |  |
|               |         |                                     | Added column of data for MachXO2-2000 49 WLCSP.                                                                                                                                              |  |  |  |  |  |
|               |         | Ordering Information                | Updated R1 Device Specifications text section with information on migration from MachXO2-1200-R1 to Standard (non-R1) devices.                                                               |  |  |  |  |  |
|               |         |                                     | Corrected Supply Voltage typo for part numbers: LCMX02-2000UHE-<br>4FG484I, LCMX02-2000UHE-5FG484I, LCMX02-2000UHE-<br>6FG484I.                                                              |  |  |  |  |  |
|               |         |                                     | Added footnote for WLCSP package parts.                                                                                                                                                      |  |  |  |  |  |
|               |         | Supplemental<br>Information         | Removed reference to Stand-alone Power Calculator for MachXO2<br>Devices. Added reference to AN8086, Designing for Migration from<br>MachXO2-1200-R1 to Standard (non-R1) Devices.           |  |  |  |  |  |