

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                                 |
|--------------------------------|---------------------------------------------------------------------------------|
| Product Status                 | Active                                                                          |
| Number of LABs/CLBs            | 80                                                                              |
| Number of Logic Elements/Cells | 640                                                                             |
| Total RAM Bits                 | 18432                                                                           |
| Number of I/O                  | 79                                                                              |
| Number of Gates                | -                                                                               |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                   |
| Mounting Type                  | Surface Mount                                                                   |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                              |
| Package / Case                 | 132-LFBGA, CSPBGA                                                               |
| Supplier Device Package        | 132-CSPBGA (8x8)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-640ze-1mg132i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Introduction

The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. These features allow these devices to be used in low cost, high volume consumer and system applications.

The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family.

The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices. The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an internal linear voltage regulator which supports external V<sub>CC</sub> supply voltages of 3.3 V or 2.5 V. ZE and HE devices only accept 1.2 V as the external V<sub>CC</sub> supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other.

The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters.

The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os.

The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis.

A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines.

The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE<sup>™</sup> modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity.



## Figure 2-3. PFU Block Diagram



## Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

|         | PFU Block               |                         |  |  |
|---------|-------------------------|-------------------------|--|--|
| Slice   | Resources               | Modes                   |  |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM      |  |  |

Table 2-1. Resources and Modes Available per Slice

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



## Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.



## Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4. PLL Signal | Descriptions |
|-----------------------|--------------|
|-----------------------|--------------|

| Port Name     | I/O | Description                                                       |  |  |
|---------------|-----|-------------------------------------------------------------------|--|--|
| CLKI          | I   | Input clock to PLL                                                |  |  |
| CLKFB         | I   | Feedback clock                                                    |  |  |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |  |  |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |  |  |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |  |  |



## Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | I/O | Description                                                                                            |
|---------------|-----|--------------------------------------------------------------------------------------------------------|
| CLKOP         | 0   | Primary PLL output clock (with phase shift adjustment)                                                 |
| CLKOS         | 0   | Secondary PLL output clock (with phase shift adjust)                                                   |
| CLKOS2        | 0   | Secondary PLL output clock2 (with phase shift adjust)                                                  |
| CLKOS3        | 0   | Secondary PLL output clock3 (with phase shift adjust)                                                  |
| LOCK          | 0   | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |
| DPHSRC        | 0   | Dynamic Phase source – ports or WISHBONE is active                                                     |
| STDBY         | I   | Standby signal to power down the PLL                                                                   |
| RST           | I   | PLL reset without resetting the M-divider. Active high reset.                                          |
| RESETM        | I   | PLL reset - includes resetting the M-divider. Active high reset.                                       |
| RESETC        | I   | Reset for CLKOS2 output divider only. Active high reset.                                               |
| RESETD        | I   | Reset for CLKOS3 output divider only. Active high reset.                                               |
| ENCLKOP       | I   | Enable PLL output CLKOP                                                                                |
| ENCLKOS       | I   | Enable PLL output CLKOS when port is active                                                            |
| ENCLKOS2      | I   | Enable PLL output CLKOS2 when port is active                                                           |
| ENCLKOS3      | I   | Enable PLL output CLKOS3 when port is active                                                           |
| PLLCLK        | I   | PLL data bus clock input signal                                                                        |
| PLLRST        | I   | PLL data bus reset. This resets only the data bus not any register values.                             |
| PLLSTB        | I   | PLL data bus strobe signal                                                                             |
| PLLWE         | I   | PLL data bus write enable signal                                                                       |
| PLLADDR [4:0] | I   | PLL data bus address                                                                                   |
| PLLDATI [7:0] | ļ   | PLL data bus data input                                                                                |
| PLLDATO [7:0] | 0   | PLL data bus data output                                                                               |
| PLLACK        | 0   | PLL data bus acknowledge signal                                                                        |

# sysMEM Embedded Block RAM Memory

The MachXO2-640/U and larger devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

## sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



 Table 2-5. sysMEM Block Configurations

| Memory Mode      | Configurations                                               |
|------------------|--------------------------------------------------------------|
| Single Port      | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| True Dual Port   | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |
| FIFO             | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |

## Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

## **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

## Single, Dual, Pseudo-Dual Port and FIFO Modes

Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.



# PIO

The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

| Table 2-8 | . PIO | Signal | List |
|-----------|-------|--------|------|
|-----------|-------|--------|------|

| Pin Name               | I/О Туре | Description                                         |  |  |  |
|------------------------|----------|-----------------------------------------------------|--|--|--|
| CE                     | Input    | Clock Enable                                        |  |  |  |
| D                      | Input    | Pin input from sysIO buffer.                        |  |  |  |
| INDD                   | Output   | Register bypassed input.                            |  |  |  |
| INCK                   | Output   | Clock input                                         |  |  |  |
| Q0                     | Output   | DDR positive edge input                             |  |  |  |
| Q1                     | Output   | Registered input/DDR negative edge input            |  |  |  |
| D0                     | Input    | Output signal from the core (SDR and DDR)           |  |  |  |
| D1                     | Input    | Output signal from the core (DDR)                   |  |  |  |
| TD                     | Input    | Tri-state signal from the core                      |  |  |  |
| Q                      | Output   | Data output signals to sysIO Buffer                 |  |  |  |
| TQ                     | Output   | Tri-state output signals to sysIO Buffer            |  |  |  |
| DQSR90 <sup>1</sup>    | Input    | DQS shift 90-degree read clock                      |  |  |  |
| DQSW90 <sup>1</sup>    | Input    | DQS shift 90-degree write clock                     |  |  |  |
| DDRCLKPOL <sup>1</sup> | Input    | DDR input register polarity control signal from DQS |  |  |  |
| SCLK                   | Input    | System clock for input and output/tri-state blocks. |  |  |  |
| RST                    | Input    | Local set reset signal                              |  |  |  |

1. Available in PIO on right edge only.

## Input Register Block

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition to this functionality, the input register blocks for the PIOs on the right edge include built-in logic to interface to DDR memory.

Figure 2-12 shows the input register block for the PIOs located on the left, top and bottom edges. Figure 2-13 shows the input register block for the PIOs on the right edge.

## Left, Top, Bottom Edges

Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams.







## **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

# **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |



When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide.

## Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Dual Boot

MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

## Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide.

## TraceID

Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

# **Density Shifting**

The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files.



|                        |                                      | -6                                                     |          | -        | -5        |       | -4      |         |                        |
|------------------------|--------------------------------------|--------------------------------------------------------|----------|----------|-----------|-------|---------|---------|------------------------|
| Parameter              | Description                          | Device                                                 | Min.     | Max.     | Min.      | Max.  | Min.    | Max.    | Units                  |
|                        |                                      | MachXO2-1200HC-HE                                      | 0.41     |          | 0.48      |       | 0.55    |         | ns                     |
|                        | Clock to Data Hold – PIO Input       | MachXO2-2000HC-HE                                      | 0.42     |          | 0.49      |       | 0.56    |         | ns                     |
| t <sub>HPLL</sub>      | Register                             | MachXO2-4000HC-HE                                      | 0.43     |          | 0.50      |       | 0.58    |         | ns                     |
|                        |                                      | MachXO2-7000HC-HE                                      | 0.46     |          | 0.54      |       | 0.62    |         | ns                     |
|                        |                                      | MachXO2-1200HC-HE                                      | 2.88     | —        | 3.19      | —     | 3.72    | —       | ns                     |
|                        | Clock to Data Setup – PIO            | MachXO2-2000HC-HE                                      | 2.87     | —        | 3.18      | —     | 3.70    | —       | ns                     |
| <sup>t</sup> SU_DELPLL | Input Register with Data Input Delay | MachXO2-4000HC-HE                                      | 2.96     | —        | 3.28      | —     | 3.81    | —       | ns                     |
|                        |                                      | MachXO2-7000HC-HE                                      | 3.05     | —        | 3.35      | —     | 3.87    | —       | ns                     |
|                        |                                      | MachXO2-1200HC-HE                                      | -0.83    | —        | -0.83     | —     | -0.83   | —       | ns                     |
| +                      | Clock to Data Hold – PIO Input       | MachXO2-2000HC-HE                                      | -0.83    | —        | -0.83     | —     | -0.83   | —       | ns                     |
| <sup>t</sup> H_DELPLL  | Register with Input Data Delay       | MachXO2-4000HC-HE                                      | -0.87    |          | -0.87     | —     | -0.87   |         | ns                     |
|                        |                                      | MachXO2-7000HC-HE                                      | -0.91    |          | -0.91     |       | -0.91   |         | ns                     |
| Generic DDI            | RX1 Inputs with Clock and Data       | Aligned at Pin Using PC                                | LK Pin   | for Cloc | k Input – | GDDR  | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK           |                                                        | —        | 0.317    |           | 0.344 |         | 0.368   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK            | All MachXO2 devices,                                   | 0.742    |          | 0.702     |       | 0.668   |         | UI                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed               | all sides                                              |          | 300      |           | 250   |         | 208     | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                 |                                                        | _        | 150      | —         | 125   | —       | 104     | MHz                    |
| Generic DDF            | X1 Inputs with Clock and Data C      | Centered at Pin Using PC                               | LK Pin f | or Clock | Input –   | GDDRX | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK          |                                                        | 0.566    |          | 0.560     |       | 0.538   |         | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK            | All MachXO2 devices,                                   | 0.778    | —        | 0.879     |       | 1.090   | —       | ns                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed               | all sides                                              | _        | 300      | —         | 250   | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                 |                                                        | _        | 150      |           | 125   |         | 104     | MHz                    |
| Generic DDF            | RX2 Inputs with Clock and Data       | Aligned at Pin Using PC                                | LK Pin 1 | or Clock | < Input – | GDDRX | 2_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK           |                                                        | —        | 0.316    |           | 0.342 |         | 0.364   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK            | MachXO2-640U,                                          | 0.710    | —        | 0.675     |       | 0.679   | —       | UI                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed     | MachXO2-1200/U and larger devices,                     | _        | 664      | _         | 554   | _       | 462     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                         | _        | 332      | —         | 277   | —       | 231     | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                        |          | 166      | —         | 139   | —       | 116     | MHz                    |
| Generic DDF            | X2 Inputs with Clock and Data C      | entered at Pin Using PC                                | LK Pin f | or Clock | Input –   | GDDRX | 2_RX.EC | LK.Cent | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK          |                                                        | 0.233    | —        | 0.219     | —     | 0.198   | —       | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK            | MachXO2-640U,<br>MachXO2-1200/U and<br>larger devices, | 0.287    |          | 0.287     | —     | 0.344   |         | ns                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed     |                                                        |          | 664      | _         | 554   |         | 462     | Mbps                   |
| 4                      | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                         |          | 332      |           | 277   | _       | 231     | MHz                    |
| f <sub>DDRX2</sub>     | DDI INZ LOLIN I TEQUEILUS            |                                                        |          | 00Z      |           | 211   |         | 201     |                        |



|                    |                                                                  |                                                                          | _       | -6       | _         | 5      | _       | 4       |                        |
|--------------------|------------------------------------------------------------------|--------------------------------------------------------------------------|---------|----------|-----------|--------|---------|---------|------------------------|
| Parameter          | Description                                                      | Device                                                                   | Min.    | Max.     | Min.      | Max.   | Min.    | Max.    | Units                  |
| Generic DDR        | X2 Outputs with Clock and Data                                   | Centered at Pin Using P                                                  | CLK Pin | for Cloc | k Input – | GDDRX  | 2_TX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                           |                                                                          | 0.535   | _        | 0.670     | _      | 0.830   | _       | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                                            | 0.535   | _        | 0.670     | _      | 0.830   | _       | ns                     |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                                | MachXO2-1200/U and larger devices, top side only.                        |         | 664      | _         | 554    | _       | 462     | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                 |                                                                          |         | 332      | _         | 277    | _       | 231     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                                          |         | 166      | —         | 139    |         | 116     | MHz                    |
| Generic DDF        | X4 Outputs with Clock and Data                                   | Aligned at Pin Using P                                                   | CLK Pin | for Cloc | k Input   | - GDDR | X4_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                          |                                                                          | _       | 0.200    | _         | 0.215  | _       | 0.230   | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                         | MachXO2-640U,<br>MachXO2-1200/U and<br>larger devices, top side<br>only. |         | 0.200    | _         | 0.215  | _       | 0.230   | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Output Data<br>Speed                                |                                                                          |         | 756      | _         | 630    | _       | 524     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                             |                                                                          | _       | 378      | —         | 315    | —       | 262     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                                          | _       | 95       | —         | 79     |         | 66      | MHz                    |
| Generic DDF        | X4 Outputs with Clock and Data                                   | Centered at Pin Using Po                                                 | CLK Pin | for Cloc | k Input – | GDDRX  | 4_TX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                           |                                                                          | 0.455   | _        | 0.570     |        | 0.710   | —       | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                                            | 0.455   | _        | 0.570     |        | 0.710   | _       | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Output Data<br>Speed                                | MachXO2-1200/U and larger devices, top side only.                        |         | 756      | _         | 630    | _       | 524     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency<br>(minimum limited by PLL)                 | ony.                                                                     |         | 378      | _         | 315    | _       | 262     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                   |                                                                          | _       | 95       | —         | 79     | —       | 66      | MHz                    |
| 7:1 LVDS Ou        | utputs - GDDR71_TX.ECLK.7:1                                      | 9, 12                                                                    |         |          |           |        |         |         |                        |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                         |                                                                          | _       | 0.160    | _         | 0.180  |         | 0.200   | ns                     |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                          | MachXO2-640U,                                                            |         | 0.160    | _         | 0.180  | _       | 0.200   | ns                     |
| f <sub>DATA</sub>  | DDR71 Serial Output Data<br>Speed                                | MachXO2-1200/U and<br>larger devices, top side                           | _       | 756      | _         | 630    | _       | 524     | Mbps                   |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                             | only.                                                                    | _       | 378      | _         | 315    | _       | 262     | MHz                    |
| fclkout            | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                                                          | _       | 108      | _         | 90     | _       | 75      | MHz                    |







## Figure 3-6. Receiver RX.CLK.Centered Waveforms



## Figure 3-7. Transmitter TX.CLK.Aligned Waveforms



Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms





# MachXO2 Family Data Sheet Pinout Information

March 2017

Data Sheet DS1035

# **Signal Descriptions**

| Signal Name                              | I/O              | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose                          |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                          |                  | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                          |                  | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                                                                                                                                                                                |
|                                          |                  | [A/B/C/D] indicates the PIO within the group to which the pad is connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O              | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                          |                  | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. |
| NC                                       | —                | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GND                                      | _                | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together.<br>For QFN 48 package, the exposed die pad is the device ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VCC                                      | _                | $V_{CC}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VCCIOx                                   | _                | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PLL and Clock Function                   | ons (Us          | ed as user-programmable I/O pins when not used for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [LOC]_GPLL[T, C]_IN                      | _                | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [LOC]_GPLL[T, C]_FB                      | _                | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PCLK [n]_[2:0]                           | —                | Primary Clock pads. One to three clock pads per side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Test and Programming                     | <b>g</b> (Dual f | function pins used for test access port and during sysCONFIG™)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TMS                                      | I                | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ТСК                                      | I                | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TDI                                      | I                | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TDO                                      | 0                | Output pin – Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                          |                  | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then:                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| JTAGENB                                  | I                | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                          |                  | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                          |                  | For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Configuration (Dual fu                   | nction p         | ins used during sysCONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PROGRAMN                                 | I                | Initiates configuration sequence when asserted low. During configuration, or when reserved as PROGRAMN in user mode, this pin always has an active pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





|                                                            |          | M         | achXO2-120 | 00       |                     | MachXO2-1200U |
|------------------------------------------------------------|----------|-----------|------------|----------|---------------------|---------------|
|                                                            | 100 TQFP | 132 csBGA | 144 TQFP   | 25 WLCSP | 32 QFN <sup>1</sup> | 256 ftBGA     |
| General Purpose I/O per Bank                               | •        | •         |            |          |                     |               |
| Bank 0                                                     | 18       | 25        | 27         | 11       | 9                   | 50            |
| Bank 1                                                     | 21       | 26        | 26         | 0        | 2                   | 52            |
| Bank 2                                                     | 20       | 28        | 28         | 7        | 9                   | 52            |
| Bank 3                                                     | 20       | 25        | 26         | 0        | 2                   | 16            |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 16            |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 20            |
| Total General Purpose Single Ended I/O                     | 79       | 104       | 107        | 18       | 22                  | 206           |
| Differential I/O per Bank                                  |          |           |            |          |                     |               |
| Bank 0                                                     | 9        | 13        | 14         | 5        | 4                   | 25            |
| Bank 1                                                     | 10       | 13        | 13         | 0        | 1                   | 26            |
| Bank 2                                                     | 10       | 14        | 14         | 2        | 4                   | 26            |
| Bank 3                                                     | 10       | 12        | 13         | 0        | 1                   | 8             |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 8             |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 10            |
| Total General Purpose Differential I/O                     | 39       | 52        | 54         | 7        | 10                  | 103           |
| Dual Function I/O                                          | 31       | 33        | 33         | 18       | 22                  | 33            |
| High-speed Differential I/O                                |          |           |            |          |                     |               |
| Bank 0                                                     | 4        | 7         | 7          | 0        | 0                   | 14            |
| Gearboxes                                                  |          |           |            |          |                     |               |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0)  | 4        | 7         | 7          | 0        | 0                   | 14            |
| Number of 7:1 or 8:1 Input Gearbox Avail-<br>able (Bank 2) | 5        | 7         | 7          | 0        | 2                   | 14            |
| DQS Groups                                                 |          |           |            |          |                     |               |
| Bank 1                                                     | 1        | 2         | 2          | 0        | 0                   | 2             |
| VCCIO Pins                                                 |          |           |            |          |                     |               |
| Bank 0                                                     | 2        | 3         | 3          | 1        | 2                   | 4             |
| Bank 1                                                     | 2        | 3         | 3          | 0        | 1                   | 4             |
| Bank 2                                                     | 2        | 3         | 3          | 1        | 2                   | 4             |
| Bank 3                                                     | 3        | 3         | 3          | 0        | 1                   | 1             |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 2             |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 1             |
| VCC                                                        | 2        | 4         | 4          | 2        | 2                   | 8             |
| GND                                                        | 8        | 10        | 12         | 2        | 2                   | 24            |
| NC                                                         | 1        | 1         | 8          | 0        | 0                   | 1             |
| Reserved for Configuration                                 | 1        | 1         | 1          | 1        | 1                   | 1             |
| Total Count of Bonded Pins                                 | 100      | 132       | 144        | 25       | 32                  | 256           |
| 1. Lattice recommends soldering the centra                 |          |           |            |          |                     |               |

1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144C  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-2TG144C  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-3TG144C  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-1BG256C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-2BG256C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-3BG256C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-1FTG256C | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-2FTG256C | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-3FTG256C | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-1BG332C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-2BG332C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-3BG332C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-1FG484C  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-2FG484C  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-3FG484C  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1TG100CR11             | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-2TG100CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-3TG100CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-1MG132CR11             | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-2MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-3MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-1TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-2TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-3TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200ZE-speed package CR1" are the same as the "LCMXO2-1200ZE-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4SG32C  | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-5SG32C  | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-6SG32C  | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-4TG100C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-5TG100C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-6TG100C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-4MG132C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-5MG132C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-6MG132C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-4TG144C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-5TG144C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-6TG144C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |

| Part Number             | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200UHC-4FTG256C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-1200UHC-5FTG256C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-1200UHC-6FTG256C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HC-4TG100C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-5TG100C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-6TG100C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-4MG132C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-5MG132C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-6MG132C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-4TG144C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-5TG144C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-6TG144C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-4BG256C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-5BG256C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-6BG256C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-4FTG256C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HC-5FTG256C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HC-6FTG256C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHC-4FG484C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-5FG484C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-6FG484C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84C   | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-5QN84C   | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-6QN84C   | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-4MG132C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-5MG132C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-6MG132C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-4TG144C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-5TG144C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-6TG144C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-4BG256C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-5BG256C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-6BG256C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-4FTG256C | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-5FTG256C | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-6FTG256C | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-4BG332C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-5BG332C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-6BG332C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-4FG484C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-5FG484C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-6FG484C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1TG100IR11             | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-2TG100IR11             | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-3TG100IR11             | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-1MG132IR11             | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-2MG132IR11             | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-3MG132IR11             | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-1TG144IR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-2TG144IR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-3TG144IR11             | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |

1. Specifications for the "LCMXO2-1200ZE-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-5TG100IR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-6TG100IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-4MG132IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-6MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-4TG144IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-6TG144IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |

1. Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                  |
|---------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2014 | 2.9     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Removed XO2-4000U data.<br>— Removed 400-ball ftBGA.<br>— Removed 25-ball WLCSP value for XO2-2000U.                   |
|               |         | DC and Switching<br>Characteristics | Updated the Recommended Operating Conditions section. Adjusted Max. values for $V_{CC}$ and $V_{CCIO}$                                                                                                          |
|               |         |                                     | Updated the sysIO Recommended Operating Conditions section.<br>Adjusted Max. values for LVCMOS 3.3, LVTTL, PCI, LVDS33 and<br>LVPECL.                                                                           |
|               |         | Pinout Information                  | Updated the Pinout Information Summary section. Removed MachXO2-4000U.                                                                                                                                          |
|               |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Removed BG400 package.                                                                                                                                     |
|               |         |                                     | Updated the High-Performance Commercial Grade Devices with Volt-<br>age Regulator, Halogen Free (RoHS) Packaging section. Removed<br>LCMXO2-4000UHC part numbers.                                               |
|               |         |                                     | Updated the High-Performance Industrial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging section. Removed LCMXO2-4000UHC part numbers.                                                       |
| November 2014 | 2.8     | Introduction                        | Updated the Features section.<br>— Revised I/Os under Flexible Logic Architecture.<br>— Revised standby power under Ultra Low Power Devices.<br>— Revise input frequency range under Flexible On-Chip Clocking. |
|               |         |                                     | Updated Table 1-1, MachXO2 Family Selection Guide.<br>— Added XO2-4000U data.<br>— Removed HE and ZE device options for XO2-4000.<br>— Added 400-ball ftBGA.                                                    |
|               |         | Pinout Information                  | Updated the Pinout Information Summary section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400.                                                                                                         |
|               |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added BG400 package.                                                                                                                                       |
|               |         |                                     | Updated the Ordering Information section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400 part numbers.                                                                                                  |
| October 2014  | 2.7     | Ordering Information                | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free<br>(RoHS) Packaging section. Fixed typo in LCMXO2-2000ZE-<br>1UWG49ITR part number package.                                                  |
|               |         | Architecture                        | Updated the Supported Standards section. Added MIPI information to Table 2-12. Supported Input Standards and Table 2-13. Supported Output Standards.                                                            |
|               |         | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition.                                                                                                            |
|               |         |                                     | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition.                                                                                                           |
|               |         |                                     | Updated the sysCONFIG Port Timing Specifications section.<br>Updated INITN low time values.                                                                                                                     |
| July 2014     | 2.6     | DC and Switching<br>Characteristics | Updated sysIO Single-Ended DC Electrical Characteristics <sup>1, 2</sup> section.<br>Updated footnote 4.                                                                                                        |
|               |         |                                     | Updated Register-to-Register Performance section. Updated foot-<br>note.                                                                                                                                        |
|               |         | Ordering Information                | Updated UW49 package to UWG49 in MachXO2 Part Number Description.                                                                                                                                               |
|               |         |                                     | Updated LCMXO2-2000ZE-1UWG49CTR package in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging.                                                                                             |