# E. Kentice Semiconductor Corporation - <u>LCMXO2-640ZE-1TG100I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                          |
|--------------------------------|---------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 80                                                                              |
| Number of Logic Elements/Cells | 640                                                                             |
| Total RAM Bits                 | 18432                                                                           |
| Number of I/O                  | 78                                                                              |
| Number of Gates                | -                                                                               |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                   |
| Mounting Type                  | Surface Mount                                                                   |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                              |
| Package / Case                 | 100-LQFP                                                                        |
| Supplier Device Package        | 100-TQFP (14x14)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-640ze-1tg100i |
|                                |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Table 1-1. MachXO2™ Family Selection Guide

|                                                         |                    | XO2-256 | XO2-640 | XO2-640U <sup>1</sup> | XO2-1200 | XO2-1200U <sup>1</sup> | XO2-2000 | XO2-2000U1 | XO2-4000 | XO2-7000 |
|---------------------------------------------------------|--------------------|---------|---------|-----------------------|----------|------------------------|----------|------------|----------|----------|
| LUTs                                                    |                    | 256     | 640     | 640                   | 1280     | 1280                   | 2112     | 2112       | 4320     | 6864     |
| Distributed RAM (kbits)                                 |                    | 2       | 5       | 5                     | 10       | 10                     | 16       | 16         | 34       | 54       |
| EBR SRAM (kbits)                                        |                    | 0       | 18      | 64                    | 64       | 74                     | 74       | 92         | 92       | 240      |
| Number of EBR SR kbits/block)                           | AM Blocks (9       | 0       | 2       | 7                     | 7        | 8                      | 8        | 10         | 10       | 26       |
| UFM (kbits)                                             |                    | 0       | 24      | 64                    | 64       | 80                     | 80       | 96         | 96       | 256      |
| Device Options:                                         | HC <sup>2</sup>    | Yes     | Yes     | Yes                   | Yes      | Yes                    | Yes      | Yes        | Yes      | Yes      |
|                                                         | HE <sup>3</sup>    |         |         |                       |          |                        | Yes      | Yes        | Yes      | Yes      |
|                                                         | ZE <sup>4</sup>    | Yes     | Yes     |                       | Yes      |                        | Yes      |            | Yes      | Yes      |
| Number of PLLs                                          |                    | 0       | 0       | 1                     | 1        | 1                      | 1        | 2          | 2        | 2        |
| Hardened                                                | I2C                | 2       | 2       | 2                     | 2        | 2                      | 2        | 2          | 2        | 2        |
| Functions:                                              | SPI                | 1       | 1       | 1                     | 1        | 1                      | 1        | 1          | 1        | 1        |
|                                                         | Timer/Coun-<br>ter | 1       | 1       | 1                     | 1        | 1                      | 1        | 1          | 1        | 1        |
| Packages                                                | 1                  |         |         |                       |          | ю                      |          |            |          |          |
| 25-ball WLCSP⁵<br>(2.5 mm x 2.5 mm,                     | 0.4 mm)            |         |         |                       | 18       |                        |          |            |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5                | mm)                | 21      |         |                       | 21       |                        |          |            |          |          |
| 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 mm)         |                    | 40      | 40      |                       |          |                        |          |            |          |          |
| 49-ball WLCSP <sup>5</sup><br>(3.2 mm x 3.2 mm, 0.4 mm) |                    |         |         |                       |          |                        | 38       |            |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4                      | mm)                | 44      |         |                       |          |                        |          |            |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5                | mm)                |         |         |                       |          |                        |          |            | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                         |                    | 55      | 78      |                       | 79       |                        | 79       |            |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5                     | mm)                | 55      | 79      |                       | 104      |                        | 104      |            | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                         |                    |         |         | 107                   | 107      |                        | 111      |            | 114      | 114      |
| 184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5 mm)    |                    |         |         |                       |          |                        |          |            | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm)               |                    |         |         |                       |          |                        | 206      |            | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0 mm)               |                    |         |         |                       |          | 206                    | 206      |            | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0.8 mm)               |                    |         |         |                       |          |                        |          |            | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1                     | .0 mm)             |         |         |                       |          |                        |          | 278        | 278      | 334      |

1. Ultra high I/O device.

2. High performance with regulator – VCC = 2.5 V, 3.3 V

3. High performance without regulator  $-V_{CC} = 1.2 V$ 4. Low power without regulator  $-V_{CC} = 1.2 V$ 5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



#### Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices



### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.



### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | I   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)



#### Right Edge

The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode.

In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block.

Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)









### **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

# **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

| Table 2-9. | Input | Gearbox | Sianal List  |
|------------|-------|---------|--------------|
| 14010 2 01 | mpat  | acaison | orginal Eloc |

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |



# **DDR Memory Support**

Certain PICs on the right edge of MachXO2-640U, MachXO2-1200/U and larger devices, have additional circuitry to allow the implementation of DDR memory interfaces. There are two groups of 14 or 12 PIOs each on the right edge with additional circuitry to implement DDR memory interfaces. This capability allows the implementation of up to 16-bit wide memory interfaces. One PIO from each group contains a control element, the DQS Read/Write Block, to facilitate the generation of clock and control signals (DQSR90, DQSW90, DDRCLKPOL and DATAVALID). These clock and control signals are distributed to the other PIO in the group through dedicated low skew routing.

# **DQS Read Write Block**

Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock (referred to as DQS) is not free-running so this approach cannot be used. The DQS Read Write block provides the required clock alignment for DDR memory interfaces. DQSR90 and DQSW90 signals are generated by the DQS Read Write block from the DQS input.

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the read cycle) is unknown. The MachXO2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This circuit changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each read cycle for the correct clock polarity. Prior to the read operation in DDR memories, DQS is in tri-state (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit in the DQS Read Write block detects the first DQS rising edge after the preamble state and generates the DDRCLKPOL signal. This signal is used to control the polarity of the clock to the synchronizing registers.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration signals (6-bit bus) from a DLL on the right edge of the device. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.

# sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, SSTL, HSTL, LVDS, BLVDS, MLVDS and LVPECL.

Each bank is capable of supporting multiple I/O standards. In the MachXO2 devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) and referenced input buffers (SSTL and HSTL) are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own  $V_{CCIO}$ . In addition, each bank has a voltage reference,  $V_{REF}$  which allows the use of referenced input buffers independent of the bank  $V_{CCIO}$ .

MachXO2-256 and MachXO2-640 devices contain single-ended ratioed input buffers and single-ended output buffers with complementary outputs on all the I/O banks. Note that the single-ended input buffers on these devices do not contain PCI clamps. In addition to the single-ended I/O buffers these two devices also have differential and referenced input buffers on all I/Os. The I/Os are arranged in pairs, the two pads in the pair are described as "T" and "C", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.



### Figure 2-20. Embedded Function Block Interface



### Hardened I<sup>2</sup>C IP Core

Every MachXO2 device contains two I<sup>2</sup>C IP cores. These are the primary and secondary I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core.

When the IP core is configured as a master it will be able to control other devices on the  $I^2C$  bus through the interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Up to 400 kHz data transfer speed
- General call support
- Interface to custom logic through 8-bit WISHBONE interface



| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

# Power On Reset

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO0}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time (t<sub>REFRESH</sub>) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



# Programming and Erase Flash Supply Current – ZE Devices<sup>1, 2, 3, 4</sup>

| Symbol            | Parameter                      | Device        | Typ.⁵ | Units |
|-------------------|--------------------------------|---------------|-------|-------|
| I <sub>CC</sub>   | Core Power Supply              | LCMXO2-256ZE  | 13    | mA    |
|                   |                                | LCMXO2-640ZE  | 14    | mA    |
|                   |                                | LCMXO2-1200ZE | 15    | mA    |
|                   |                                | LCMXO2-2000ZE | 17    | mA    |
|                   |                                | LCMXO2-4000ZE | 18    | mA    |
|                   |                                | LCMXO2-7000ZE | 20    | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices   | 0     | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes all inputs are held at  $V_{\mbox{CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5. TJ = 25 °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO}$  = 2.5 V. Does not include pull-up/pull-down.



### BLVDS

The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

### Figure 3-2. BLVDS Multi-point Output Example



#### Table 3-2. BLVDS DC Conditions<sup>1</sup>

| Over Recommended | Operating | Conditions |
|------------------|-----------|------------|
|                  | operating | oonantions |

|                     |                             | Noi     |         |       |
|---------------------|-----------------------------|---------|---------|-------|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ohms  |
| R <sub>S</sub>      | Driver series resistance    | 80      | 80      | Ohms  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |
| V <sub>OH</sub>     | Output high voltage         | 1.376   | 1.480   | V     |
| V <sub>OL</sub>     | Output low voltage          | 1.124   | 1.020   | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.253   | 0.459   | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |
| I <sub>DC</sub>     | DC output current           | 11.236  | 10.204  | mA    |

1. For input buffer, see LVDS table.



# Typical Building Block Function Performance – ZE Devices<sup>1</sup>

### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –3 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 13.9      | ns    |
| 4:1 MUX         | 10.9      | ns    |
| 16:1 MUX        | 12.0      | ns    |

### **Register-to-Register Performance**

| Function                                                                     | –3 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           |       |
| 16:1 MUX                                                                     | 191       | MHz   |
| 16-bit adder                                                                 | 134       | MHz   |
| 16-bit counter                                                               | 148       | MHz   |
| 64-bit counter                                                               | 77        | MHz   |
| Embedded Memory Functions                                                    |           |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 90        | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 214       | MHz   |

1. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

# **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



|                        |                                  |                                    | -6       |           | -5        |       | -4      |         |                        |
|------------------------|----------------------------------|------------------------------------|----------|-----------|-----------|-------|---------|---------|------------------------|
| Parameter              | Description                      | Device                             | Min.     | Max.      | Min.      | Max.  | Min.    | Max.    | Units                  |
|                        |                                  | MachXO2-1200HC-HE                  | 0.41     |           | 0.48      |       | 0.55    | —       | ns                     |
|                        | Clock to Data Hold – PIO Input   | MachXO2-2000HC-HE                  | 0.42     |           | 0.49      |       | 0.56    | —       | ns                     |
| THPLL                  | Register                         | MachXO2-4000HC-HE                  | 0.43     |           | 0.50      |       | 0.58    | —       | ns                     |
|                        |                                  | MachXO2-7000HC-HE                  | 0.46     |           | 0.54      |       | 0.62    | —       | ns                     |
|                        |                                  | MachXO2-1200HC-HE                  | 2.88     |           | 3.19      | —     | 3.72    | —       | ns                     |
|                        | Clock to Data Setup – PIO        | MachXO2-2000HC-HE                  | 2.87     | —         | 3.18      | —     | 3.70    | —       | ns                     |
| <sup>I</sup> SU_DELPLL | Delav                            | MachXO2-4000HC-HE                  | 2.96     |           | 3.28      | —     | 3.81    | —       | ns                     |
|                        |                                  | MachXO2-7000HC-HE                  | 3.05     |           | 3.35      | —     | 3.87    | —       | ns                     |
|                        |                                  | MachXO2-1200HC-HE                  | -0.83    | —         | -0.83     | —     | -0.83   | —       | ns                     |
| +                      | Clock to Data Hold – PIO Input   | MachXO2-2000HC-HE                  | -0.83    | —         | -0.83     | —     | -0.83   | —       | ns                     |
| <sup>I</sup> H_DELPLL  | Register with Input Data Delay   | MachXO2-4000HC-HE                  | -0.87    | —         | -0.87     | —     | -0.87   | —       | ns                     |
|                        |                                  | MachXO2-7000HC-HE                  | -0.91    | —         | -0.91     | —     | -0.91   | —       | ns                     |
| Generic DDF            | RX1 Inputs with Clock and Data   | Aligned at Pin Using PC            | LK Pin   | for Cloc  | k Input - | GDDR  | K1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK       |                                    |          | 0.317     |           | 0.344 | —       | 0.368   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK        | All MachXO2 devices,               | 0.742    |           | 0.702     |       | 0.668   | —       | UI                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed           | all sides                          |          | 300       | —         | 250   | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency             |                                    |          | 150       | —         | 125   | —       | 104     | MHz                    |
| Generic DDF            | X1 Inputs with Clock and Data C  | Centered at Pin Using PC           | LK Pin f | or Clock  | Input –   | GDDRX | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK      |                                    | 0.566    |           | 0.560     |       | 0.538   | —       | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK        | All MachXO2 devices,               | 0.778    |           | 0.879     |       | 1.090   | —       | ns                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed           | all sides                          |          | 300       | —         | 250   | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency             |                                    |          | 150       | —         | 125   | —       | 104     | MHz                    |
| Generic DDF            | RX2 Inputs with Clock and Data   | Aligned at Pin Using PC            | LK Pin 1 | for Clock | < Input – | GDDR  | (2_RX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK       |                                    |          | 0.316     |           | 0.342 | —       | 0.364   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK        | MachXO2-640U,                      | 0.710    |           | 0.675     |       | 0.679   | —       | UI                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _        | 664       | _         | 554   | —       | 462     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency             | bottom side only <sup>11</sup>     |          | 332       | —         | 277   | —       | 231     | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                   |                                    |          | 166       | —         | 139   | —       | 116     | MHz                    |
| Generic DDF            | X2 Inputs with Clock and Data C  | Centered at Pin Using PC           | LK Pin f | or Clock  | Input –   | GDDRX | 2_RX.EC | LK.Cent | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK      |                                    | 0.233    |           | 0.219     |       | 0.198   | —       | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK        | MachXO2-640U                       | 0.287    | —         | 0.287     | —     | 0.344   | —       | ns                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _        | 664       | _         | 554   | —       | 462     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency             | bottom side only <sup>11</sup>     | —        | 332       | —         | 277   | —       | 231     | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                   | 1                                  | —        | 166       | —         | 139   | —       | 116     | MHz                    |



|                                                            |                                                                 |                                      | -6        |           | -6 -5     |        | -4      |         |                        |
|------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------|-----------|-----------|-----------|--------|---------|---------|------------------------|
| Parameter                                                  | Description                                                     | Device                               | Min.      | Max.      | Min.      | Max.   | Min.    | Max.    | Units                  |
| Generic DDF                                                | R4 Inputs with Clock and Data                                   | ligned at Pin Using PC               | LK Pin f  | or Clock  | Input –   | GDDRX  | 4_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                           | Input Data Valid After ECLK                                     |                                      | —         | 0.290     | _         | 0.320  | —       | 0.345   | UI                     |
| t <sub>DVE</sub>                                           | Input Data Hold After ECLK                                      | MachXO2-640U.                        | 0.739     | —         | 0.699     | —      | 0.703   | —       | UI                     |
| f <sub>DATA</sub>                                          | DDRX4 Serial Input Data<br>Speed                                | MachXO2-1200/U and larger devices,   | _         | 756       | _         | 630    | —       | 524     | Mbps                   |
| f <sub>DDRX4</sub>                                         | DDRX4 ECLK Frequency                                            | bottom side only.11                  | —         | 378       | _         | 315    | —       | 262     | MHz                    |
| f <sub>SCLK</sub>                                          | SCLK Frequency                                                  |                                      | _         | 95        | _         | 79     | —       | 66      | MHz                    |
| Generic DDF                                                | R4 Inputs with Clock and Data C                                 | entered at Pin Using PCI             | _K Pin fo | or Clock  | Input –   | GDDRX4 | 4_RX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                            | Input Data Setup Before ECLK                                    |                                      | 0.233     | —         | 0.219     | —      | 0.198   |         | ns                     |
| t <sub>HO</sub>                                            | Input Data Hold After ECLK                                      | MachXO2-640U,                        | 0.287     | —         | 0.287     | —      | 0.344   | —       | ns                     |
| f <sub>DATA</sub>                                          | DDRX4 Serial Input Data<br>Speed                                | MachXO2-1200/U and larger devices,   |           | 756       |           | 630    | —       | 524     | Mbps                   |
| f <sub>DDRX4</sub>                                         | DDRX4 ECLK Frequency                                            | bottom side only.11                  | _         | 378       | _         | 315    | —       | 262     | MHz                    |
| f <sub>SCLK</sub>                                          | SCLK Frequency                                                  |                                      | _         | 95        | _         | 79     | —       | 66      | MHz                    |
| 7:1 LVDS In                                                | puts (GDDR71_RX.ECLK.7:1) <sup>9,</sup>                         | 12                                   |           |           |           |        |         |         |                        |
| t <sub>DVA</sub>                                           | Input Data Valid After ECLK                                     |                                      |           | 0.290     |           | 0.320  | —       | 0.345   | UI                     |
| t <sub>DVE</sub>                                           | Input Data Hold After ECLK                                      | -                                    | 0.739     | —         | 0.699     | —      | 0.703   | —       | UI                     |
| f <sub>DATA</sub>                                          | DDR71 Serial Input Data<br>Speed                                | MachXO2-640U,<br>MachXO2-1200/U and  |           | 756       |           | 630    |         | 524     | Mbps                   |
| f <sub>DDR71</sub>                                         | DDR71 ECLK Frequency                                            | larger devices, bottom               | _         | 378       | _         | 315    | —       | 262     | MHz                    |
| f <sub>CLKIN</sub>                                         | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | Side Only.                           | -         | 108       | _         | 90     | _       | 75      | MHz                    |
| Generic DDR Outputs with Clock and Data Aligned at Pin Usi |                                                                 |                                      | LK Pin f  | for Clock | c Input – | GDDR   | (1_TX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>                                           | Output Data Invalid After CLK Output                            |                                      | _         | 0.520     | _         | 0.550  | _       | 0.580   | ns                     |
| t <sub>DIB</sub>                                           | Output Data Invalid Before<br>CLK Output                        | All MachXO2 devices,<br>all sides.   | _         | 0.520     | _         | 0.550  | _       | 0.580   | ns                     |
| f <sub>DATA</sub>                                          | DDRX1 Output Data Speed                                         |                                      | _         | 300       | _         | 250    |         | 208     | Mbps                   |
| f <sub>DDBX1</sub>                                         | DDRX1 SCLK frequency                                            |                                      |           | 150       | _         | 125    |         | 104     | MHz                    |
| Generic DDF                                                | Outputs with Clock and Data C                                   | entered at Pin Using PC              | LK Pin f  | or Clock  | Input –   | GDDRX  | 1_TX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>                                           | Output Data Valid Before CLK<br>Output                          |                                      | 1.210     | _         | 1.510     | _      | 1.870   | _       | ns                     |
| t <sub>DVA</sub>                                           | Output Data Valid After CLK<br>Output                           | All MachXO2 devices,                 | 1.210     | _         | 1.510     | _      | 1.870   | _       | ns                     |
| f <sub>DATA</sub>                                          | DDRX1 Output Data Speed                                         | all sides.                           | _         | 300       | _         | 250    | _       | 208     | Mbps                   |
| f <sub>DDRX1</sub>                                         | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                |                                      | _         | 150       | _         | 125    | _       | 104     | MHz                    |
| Generic DDF                                                | X2 Outputs with Clock and Data                                  | Aligned at Pin Using P               | CLK Pin   | for Cloc  | k Input   | GDDR   | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>                                           | Output Data Invalid After CLK Output                            |                                      | _         | 0.200     | _         | 0.215  | _       | 0.230   | ns                     |
| t <sub>DIB</sub>                                           | Output Data Invalid Before<br>CLK Output                        | MachXO2-640U,<br>MachXO2-1200/LL and |           | 0.200     |           | 0.215  |         | 0.230   | ns                     |
| f <sub>DATA</sub>                                          | DDRX2 Serial Output Data<br>Speed                               | larger devices, top side<br>only.    | _         | 664       | _         | 554    | _       | 462     | Mbps                   |
| f <sub>DDRX2</sub>                                         | DDRX2 ECLK frequency                                            | 1                                    | —         | 332       | _         | 277    | —       | 231     | MHz                    |
| f <sub>SCLK</sub>                                          | SCLK Frequency                                                  | 1                                    | —         | 166       | —         | 139    | —       | 116     | MHz                    |



|                        |                                          |                                                    | -3    |       | _     | 2     | -1    |       |       |
|------------------------|------------------------------------------|----------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter              | Description                              | Device                                             | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| LPDDR <sup>9, 12</sup> |                                          |                                                    | 1     |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    |       | 0.349 | _     | 0.381 | _     | 0.396 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.665 | _     | 0.630 |       | 0.613 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  |       | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | and larger devices, right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed           |                                                    | _     | 120   | _     | 110   | _     | 96    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    |       | 60    | —     | 55    | _     | 48    | MHz   |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                 |                                                    | 0     | 120   | 0     | 110   | 0     | 96    | Mbps  |
| DDR <sup>9, 12</sup>   | •                                        | •                                                  |       |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    |       | 0.347 | _     | 0.374 | _     | 0.393 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       | -                                                  | 0.665 | _     | 0.637 |       | 0.616 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  |       | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | right side only. <sup>13</sup>                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                |                                                    |       | 140   |       | 116   |       | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    | —     | 70    | —     | 58    | —     | 49    | MHz   |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate               |                                                    | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |
| DDR2 <sup>9, 12</sup>  |                                          | •                                                  |       |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    | _     | 0.372 | _     | 0.394 | _     | 0.410 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.690 | _     | 0.658 | _     | 0.618 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | and larger devices, right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                | 1                                                  | —     | 140   | —     | 116   | —     | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           | 1                                                  | —     | 70    | —     | 58    | —     | 49    | MHz   |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate           |                                                    | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0 pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.

5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} - t_{DVA} - 0.03 \text{ ns})/2$ .

7. The  $t_{SU_{DEL}}$  and  $t_{H_{DEL}}$  values use the SCLK\_ZERHOLD default step size. Each step is 167 ps (-3), 182 ps (-2), 195 ps (-1).

8. This number for general purpose usage. Duty cycle tolerance is +/-10%.

9. Duty cycle is +/-5% for system usage.

10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

11. High-speed DDR and LVDS not supported in SG32 (32-Pin QFN) packages.

12. Advance information for MachXO2 devices in 48 QFN packages.

13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



# **Pinout Information Summary**

|                                                           | MachXO2-256            |                        |             |             |              |                        | chXO2-6     | MachXO2-640U |          |
|-----------------------------------------------------------|------------------------|------------------------|-------------|-------------|--------------|------------------------|-------------|--------------|----------|
|                                                           | 32<br>QFN <sup>1</sup> | 48<br>QFN <sup>3</sup> | 64<br>ucBGA | 100<br>TQFP | 132<br>csBGA | 48<br>QFN <sup>3</sup> | 100<br>TQFP | 132<br>csBGA | 144 TQFP |
| General Purpose I/O per Bank                              | •                      |                        |             |             |              |                        |             | •            |          |
| Bank 0                                                    | 8                      | 10                     | 9           | 13          | 13           | 10                     | 18          | 19           | 27       |
| Bank 1                                                    | 2                      | 10                     | 12          | 14          | 14           | 10                     | 20          | 20           | 26       |
| Bank 2                                                    | 9                      | 10                     | 11          | 14          | 14           | 10                     | 20          | 20           | 28       |
| Bank 3                                                    | 2                      | 10                     | 12          | 14          | 14           | 10                     | 20          | 20           | 26       |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Total General Purpose Single Ended I/O                    | 21                     | 40                     | 44          | 55          | 55           | 40                     | 78          | 79           | 107      |
| Differential I/O per Bank                                 |                        |                        |             |             |              |                        |             |              |          |
| Bank 0                                                    | 4                      | 5                      | 5           | 7           | 7            | 5                      | 9           | 10           | 14       |
| Bank 1                                                    | 1                      | 5                      | 6           | 7           | 7            | 5                      | 10          | 10           | 13       |
| Bank 2                                                    | 4                      | 5                      | 5           | 7           | 7            | 5                      | 10          | 10           | 10       |
| Bank 3                                                    | 1                      | 5                      | 6           | 7           | 7            | 5                      | 10          | 10           | 13       |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Total General Purpose Differential I/O                    | 10                     | 20                     | 22          | 28          | 28           | 20                     | 39          | 40           | 54       |
|                                                           |                        |                        |             | _           | -            | -                      |             |              | -        |
| Dual Function I/O                                         | 22                     | 25                     | 27          | 29          | 29           | 25                     | 29          | 29           | 33       |
| High-speed Differential I/O                               | •                      |                        |             |             |              |                        |             | •            |          |
| Bank 0                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| Gearboxes                                                 |                        |                        |             |             |              |                        |             |              |          |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| DQS Groups                                                |                        |                        |             |             |              |                        |             | •            | •        |
| Bank 1                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 2        |
|                                                           |                        |                        |             |             |              |                        |             |              |          |
| VCCIO Pins                                                |                        |                        |             |             |              |                        |             |              |          |
| Bank 0                                                    | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 3        |
| Bank 1                                                    | 1                      | 1                      | 2           | 2           | 2            | 1                      | 2           | 2            | 3        |
| Bank 2                                                    | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 3        |
| Bank 3                                                    | 1                      | 1                      | 2           | 2           | 2            | 1                      | 2           | 2            | 3        |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
|                                                           | T                      | n                      | 1           |             | 1            |                        |             |              | 1        |
| VCC                                                       | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 4        |
| GND <sup>2</sup>                                          | 2                      | 1                      | 8           | 8           | 8            | 1                      | 8           | 10           | 12       |
| NC                                                        | 0                      | 0                      | 1           | 26          | 58           | 0                      | 3           | 32           | 8        |
| Reserved for Configuration                                | 1                      | 1                      | 1           | 1           | 1            | 1                      | 1           | 1            | 1        |
| Total Count of Bonded Pins                                | 32                     | 49                     | 64          | 100         | 132          | 49                     | 100         | 132          | 144      |

1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.

2. For 48 QFN package, exposed die pad is the device ground.

3. 48-pin QFN information is 'Advanced'.



# **For Further Information**

For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files.

# **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values.

### For Further Information

For further information regarding Thermal Management, refer to the following:

- Thermal Management document
- TN1198, Power Estimation and Management for MachXO2 Devices
- The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software



| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HE-6BG332C | 4320 | 1.2 V          | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HE-4FG484C | 4320 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HE-5FG484C | 4320 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HE-6FG484C | 4320 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HE-4TG144C  | 6864 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-5TG144C  | 6864 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-6TG144C  | 6864 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-4BG256C  | 6864 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-5BG256C  | 6864 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-6BG256C  | 6864 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-4FTG256C | 6864 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-5FTG256C | 6864 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-6FTG256C | 6864 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-4BG332C  | 6864 | 1.2 V          | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-5BG332C  | 6864 | 1.2 V          | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-6BG332C  | 6864 | 1.2 V          | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-4FG484C  | 6864 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HE-5FG484C  | 6864 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HE-6FG484C  | 6864 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | COM   |



| Date       | Version      | Section                             | Change Summary                                                                                                                                                                                                                                                                          |
|------------|--------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2016   | 3.2          | All                                 | Moved designation for 84 QFN package information from 'Advanced' to 'Final'.                                                                                                                                                                                                            |
|            |              | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 'Advanced' 48 QFN package.<br>— Revised footnote 6.<br>— Added footnote 9.                                                                                                               |
|            |              | DC and Switching<br>Characteristics | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Added footnote 12.                                                                                                                                                                                      |
|            |              |                                     | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Added footnote 12.                                                                                                                                                                                         |
|            |              | Pinout Information                  | Updated the Signal Descriptions section. Added information on GND signal.                                                                                                                                                                                                               |
|            |              |                                     | Updated the Pinout Information Summary section.<br>— Added 'Advanced' MachXO2-256 48 QFN values.<br>— Added 'Advanced' MachXO2-640 48 QFN values.<br>— Added footnote to GND.<br>— Added footnotes 2 and 3.                                                                             |
|            |              | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' SG48 package and revised footnote.                                                                                                                                                                             |
|            |              |                                     | Updated the Ordering Information section.<br>— Added part numbers for 'Advanced' QFN 48 package.                                                                                                                                                                                        |
| March 2016 | rch 2016 3.1 | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 32 QFN value for XO2-1200.<br>— Added 84 QFN (7 mm x 7 mm, 0.5 mm) package.<br>— Modified package name to 100-pin TQFP.<br>— Modified package name to 144-pin TQFP.<br>— Added footnote. |
|            |              | Architecture                        | Updated the Typical I/O Behavior During Power-up section. Removed reference to TN1202.                                                                                                                                                                                                  |
|            |              | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications section. Revised t <sub>DPPDONE</sub> and t <sub>DPPINIT</sub> Max. values per PCN 03A-16, released March 2016.                                                                                                                        |
|            |              | Pinout Information                  | Updated the Pinout Information Summary section.<br>— Added MachXO2-1200 32 QFN values.<br>— Added 'Advanced' MachXO2-4000 84 QFN values.                                                                                                                                                |
|            |              | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' QN84 package and footnote.                                                                                                                                                                                     |
|            |              |                                     | Updated the Ordering Information section.<br>— Added part numbers for 1280 LUTs QFN 32 package.<br>— Added part numbers for 4320 LUTs QFN 84 package.                                                                                                                                   |
| March 2015 | 3.0          | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Changed 64-ball ucBGA dimension.                                                                                                                                                               |
|            |              | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                                                                                                                                       |



| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                                                       |
|---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2011      | 01.3    | Multiple                            | Replaced "SED" with "SRAM CRC Error Detection" throughout the document.                                                                                                                                                                              |
|               |         | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table.                                                                                                                                                                                              |
|               |         | Pinout Information                  | Updated Pin Information Summary tables.                                                                                                                                                                                                              |
|               |         |                                     | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table.                                                                                                                                                                         |
| April 2011    | 01.2    | —                                   | Data sheet status changed from Advance to Preliminary.                                                                                                                                                                                               |
|               |         | Introduction                        | Updated MachXO2 Family Selection Guide table.                                                                                                                                                                                                        |
|               |         | Architecture                        | Updated Supported Input Standards table.                                                                                                                                                                                                             |
|               |         |                                     | Updated sysMEM Memory Primitives diagram.                                                                                                                                                                                                            |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. |
|               |         |                                     | Added VREF specifications to sysIO recommended operating condi-<br>tions.                                                                                                                                                                            |
|               |         |                                     | Updating timing information based on characterization.                                                                                                                                                                                               |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | Ordering Information                | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages.                                                                                                                                                                           |
|               |         |                                     | Added R1 device specifications.                                                                                                                                                                                                                      |
| January 2011  | 01.1    | All                                 | Included ultra-high I/O devices.                                                                                                                                                                                                                     |
|               |         | DC and Switching<br>Characteristics | Recommended Operating Conditions table – Added footnote 3.                                                                                                                                                                                           |
|               |         |                                     | DC Electrical Characteristics table – Updated data for $\rm I_{IL},  I_{IH},  V_{HYST}$ typical values updated.                                                                                                                                      |
|               |         |                                     | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |
|               |         |                                     | Generic DDRX4 Outputs with Clock and Data Aligned at Pin<br>(GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables<br>– Updated data for T <sub>DIA</sub> and T <sub>DIB.</sub>                                                              |
|               |         |                                     | Power-On-Reset Voltage Levels table - clarified note 3.                                                                                                                                                                                              |
|               |         |                                     | Clarified VCCIO related recommended operating conditions specifications.                                                                                                                                                                             |
|               |         |                                     | Added power supply ramp rate requirements.                                                                                                                                                                                                           |
|               |         |                                     | Added Power Supply Ramp Rates table.                                                                                                                                                                                                                 |
|               |         |                                     | Updated Programming/Erase Specifications table.                                                                                                                                                                                                      |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                                                                                   |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
| November 2010 | 01.0    | _                                   | Initial release.                                                                                                                                                                                                                                     |