

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                                 |
|--------------------------------|---------------------------------------------------------------------------------|
| Product Status                 | Active                                                                          |
| Number of LABs/CLBs            | 80                                                                              |
| Number of Logic Elements/Cells | 640                                                                             |
| Total RAM Bits                 | 18432                                                                           |
| Number of I/O                  | 79                                                                              |
| Number of Gates                | -                                                                               |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                   |
| Mounting Type                  | Surface Mount                                                                   |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                              |
| Package / Case                 | 132-LFBGA, CSPBGA                                                               |
| Supplier Device Package        | 132-CSPBGA (8x8)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-640ze-3mg132i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Table 1-1. MachXO2™ Family Selection Guide

| LUTs                                               |                       |     | XO2-640 | XO2-640U <sup>1</sup> | 702-1200 | 702-12000 | 702-2000 | 702-20000 | XU2-4000 | XO2-7000 |
|----------------------------------------------------|-----------------------|-----|---------|-----------------------|----------|-----------|----------|-----------|----------|----------|
| 2010                                               |                       | 256 | 640     | 640                   | 1280     | 1280      | 2112     | 2112      | 4320     | 6864     |
| Distributed RAM (kbi                               | stributed RAM (kbits) |     | 5       | 5                     | 10       | 10        | 16       | 16        | 34       | 54       |
| EBR SRAM (kbits)                                   |                       | 0   | 18      | 64                    | 64       | 74        | 74       | 92        | 92       | 240      |
| Number of EBR SRA<br>kbits/block)                  | M Blocks (9           | 0   | 2       | 7                     | 7        | 8         | 8        | 10        | 10       | 26       |
| UFM (kbits)                                        |                       | 0   | 24      | 64                    | 64       | 80        | 80       | 96        | 96       | 256      |
| Device Options:                                    | HC <sup>2</sup>       | Yes | Yes     | Yes                   | Yes      | Yes       | Yes      | Yes       | Yes      | Yes      |
|                                                    | HE <sup>3</sup>       |     |         |                       |          |           | Yes      | Yes       | Yes      | Yes      |
|                                                    | ZE <sup>4</sup>       | Yes | Yes     |                       | Yes      |           | Yes      |           | Yes      | Yes      |
| Number of PLLs                                     |                       | 0   | 0       | 1                     | 1        | 1         | 1        | 2         | 2        | 2        |
| Hardened                                           | I2C                   | 2   | 2       | 2                     | 2        | 2         | 2        | 2         | 2        | 2        |
| Functions:                                         | SPI                   | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
|                                                    | Timer/Coun-<br>ter    | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
| Packages                                           |                       |     |         |                       |          | ю         |          |           |          |          |
| 25-ball WLCSP⁵<br>(2.5 mm x 2.5 mm, 0              | .4 mm)                |     |         |                       | 18       |           |          |           |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5 m         | nm)                   | 21  |         |                       | 21       |           |          |           |          |          |
| 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 mm)    |                       | 40  | 40      |                       |          |           |          |           |          |          |
| 49-ball WLCSP⁵<br>(3.2 mm x 3.2 mm, 0              | .4 mm)                |     |         |                       |          |           | 38       |           |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4 m               | וm)                   | 44  |         |                       |          |           |          |           |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5 m         | וm)                   |     |         |                       |          |           |          |           | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                    |                       | 55  | 78      |                       | 79       |           | 79       |           |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5 m              | וm)                   | 55  | 79      |                       | 104      |           | 104      |           | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                    |                       |     |         | 107                   | 107      |           | 111      |           | 114      | 114      |
| 184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5 m | וm)                   |     |         |                       |          |           |          |           | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8              | 3 mm)                 |     |         |                       |          |           | 206      |           | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0              | ) mm)                 |     |         |                       |          | 206       | 206      |           | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0.8              | 3 mm)                 |     |         |                       |          |           |          |           | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1.0              | ) mm)                 |     |         |                       |          |           |          | 278       | 278      | 334      |

1. Ultra high I/O device.

2. High performance with regulator – VCC = 2.5 V, 3.3 V

3. High performance without regulator  $-V_{CC} = 1.2 V$ 4. Low power without regulator  $-V_{CC} = 1.2 V$ 5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



### Figure 2-3. PFU Block Diagram



### Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

|         | PFU Block               |                         |  |  |  |
|---------|-------------------------|-------------------------|--|--|--|
| Slice   | Resources               | Modes                   |  |  |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM      |  |  |  |

Table 2-1. Resources and Modes Available per Slice

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset           |  |
|-----------------|--|
| Clock           |  |
| Clock<br>Enable |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.



## Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support.



These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-16 shows a block diagram of the input gearbox.

### Figure 2-16. Input Gearbox





| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, ana-<br>log circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential<br>I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                        |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

## Power On Reset

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO0}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time (t<sub>REFRESH</sub>) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide.

### Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

### Dual Boot

MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

### Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide.

### TraceID

Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

## **Density Shifting**

The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files.



## Static Supply Current – ZE Devices<sup>1, 2, 3, 6</sup>

| Symbol            | Parameter                                                   | Device        | Typ. <sup>4</sup> | Units |
|-------------------|-------------------------------------------------------------|---------------|-------------------|-------|
|                   |                                                             | LCMXO2-256ZE  | 18                | μΑ    |
|                   |                                                             | LCMXO2-640ZE  | 28                | μΑ    |
| I                 | Core Power Supply                                           | LCMXO2-1200ZE | 56                | μΑ    |
| ICC               | Core Fower Supply                                           | LCMXO2-2000ZE | 80                | μA    |
|                   |                                                             | LCMXO2-4000ZE | 124               | μΑ    |
|                   |                                                             | LCMXO2-7000ZE | 189               | μΑ    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices   | 1                 | μΑ    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool.

# Static Power Consumption Contribution of Different Components – ZE Devices

The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool.

| Symbol              | Parameter                                     | Тур. | Units |
|---------------------|-----------------------------------------------|------|-------|
| I <sub>DCBG</sub>   | Bandgap DC power contribution                 | 101  | μΑ    |
| IDCPOR              | POR DC power contribution                     | 38   | μΑ    |
| IDCIOBANKCONTROLLER | DC power contribution per I/O bank controller | 143  | μΑ    |



|                        |                                          |                                                                         | _     | -6    | _     | -5    | _     | 4     |          |
|------------------------|------------------------------------------|-------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|----------|
| Parameter              | Description                              | Device                                                                  | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units    |
| LPDDR <sup>9, 12</sup> |                                          |                                                                         | l     |       | L     | I     |       | L     | <u> </u> |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                                         | _     | 0.369 | _     | 0.395 | _     | 0.421 | UI       |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                                         | 0.529 | _     | 0.530 | _     | 0.527 | _     | UI       |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U and                                                      | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI       |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | larger devices, right<br>side only. <sup>13</sup>                       | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI       |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed           |                                                                         | _     | 280   | _     | 250   | —     | 208   | Mbps     |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                                         |       | 140   | —     | 125   |       | 104   | MHz      |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                 |                                                                         | 0     | 280   | 0     | 250   | 0     | 208   | Mbps     |
| DDR <sup>9, 12</sup>   |                                          |                                                                         | •     |       |       |       |       |       |          |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      | MachXO2-1200/U and<br>larger devices, right<br>side only. <sup>13</sup> | _     | 0.350 | _     | 0.387 | _     | 0.414 | UI       |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                                         | 0.545 | _     | 0.538 | _     | 0.532 | _     | UI       |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output |                                                                         | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI       |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  |                                                                         | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI       |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                |                                                                         | —     | 300   | —     | 250   | —     | 208   | Mbps     |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                                         | —     | 150   | —     | 125   | —     | 104   | MHz      |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate               |                                                                         | N/A   | 300   | N/A   | 250   | N/A   | 208   | Mbps     |
| DDR2 <sup>9, 12</sup>  |                                          |                                                                         |       |       |       |       |       |       |          |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                                         | _     | 0.360 | _     | 0.378 | _     | 0.406 | UI       |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                                         | 0.555 | _     | 0.549 | _     | 0.542 | _     | UI       |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U and                                                      | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI       |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | larger devices, right side only. <sup>13</sup>                          | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI       |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                |                                                                         |       | 300   |       | 250   |       | 208   | Mbps     |
| f <sub>SCLK</sub>      | SCLK Frequency                           | 1                                                                       |       | 150   | _     | 125   |       | 104   | MHz      |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate           |                                                                         | N/A   | 300   | N/A   | 250   | N/A   | 208   | Mbps     |

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.

5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} - t_{DVA} - 0.03 \text{ ns})/2$ .

7. The  $t_{SU_{DEL}}$  and  $t_{H_{DEL}}$  values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (-6), 113 ps (-5), 120 ps (-4).

8. This number for general purpose usage. Duty cycle tolerance is +/- 10%.

9. Duty cycle is +/-5% for system usage.

10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

11. High-speed DDR and LVDS not supported in SG32 (32 QFN) packages.

12. Advance information for MachXO2 devices in 48 QFN packages.

13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



|                    |                                                                 |                                                                                          | _         | 3        | _         | 2      | _       | 1        |                              |
|--------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------|----------|-----------|--------|---------|----------|------------------------------|
| Parameter          | Description                                                     | Device                                                                                   | Min.      | Max.     | Min.      | Max.   | Min.    | Max.     | Units                        |
| Generic DDR4       | Inputs with Clock and Data Cer                                  | ntered at Pin Using PC                                                                   | LK Pin fo | or Clock | Input –   | GDDRX4 | RX.EC   | LK.Cent  | tered <sup>9, 12</sup>       |
| t <sub>SU</sub>    | Input Data Setup Before ECLK                                    |                                                                                          | 0.434     | —        | 0.535     | _      | 0.630   | —        | ns                           |
| t <sub>HO</sub>    | Input Data Hold After ECLK                                      | MachXO2-640U,                                                                            | 0.385     | —        | 0.395     | —      | 0.463   | —        | ns                           |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,                                                    | _         | 420      | _         | 352    |         | 292      | Mbps                         |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                            | bottom side only <sup>11</sup>                                                           | —         | 210      | —         | 176    | _       | 146      | MHz                          |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                                                                          |           | 53       |           | 44     |         | 37       | MHz                          |
|                    | uts – GDDR71_RX.ECLK.7.1 <sup>9, 12</sup>                       | 2                                                                                        |           |          |           |        |         |          |                              |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                     |                                                                                          | —         | 0.307    |           | 0.316  |         | 0.326    | UI                           |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                      |                                                                                          | 0.662     | —        | 0.650     |        | 0.649   |          | UI                           |
| f <sub>DATA</sub>  | DDR71 Serial Input Data<br>Speed                                | MachXO2-640U,<br>MachXO2-1200/U<br>and larger devices,<br>bottom side only <sup>11</sup> | _         | 420      | _         | 352    |         | 292      | Mbps                         |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                            |                                                                                          | —         | 210      | —         | 176    | —       | 146      | MHz                          |
| f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                                                                          | _         | 60       | _         | 50     | _       | 42       | MHz                          |
| Generic DDR        | Outputs with Clock and Data A                                   | ligned at Pin Using PC                                                                   | LK Pin f  | or Clock | k Input – | GDDRX  | 1_TX.S  | CLK.Aliç | <b>jned</b> <sup>9, 12</sup> |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                         | All MachXO2<br>devices, all sides                                                        | —         | 0.850    | —         | 0.910  | _       | 0.970    | ns                           |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        |                                                                                          | _         | 0.850    | _         | 0.910  |         | 0.970    | ns                           |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         |                                                                                          | —         | 140      | —         | 116    | _       | 98       | Mbps                         |
| f <sub>DDRX1</sub> | DDRX1 SCLK frequency                                            |                                                                                          | —         | 70       | —         | 58     | _       | 49       | MHz                          |
|                    | Outputs with Clock and Data Ce                                  | ntered at Pin Using PC                                                                   | LK Pin f  | or Clock | Input –   | GDDRX  | 1_TX.SC | LK.Cen   | tered <sup>9, 12</sup>       |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                          |                                                                                          | 2.720     | _        | 3.380     |        | 4.140   |          | ns                           |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                           | All MachXO2                                                                              | 2.720     |          | 3.380     | _      | 4.140   |          | ns                           |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         | devices, all sides                                                                       | —         | 140      | —         | 116    | —       | 98       | Mbps                         |
| f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                |                                                                                          | _         | 70       | _         | 58     | _       | 49       | MHz                          |
| Generic DDRX       | (2 Outputs with Clock and Data                                  | Aligned at Pin Using P                                                                   | CLK Pin   | for Cloc | k Input   | - GDDR | X2_TX.E | CLK.Ali  | gned <sup>9, 12</sup>        |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                         |                                                                                          |           | 0.270    |           | 0.300  |         | 0.330    | ns                           |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        | MachXO2-640U,<br>MachXO2-1200/U                                                          | _         | 0.270    | _         | 0.300  |         | 0.330    | ns                           |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                               | and larger devices,<br>top side only                                                     | _         | 280      | _         | 234    |         | 194      | Mbps                         |
| f <sub>DDRX2</sub> | DDRX2 ECLK frequency                                            |                                                                                          | _         | 140      | —         | 117    | _       | 97       | MHz                          |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                                                                          | —         | 70       | —         | 59     | —       | 49       | MHz                          |







### Figure 3-6. Receiver RX.CLK.Centered Waveforms



### Figure 3-7. Transmitter TX.CLK.Aligned Waveforms



Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms





## sysCLOCK PLL Timing (Continued)

### **Over Recommended Operating Conditions**

| Parameter              | Descriptions          | Conditions | Min. | Max. | Units      |
|------------------------|-----------------------|------------|------|------|------------|
| t <sub>ROTATE_WD</sub> | PHASESTEP Pulse Width |            | 4    | _    | VCO Cycles |

1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

2. Output clock is valid after  $t_{LOCK}$  for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide for more details.

5. At minimum  $f_{PFD}$  As the  $f_{PFD}$  increases the time will decrease to approximately 60% the value listed.

6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.

7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none.

8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.



## MachXO2 Oscillator Output Frequency

| Symbol                 | Parameter                                                                   | Min.    | Тур.  | Max     | Units |
|------------------------|-----------------------------------------------------------------------------|---------|-------|---------|-------|
| f                      | Oscillator Output Frequency (Commercial Grade Devices,<br>0 to 85°C)        | 125.685 | 133   | 140.315 | MHz   |
| MAX                    | Oscillator Output Frequency (Industrial Grade Devices,<br>–40 °C to 100 °C) | 124.355 | 133   | 141.645 | MHz   |
| t <sub>DT</sub>        | Output Clock Duty Cycle                                                     | 43      | 50    | 57      | %     |
| t <sub>OPJIT</sub> 1   | Output Clock Period Jitter                                                  | 0.01    | 0.012 | 0.02    | UIPP  |
| t <sub>STABLEOSC</sub> | STDBY Low to Oscillator Stable                                              | 0.01    | 0.05  | 0.1     | μs    |

1. Output Clock Period Jitter specified at 133 MHz. The values for lower frequencies will be smaller UIPP. The typical value for 133 MHz is 95 ps and for 2.08 MHz the typical value is 1.54 ns.

## MachXO2 Standby Mode Timing – HC/HE Devices

| Symbol              | Parameter                 | Device       | Min. | Тур. | Max | Units |
|---------------------|---------------------------|--------------|------|------|-----|-------|
| t <sub>PWRDN</sub>  | USERSTDBY High to Stop    | All          | _    | _    | 9   | ns    |
|                     |                           | LCMXO2-256   |      | _    |     | μs    |
|                     |                           | LCMXO2-640   |      | _    |     | μs    |
|                     |                           | LCMXO2-640U  |      | _    |     | μs    |
|                     |                           | LCMXO2-1200  | 20   | _    | 50  | μs    |
| t <sub>PWRUP</sub>  | USERSTDBY Low to Power Up | LCMXO2-1200U |      |      |     | μs    |
|                     |                           | LCMXO2-2000  |      | _    |     | μs    |
|                     |                           | LCMXO2-2000U |      | _    |     | μs    |
|                     |                           | LCMXO2-4000  |      | _    |     | μs    |
|                     |                           | LCMXO2-7000  |      | _    |     | μs    |
| t <sub>WSTDBY</sub> | USERSTDBY Pulse Width     | All          | 18   |      | —   | ns    |



## MachXO2 Standby Mode Timing – ZE Devices

| Symbol                  | Parameter                        | Device      | Min. | Тур. | Max | Units |
|-------------------------|----------------------------------|-------------|------|------|-----|-------|
| t <sub>PWRDN</sub>      | USERSTDBY High to Stop           | All         | _    | —    | 13  | ns    |
|                         |                                  | LCMXO2-256  |      | —    |     | μs    |
|                         |                                  | LCMXO2-640  |      | —    |     | μs    |
| +                       | USERSTDBY Low to Power Up        | LCMXO2-1200 | 20   | —    | 50  | μs    |
| <sup>t</sup> PWRUP      |                                  | LCMXO2-2000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-4000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-7000 |      | _    |     | μs    |
| t <sub>WSTDBY</sub>     | USERSTDBY Pulse Width            | All         | 19   |      |     | ns    |
| t <sub>BNDGAPSTBL</sub> | USERSTDBY High to Bandgap Stable | All         |      | —    | 15  | ns    |



## Flash Download Time<sup>1, 2</sup>

| Symbol               | Parameter                | Device       | Тур. | Units |
|----------------------|--------------------------|--------------|------|-------|
|                      |                          | LCMXO2-256   | 0.6  | ms    |
|                      |                          | LCMXO2-640   | 1.0  | ms    |
|                      |                          | LCMXO2-640U  | 1.9  | ms    |
|                      |                          | LCMXO2-1200  | 1.9  | ms    |
| t <sub>REFRESH</sub> | POR to Device I/O Active | LCMXO2-1200U | 1.4  | ms    |
|                      |                          | LCMXO2-2000  | 1.4  | ms    |
|                      |                          | LCMXO2-2000U | 2.4  | ms    |
|                      |                          | LCMXO2-4000  | 2.4  | ms    |
|                      |                          | LCMXO2-7000  | 3.8  | ms    |

1. Assumes sysMEM EBR initialized to an all zero pattern if they are used.

2. The Flash download time is measured starting from the maximum voltage of POR trip point.

## **JTAG Port Timing Specifications**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                |      | 25   | MHz   |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | —    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | —    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | —    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8    | —    | ns    |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | _    | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | _    | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               | _    | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | —    | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 20   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  |      | 25   | ns    |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144C  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-2TG144C  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-3TG144C  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-1BG256C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-2BG256C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-3BG256C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-1FTG256C | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-2FTG256C | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-3FTG256C | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-1BG332C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-2BG332C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-3BG332C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-1FG484C  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-2FG484C  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-3FG484C  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1TG100CR11             | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-2TG100CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-3TG100CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-1MG132CR11             | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-2MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-3MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-1TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-2TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-3TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200ZE-speed package CR1" are the same as the "LCMXO2-1200ZE-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



# High-Performance Commercial Grade Devices without Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HE-4TG100C  | 2112 | 1.2 V          | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HE-5TG100C  | 2112 | 1.2 V          | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HE-6TG100C  | 2112 | 1.2 V          | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HE-4TG144C  | 2112 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HE-5TG144C  | 2112 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HE-6TG144C  | 2112 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HE-4MG132C  | 2112 | 1.2 V          | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HE-5MG132C  | 2112 | 1.2 V          | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HE-6MG132C  | 2112 | 1.2 V          | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HE-4BG256C  | 2112 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HE-5BG256C  | 2112 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HE-6BG256C  | 2112 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HE-4FTG256C | 2112 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HE-5FTG256C | 2112 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HE-6FTG256C | 2112 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHE-4FG484C | 2112 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHE-5FG484C | 2112 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHE-6FG484C | 2112 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HE-4TG144C  | 4320 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HE-5TG144C  | 4320 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HE-6TG144C  | 4320 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HE-4MG132C  | 4320 | 1.2 V          | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HE-5MG132C  | 4320 | 1.2 V          | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HE-6MG132C  | 4320 | 1.2 V          | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HE-4BG256C  | 4320 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HE-4MG184C  | 4320 | 1.2 V          | -4    | Halogen-Free csBGA | 184   | COM   |
| LCMXO2-4000HE-5MG184C  | 4320 | 1.2 V          | -5    | Halogen-Free csBGA | 184   | COM   |
| LCMXO2-4000HE-6MG184C  | 4320 | 1.2 V          | -6    | Halogen-Free csBGA | 184   | COM   |
| LCMXO2-4000HE-5BG256C  | 4320 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HE-6BG256C  | 4320 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HE-4FTG256C | 4320 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HE-5FTG256C | 4320 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HE-6FTG256C | 4320 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HE-4BG332C  | 4320 | 1.2 V          | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HE-5BG332C  | 4320 | 1.2 V          | -5    | Halogen-Free caBGA | 332   | COM   |



### Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|-------------------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256ZE-1SG32I                    | 256               | 1.2 V          | -1    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-2SG32I                    | 256               | 1.2 V          | -2    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-3SG32I                    | 256               | 1.2 V          | -3    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-1UMG64I                   | 256               | 1.2 V          | -1    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-2UMG64I                   | 256               | 1.2 V          | -2    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-3UMG64I                   | 256               | 1.2 V          | -3    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-1TG100I                   | 256               | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-2TG100I                   | 256               | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-3TG100I                   | 256               | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-1MG132I                   | 256               | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256ZE-2MG132I                   | 256               | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256ZE-3MG132I                   | 256               | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
| LCMXO2-640ZE-1TG100I                   | 640               | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-2TG100I                   | 640               | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-3TG100I                   | 640               | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-1MG132I                   | 640               | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMX02-640ZE-2MG132I                   | 640               | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640ZE-3MG132I                   | 640               | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
|                                        | 0.0               |                |       |                    |       |       |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
| LCMXO2-1200ZE-1UWG25ITR1               | 1280              | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR50 <sup>3</sup> | <sup>3</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR1K              | <sup>2</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1SG32I                   | 1280              | 1.2 V          | -1    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-2SG32I                   | 1280              | 1.2 V          | -2    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-3SG32I                   | 1280              | 1.2 V          | -3    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-1TG100I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-2TG100I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-3TG100I                  | 1280              | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-1MG132I                  | 1280              | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-2MG132I                  | 1280              | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-3MG132I                  | 1280              | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-1TG144I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-2TG144I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-3TG144I                  | 1280              | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



| Part Number                            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000ZE-1UWG49ITR1               | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR50 <sup>3</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR1K <sup>2</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1TG100I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-2TG100I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-3TG100I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-1MG132I                  | 2112 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-2MG132I                  | 2112 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-3MG132I                  | 2112 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-1TG144I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-2TG144I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-3TG144I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-1BG256I                  | 2112 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-2BG256I                  | 2112 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-3BG256I                  | 2112 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-1FTG256I                 | 2112 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-2FTG256I                 | 2112 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-3FTG256I                 | 2112 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



## MachXO2 Family Data Sheet Supplemental Information

### April 2012

Data Sheet DS1035

### **For Further Information**

A variety of technical notes for the MachXO2 family are available on the Lattice web site.

- TN1198, Power Estimation and Management for MachXO2 Devices
- TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide
- TN1201, Memory Usage Guide for MachXO2 Devices
- TN1202, MachXO2 sysIO Usage Guide
- TN1203, Implementing High-Speed Interfaces with MachXO2 Devices
- TN1204, MachXO2 Programming and Configuration Usage Guide
- TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices
- TN1206, MachXO2 SRAM CRC Error Detection Usage Guide
- TN1207, Using TraceID in MachXO2 Devices
- TN1074, PCB Layout Recommendations for BGA Packages
- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology
- AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices
- AN8066, Boundary Scan Testability with Lattice sysIO Capability
- MachXO2 Device Pinout Files
- Thermal Management document
- · Lattice design tools

For further information on interface standards, refer to the following web sites:

- JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): www.jedec.org
- PCI: www.pcisig.com

<sup>© 2012</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date           | Version | Section                             | Change Summary                                                                                                                                                                              |
|----------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2014       | 2.5     | Architecture                        | Updated TransFR (Transparent Field Reconfiguration) section.<br>Updated TransFR description for PLL use during background Flash<br>programming.                                             |
| February 2014  | 02.4    | Introduction                        | Included the 49 WLCSP package in the MachXO2 Family Selection Guide table.                                                                                                                  |
|                |         | Architecture                        | Added information to Standby Mode and Power Saving Options sec-<br>tion.                                                                                                                    |
|                |         | Pinout Information                  | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.                                                                                                                        |
|                |         | Ordering Information                | Added UW49 package in MachXO2 Part Number Description.                                                                                                                                      |
|                |         |                                     | Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power<br>Commercial Grade Devices, Halogen Free (RoHS) Packaging sec-<br>tion.                                                               |
|                |         |                                     | Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power<br>Industrial Grade Devices, Halogen Free (RoHS) Packaging section.                                                                    |
| December 2013  | 02.3    | Architecture                        | Updated information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section.                                                                                                  |
|                |         | DC and Switching                    | Updated Static Supply Current – ZE Devices table.                                                                                                                                           |
|                |         | Characteristics                     | Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated $V_{IL}$ Max. (V) data for LVCMOS 25 and LVCMOS 28.                                                   |
|                |         |                                     | Updated $\rm V_{OS}$ test condition in sysIO Differential Electrical Characteristics - LVDS table.                                                                                          |
| September 2013 | 02.2    | Architecture                        | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.                                                                                                                          |
|                |         |                                     | Removed information on PDPR memory in RAM Mode section.                                                                                                                                     |
|                |         |                                     | Updated Supported Input Standards table.                                                                                                                                                    |
|                |         | DC and Switching<br>Characteristics | Updated Power-On-Reset Voltage Levels table.                                                                                                                                                |
| June 2013      | 02.1    | Architecture                        | Architecture Overview – Added information on the state of the register on power up and after configuration.                                                                                 |
|                |         |                                     | sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.                                                                                    |
|                |         | DC and Switching<br>Characteristics | Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 Exter-<br>nal Switching Characteristics – ZE Devices tables. |
|                |         |                                     | Power-On-Reset Voltage Levels table – Added symbols.                                                                                                                                        |