# E · / Fat ice Semiconductor Corporation - <u>LCMXO2-7000HC-4BG256I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 858                                                                              |
| Number of Logic Elements/Cells | 6864                                                                             |
| Total RAM Bits                 | 245760                                                                           |
| Number of I/O                  | 206                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 256-LFBGA                                                                        |
| Supplier Device Package        | 256-CABGA (14x14)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-7000hc-4bg256i |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Figure 2-17. Output Gearbox



More information on the output gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices.



Figure 2-18. MachXO2-1200U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 Banks



Figure 2-19. MachXO2-256, MachXO2-640/U and MachXO2-1200 Banks





#### Figure 2-20. Embedded Function Block Interface



### Hardened I<sup>2</sup>C IP Core

Every MachXO2 device contains two I<sup>2</sup>C IP cores. These are the primary and secondary I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core.

When the IP core is configured as a master it will be able to control other devices on the  $I^2C$  bus through the interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Up to 400 kHz data transfer speed
- General call support
- Interface to custom logic through 8-bit WISHBONE interface



#### Figure 2-21. PC Core Block Diagram



Table 2-15 describes the signals interfacing with the I<sup>2</sup>C cores.

 Table 2-15.
 PC Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. |
| i2c_sda     | Bi-directional | Bi-directional data line of the $l^2C$ core. The signal is an output when data is transmitted from the $l^2C$ core. The signal is an input when data is received into the $l^2C$ core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of $l^2C$ ports in each MachXO2 device.                          |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                  |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                          |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                         |

#### Hardened SPI IP Core

Every MachXO2 device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO2 devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



## Static Supply Current – HC/HE Devices<sup>1, 2, 3, 6</sup>

| Symbol            | Parameter                                            | Device         | Typ. <sup>4</sup> | Units |
|-------------------|------------------------------------------------------|----------------|-------------------|-------|
|                   |                                                      | LCMXO2-256HC   | 1.15              | mA    |
|                   |                                                      | LCMXO2-640HC   | 1.84              | mA    |
|                   |                                                      | LCMXO2-640UHC  | 3.48              | mA    |
|                   |                                                      | LCMXO2-1200HC  | 3.49              | mA    |
|                   | Core Power Supply                                    | LCMXO2-1200UHC | 4.80              | mA    |
|                   |                                                      | LCMXO2-2000HC  | 4.80              | mA    |
| 'CC               |                                                      | LCMXO2-2000UHC | 8.44              | mA    |
|                   |                                                      | LCMXO2-4000HC  | 8.45              | mA    |
|                   |                                                      | LCMXO2-7000HC  | 12.87             | mA    |
|                   |                                                      | LCMXO2-2000HE  | 1.39              | mA    |
|                   |                                                      | LCMXO2-4000HE  | 2.55              | mA    |
|                   |                                                      | LCMXO2-7000HE  | 4.06              | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>$V_{CCIO} = 2.5 V$ | All devices    | 0                 | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool.

# Programming and Erase Flash Supply Current – HC/HE Devices<sup>1, 2, 3, 4</sup>

| Symbol            | Parameter                      | Device         | Typ.⁵ | Units |
|-------------------|--------------------------------|----------------|-------|-------|
|                   |                                | LCMXO2-256HC   | 14.6  | mA    |
|                   |                                | LCMXO2-640HC   | 16.1  | mA    |
|                   |                                | LCMXO2-640UHC  | 18.8  | mA    |
|                   |                                | LCMXO2-1200HC  | 18.8  | mA    |
|                   |                                | LCMXO2-1200UHC | 22.1  | mA    |
|                   |                                | LCMXO2-2000HC  | 22.1  | mA    |
| I <sub>CC</sub>   | Core Power Supply              | LCMXO2-2000UHC | 26.8  | mA    |
|                   |                                | LCMXO2-4000HC  | 26.8  | mA    |
|                   |                                | LCMXO2-7000HC  | 33.2  | mA    |
|                   |                                | LCMXO2-2000HE  | 18.3  | mA    |
|                   |                                | LCMXO2-2000UHE | 20.4  | mA    |
|                   |                                | LCMXO2-4000HE  | 20.4  | mA    |
|                   |                                | LCMXO2-7000HE  | 23.9  | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices    | 0     | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes all inputs are held at  $V_{CCIO}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5.  $T_J = 25$  °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO} = 2.5$  V. Does not include pull-up/pull-down.



| Input/Output<br>Standard | V <sub>IL</sub>       |                        | V <sub>IH</sub>        |          | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max. <sup>4</sup> | I <sub>OH</sub> Max.⁴ |
|--------------------------|-----------------------|------------------------|------------------------|----------|----------------------|----------------------|-----------------------------------|-----------------------|
|                          | Min. (V) <sup>3</sup> | Max. (V)               | Min. (V)               | Max. (V) | ς(Λ)                 | (V)                  | ິ(mA)                             | (mA)                  |
| LVCMOS10R25              | -0.3                  | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6      | 0.40                 | NA Open<br>Drain     | 16, 12, 8, 4                      | NA Open<br>Drain      |

MachXO2 devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO2 devices do not meet the relevant JEDEC specification are documented in the table below.

2. MachXO2 devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to please refer to TN1202, MachXO2 sysIO Usage Guide.

3. The dual function I<sup>2</sup>C pins SCL and SDA are limited to a  $V_{IL}$  min of -0.25 V or to -0.3 V with a duration of <10 ns.

4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software.

| Input Standard | V <sub>CCIO</sub> (V) | V <sub>IL</sub> Max. (V) |
|----------------|-----------------------|--------------------------|
| LVCMOS 33      | 1.5                   | 0.685                    |
| LVCMOS 25      | 1.5                   | 0.687                    |
| LVCMOS 18      | 1.5                   | 0.655                    |

### sysIO Differential Electrical Characteristics

The LVDS differential output buffers are available on the top side of MachXO2-640U, MachXO2-1200/U and higher density devices in the MachXO2 PLD family.

#### LVDS

#### Over Recommended Operating Conditions

| Parameter<br>Symbol | Parameter Description                          | Test Conditions                                                | Min.  | Тур.  | Max.  | Units |
|---------------------|------------------------------------------------|----------------------------------------------------------------|-------|-------|-------|-------|
| V                   | Input Voltage                                  | V <sub>CCIO</sub> = 3.3 V                                      | 0     |       | 2.605 | V     |
| VINB VINM           | input voltage                                  | V <sub>CCIO</sub> = 2.5 V                                      | 0     |       | 2.05  | V     |
| V <sub>THD</sub>    | Differential Input Threshold                   |                                                                | ±100  |       |       | mV    |
| V                   | Input Common Mode Voltage                      | V <sub>CCIO</sub> = 3.3 V                                      | 0.05  |       | 2.6   | V     |
| V CM                | input common mode voltage                      | V <sub>CCIO</sub> = 2.5 V                                      | 0.05  |       | 2.0   | V     |
| I <sub>IN</sub>     | Input current                                  | Power on                                                       | _     |       | ±10   | μΑ    |
| V <sub>OH</sub>     | Output high voltage for $V_{OP}$ or $V_{OM}$   | R <sub>T</sub> = 100 Ohm                                       | _     | 1.375 | _     | V     |
| V <sub>OL</sub>     | Output low voltage for $V_{OP}$ or $V_{OM}$    | R <sub>T</sub> = 100 Ohm                                       | 0.90  | 1.025 | _     | V     |
| V <sub>OD</sub>     | Output voltage differential                    | (V <sub>OP</sub> - V <sub>OM</sub> ), R <sub>T</sub> = 100 Ohm | 250   | 350   | 450   | mV    |
| $\Delta V_{OD}$     | Change in V <sub>OD</sub> between high and low |                                                                | _     |       | 50    | mV    |
| V <sub>OS</sub>     | Output voltage offset                          | $(V_{OP} + V_{OM})/2, R_{T} = 100 \text{ Ohm}$                 | 1.125 | 1.20  | 1.395 | V     |
| $\Delta V_{OS}$     | Change in V <sub>OS</sub> between H and L      |                                                                | _     | _     | 50    | mV    |
| I <sub>OSD</sub>    | Output short circuit current                   | V <sub>OD</sub> = 0 V driver outputs shorted                   | _     |       | 24    | mA    |



### RSDS

The MachXO2 family supports the differential RSDS standard. The output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Use LVDS25E mode with suggested resistors for RSDS operation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



#### Figure 3-4. RSDS (Reduced Swing Differential Standard)

#### Table 3-4. RSDS DC Conditions

| Parameter         | Description                 | Typical | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 294     | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 121     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.35    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.15    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.20    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25    | V     |
| Z <sub>BACK</sub> | Back impedance              | 101.5   | Ohms  |
| I <sub>DC</sub>   | DC output current           | 3.66    | mA    |



|                        |                                          |                                                   | -     | -6    |       | -5 –4 |       | -4    |       |
|------------------------|------------------------------------------|---------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter              | Description                              | Device                                            | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| LPDDR <sup>9, 12</sup> | ·                                        | ·                                                 |       |       | •     | •     |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                   | _     | 0.369 | _     | 0.395 | _     | 0.421 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                   | 0.529 | _     | 0.530 | _     | 0.527 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U and                                | 0.25  | _     | 0.25  |       | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | larger devices, right<br>side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed           |                                                   | _     | 280   | _     | 250   | _     | 208   | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                   |       | 140   | —     | 125   | —     | 104   | MHz   |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                 |                                                   | 0     | 280   | 0     | 250   | 0     | 208   | Mbps  |
| DDR <sup>9, 12</sup>   | •                                        |                                                   |       |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                   | _     | 0.350 | _     | 0.387 | _     | 0.414 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                   | 0.545 | _     | 0.538 |       | 0.532 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U and larger devices, right          | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | side only. <sup>13</sup>                          | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                |                                                   |       | 300   | —     | 250   | —     | 208   | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                   |       | 150   | —     | 125   | —     | 104   | MHz   |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate               |                                                   | N/A   | 300   | N/A   | 250   | N/A   | 208   | Mbps  |
| DDR2 <sup>9, 12</sup>  |                                          |                                                   |       |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                   | _     | 0.360 | _     | 0.378 | _     | 0.406 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                   | 0.555 | _     | 0.549 | _     | 0.542 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U and                                | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | larger devices, right side only. <sup>13</sup>    | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                | 1                                                 | —     | 300   | —     | 250   | —     | 208   | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           | 1                                                 | —     | 150   | —     | 125   | —     | 104   | MHz   |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate           |                                                   | N/A   | 300   | N/A   | 250   | N/A   | 208   | Mbps  |

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.

5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} - t_{DVA} - 0.03 \text{ ns})/2$ .

7. The  $t_{SU_{DEL}}$  and  $t_{H_{DEL}}$  values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (-6), 113 ps (-5), 120 ps (-4).

8. This number for general purpose usage. Duty cycle tolerance is +/- 10%.

9. Duty cycle is +/-5% for system usage.

10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

11. High-speed DDR and LVDS not supported in SG32 (32 QFN) packages.

12. Advance information for MachXO2 devices in 48 QFN packages.

13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



|                        |                                  |                                       | -        | -3 -2     |           | 2 –1  |         |         |                        |
|------------------------|----------------------------------|---------------------------------------|----------|-----------|-----------|-------|---------|---------|------------------------|
| Parameter              | Description                      | Device                                | Min.     | Max.      | Min.      | Max.  | Min.    | Max.    | Units                  |
|                        |                                  | MachXO2-1200ZE                        | 0.66     | —         | 0.68      |       | 0.80    |         | ns                     |
| t <sub>HPLL</sub>      | Clock to Data Hold – PIO Input   | MachXO2-2000ZE                        | 0.68     | —         | 0.70      |       | 0.83    |         | ns                     |
|                        | Register                         | MachXO2-4000ZE                        | 0.68     | —         | 0.71      |       | 0.84    |         | ns                     |
|                        |                                  | MachXO2-7000ZE                        | 0.73     | —         | 0.74      | —     | 0.87    | —       | ns                     |
|                        |                                  | MachXO2-1200ZE                        | 5.14     | —         | 5.69      | —     | 6.20    | —       | ns                     |
|                        | Clock to Data Setup – PIO        | MachXO2-2000ZE                        | 5.11     | —         | 5.67      | —     | 6.17    | —       | ns                     |
| <sup>I</sup> SU_DELPLL | Delav                            | MachXO2-4000ZE                        | 5.27     | —         | 5.84      |       | 6.35    | —       | ns                     |
|                        |                                  | MachXO2-7000ZE                        | 5.15     | —         | 5.71      | —     | 6.23    | —       | ns                     |
|                        |                                  | MachXO2-1200ZE                        | -1.36    | —         | -1.36     | —     | -1.36   | —       | ns                     |
|                        | Clock to Data Hold – PIO Input   | MachXO2-2000ZE                        | -1.35    | —         | -1.35     |       | -1.35   | —       | ns                     |
| <sup>I</sup> H_DELPLL  | Register with Input Data Delay   | MachXO2-4000ZE                        | -1.43    | —         | -1.43     | —     | -1.43   | —       | ns                     |
|                        |                                  | MachXO2-7000ZE                        | -1.41    | —         | -1.41     | —     | -1.41   | —       | ns                     |
| Generic DDR            | X1 Inputs with Clock and Data A  | ligned at Pin Using PO                | CLK Pin  | for Cloc  | k Input - | GDDR  | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK       |                                       | _        | 0.382     |           | 0.401 |         | 0.417   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK        | All MachXO2                           | 0.670    | —         | 0.684     |       | 0.693   | —       | UI                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed           | devices, all sides                    | _        | 140       |           | 116   | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency             |                                       | _        | 70        |           | 58    | —       | 49      | MHz                    |
| Generic DDR            | X1 Inputs with Clock and Data Ce | entered at Pin Using PC               | LK Pin f | for Clock | Input –   | GDDRX | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK      |                                       | 1.319    | —         | 1.412     |       | 1.462   | —       | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK        | All MachXO2                           | 0.717    | —         | 1.010     | —     | 1.340   | —       | ns                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed           | devices, all sides                    | —        | 140       | —         | 116   | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency             |                                       | —        | 70        | —         | 58    | —       | 49      | MHz                    |
| Generic DDR            | X2 Inputs with Clock and Data A  | ligned at Pin Using PO                | CLK Pin  | for Cloc  | k Input - | GDDR) | (2_RX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK       |                                       | _        | 0.361     |           | 0.346 | _       | 0.334   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK        | MachXO2-640U,                         | 0.602    | —         | 0.625     |       | 0.648   | —       | UI                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | —        | 280       | —         | 234   | —       | 194     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency             | bottom side only <sup>11</sup>        |          | 140       | —         | 117   |         | 97      | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                   |                                       |          | 70        |           | 59    |         | 49      | MHz                    |
| Generic DDR            | X2 Inputs with Clock and Data Ce | entered at Pin Using PC               | LK Pin f | for Clock | Input –   | GDDRX | 2_RX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK      |                                       | 0.472    | —         | 0.672     |       | 0.865   |         | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK        | MachXO2-640U,                         | 0.363    | —         | 0.501     | —     | 0.743   | —       | ns                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _        | 280       | _         | 234   | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency             | bottom side only"                     |          | 140       | —         | 117   |         | 97      | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                   |                                       |          | 70        |           | 59    |         | 49      | MHz                    |
| Generic DDR            | 4 Inputs with Clock and Data A   | ligned at Pin Using PC                | LK Pin   | for Cloc  | k Input - | GDDRX | 4_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After ECLK      |                                       | —        | 0.307     |           | 0.316 |         | 0.326   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After ECLK       | MachXO2-640U.                         | 0.662    | —         | 0.650     |       | 0.649   | —       | UI                     |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _        | 420       | _         | 352   | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency             | bottom side only <sup>11</sup>        | —        | 210       | —         | 176   | —       | 146     | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                   | 1                                     | —        | 53        | —         | 44    | —       | 37      | MHz                    |









# Signal Descriptions (Cont.)

| Signal Name | I/O | Descriptions                                                                                                                                                                                                  |
|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INITN       | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, or when reserved as INITn in user mode, this pin has an active pull-up.                                                   |
| DONE        | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. During configuration, or when reserved as DONE in user mode, this pin has an active pull-up. |
| MCLK/CCLK   | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes.                                                  |
| SN          | I   | Slave SPI active low chip select input.                                                                                                                                                                       |
| CSSPIN      | I/O | Master SPI active low chip select output.                                                                                                                                                                     |
| SI/SPISI    | I/O | Slave SPI serial data input and master SPI serial data output.                                                                                                                                                |
| SO/SPISO    | I/O | Slave SPI serial data output and master SPI serial data input.                                                                                                                                                |
| SCL         | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output.                                                                                                                                  |
| SDA         | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output.                                                                                                                                    |



|                                                           | MachXO2-4000 |              |             |              |              |              |              |              |
|-----------------------------------------------------------|--------------|--------------|-------------|--------------|--------------|--------------|--------------|--------------|
|                                                           | 84<br>QFN    | 132<br>csBGA | 144<br>TQFP | 184<br>csBGA | 256<br>caBGA | 256<br>ftBGA | 332<br>caBGA | 484<br>fpBGA |
| General Purpose I/O per Bank                              |              |              |             |              |              |              |              |              |
| Bank 0                                                    | 27           | 25           | 27          | 37           | 50           | 50           | 68           | 70           |
| Bank 1                                                    | 10           | 26           | 29          | 37           | 52           | 52           | 68           | 68           |
| Bank 2                                                    | 22           | 28           | 29          | 39           | 52           | 52           | 70           | 72           |
| Bank 3                                                    | 0            | 7            | 9           | 10           | 16           | 16           | 24           | 24           |
| Bank 4                                                    | 9            | 8            | 10          | 12           | 16           | 16           | 16           | 16           |
| Bank 5                                                    | 0            | 10           | 10          | 15           | 20           | 20           | 28           | 28           |
| Total General Purpose Single Ended I/O                    | 68           | 104          | 114         | 150          | 206          | 206          | 274          | 278          |
| Differential I/O per Bank                                 |              |              |             |              |              |              |              |              |
| Bank 0                                                    | 13           | 13           | 14          | 18           | 25           | 25           | 34           | 35           |
| Bank 1                                                    | 4            | 13           | 14          | 18           | 26           | 26           | 34           | 34           |
| Bank 2                                                    | 11           | 14           | 14          | 19           | 26           | 26           | 35           | 36           |
| Bank 3                                                    | 0            | 3            | 4           | 4            | 8            | 8            | 12           | 12           |
| Bank 4                                                    | 4            | 4            | 5           | 6            | 8            | 8            | 8            | 8            |
| Bank 5                                                    | 0            | 5            | 5           | 7            | 10           | 10           | 14           | 14           |
| Total General Purpose Differential I/O                    | 32           | 52           | 56          | 72           | 103          | 103          | 137          | 139          |
|                                                           |              |              |             |              |              |              |              |              |
| Dual Function I/O                                         | 28           | 37           | 37          | 37           | 37           | 37           | 37           | 37           |
| High-speed Differential I/O                               |              |              |             |              |              |              |              |              |
| Bank 0                                                    | 8            | 8            | 9           | 8            | 18           | 18           | 18           | 18           |
| Gearboxes                                                 |              |              |             |              | -            |              |              | -            |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 8            | 8            | 9           | 9            | 18           | 18           | 18           | 18           |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 11           | 14           | 14          | 12           | 18           | 18           | 18           | 18           |
| DQS Groups                                                |              |              |             | -            |              |              |              |              |
| Bank 1                                                    | 1            | 2            | 2           | 2            | 2            | 2            | 2            | 2            |
| VCCIO Pins                                                |              |              |             |              |              |              |              |              |
| Bank 0                                                    | 3            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 1                                                    | 1            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 2                                                    | 2            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |
| Bank 3                                                    | 1            | 1            | 1           | 1            | 1            | 1            | 2            | 3            |
| Bank 4                                                    | 1            | 1            | 1           | 1            | 2            | 2            | 1            | 4            |
| Bank 5                                                    | 1            | 1            | 1           | 1            | 1            | 1            | 2            | 3            |
|                                                           |              |              |             |              |              |              |              |              |
| VCC                                                       | 4            | 4            | 4           | 4            | 8            | 8            | 8            | 12           |
| GND                                                       | 4            | 10           | 12          | 16           | 24           | 24           | 27           | 48           |
| NC                                                        | 1            | 1            | 1           | 1            | 1            | 1            | 5            | 105          |
| Reserved for configuration                                | 1            | 1            | 1           | 1            | 1            | 1            | 1            | 1            |
| Total Count of Bonded Pins                                | 84           | 132          | 144         | 184          | 256          | 256          | 332          | 484          |





\_

|                                                           | MachXO2-7000 |           |           |           |           |           |
|-----------------------------------------------------------|--------------|-----------|-----------|-----------|-----------|-----------|
|                                                           | 144 TQFP     | 256 caBGA | 256 ftBGA | 332 caBGA | 400 caBGA | 484 fpBGA |
| General Purpose I/O per Bank                              |              |           |           |           |           |           |
| Bank 0                                                    | 27           | 50        | 50        | 68        | 83        | 82        |
| Bank 1                                                    | 29           | 52        | 52        | 70        | 84        | 84        |
| Bank 2                                                    | 29           | 52        | 52        | 70        | 84        | 84        |
| Bank 3                                                    | 9            | 16        | 16        | 24        | 28        | 28        |
| Bank 4                                                    | 10           | 16        | 16        | 16        | 24        | 24        |
| Bank 5                                                    | 10           | 20        | 20        | 30        | 32        | 32        |
| Total General Purpose Single Ended I/O                    | 114          | 206       | 206       | 278       | 335       | 334       |
|                                                           |              |           |           |           |           |           |
| Differential I/O per Bank                                 |              |           |           |           |           |           |
| Bank 0                                                    | 14           | 25        | 25        | 34        | 42        | 41        |
| Bank 1                                                    | 14           | 26        | 26        | 35        | 42        | 42        |
| Bank 2                                                    | 14           | 26        | 26        | 35        | 42        | 42        |
| Bank 3                                                    | 4            | 8         | 8         | 12        | 14        | 14        |
| Bank 4                                                    | 5            | 8         | 8         | 8         | 12        | 12        |
| Bank 5                                                    | 5            | 10        | 10        | 15        | 16        | 16        |
| Total General Purpose Differential I/O                    | 56           | 103       | 103       | 139       | 168       | 167       |
|                                                           |              |           |           |           |           |           |
| Dual Function I/O                                         | 37           | 37        | 37        | 37        | 37        | 37        |
| High-speed Differential I/O                               |              | •         |           |           |           |           |
| Bank 0                                                    | 9            | 20        | 20        | 21        | 21        | 21        |
| Gearboxes                                                 |              |           |           |           |           |           |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 9            | 20        | 20        | 21        | 21        | 21        |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 14           | 20        | 20        | 21        | 21        | 21        |
| DQS Groups                                                |              |           |           |           |           |           |
| Bank 1                                                    | 2            | 2         | 2         | 2         | 2         | 2         |
|                                                           |              |           |           |           |           |           |
| VCCIO Pins                                                |              |           |           |           |           |           |
| Bank 0                                                    | 3            | 4         | 4         | 4         | 5         | 10        |
| Bank 1                                                    | 3            | 4         | 4         | 4         | 5         | 10        |
| Bank 2                                                    | 3            | 4         | 4         | 4         | 5         | 10        |
| Bank 3                                                    | 1            | 1         | 1         | 2         | 2         | 3         |
| Bank 4                                                    | 1            | 2         | 2         | 1         | 2         | 4         |
| Bank 5                                                    | 1            | 1         | 1         | 2         | 2         | 3         |
|                                                           |              |           |           |           |           |           |
| VCC                                                       | 4            | 8         | 8         | 8         | 10        | 12        |
| GND                                                       | 12           | 24        | 24        | 27        | 33        | 48        |
| NC                                                        | 1            | 1         | 1         | 1         | 0         | 49        |
| Reserved for Configuration                                | 1            | 1         | 1         | 1         | 1         | 1         |
| Total Count of Bonded Pins                                | 144          | 256       | 256       | 332       | 400       | 484       |



### **For Further Information**

For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files.

### **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values.

### For Further Information

For further information regarding Thermal Management, refer to the following:

- Thermal Management document
- TN1198, Power Estimation and Management for MachXO2 Devices
- The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software



# MachXO2 Family Data Sheet Ordering Information

March 2017

Data Sheet DS1035

### MachXO2 Part Number Description



© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144C  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-2TG144C  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-3TG144C  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-1BG256C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-2BG256C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-3BG256C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-1FTG256C | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-2FTG256C | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-3FTG256C | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-1BG332C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-2BG332C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-3BG332C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-1FG484C  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-2FG484C  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-3FG484C  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1TG100CR11             | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-2TG100CR11             | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-3TG100CR11             | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-1MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-2MG132CR11             | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-3MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-1TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-2TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-3TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200ZE-speed package CR1" are the same as the "LCMXO2-1200ZE-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHC-4FG484C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-5FG484C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-6FG484C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84C   | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-5QN84C   | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-6QN84C   | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-4MG132C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-5MG132C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-6MG132C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-4TG144C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-5TG144C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-6TG144C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-4BG256C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-5BG256C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-6BG256C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-4FTG256C | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-5FTG256C | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-6FTG256C | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-4BG332C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-5BG332C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-6BG332C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-4FG484C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-5FG484C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-6FG484C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |



| Date               | Version                             | Section                                                                                                                                   | Change Summary                                                                                                                                                                              |
|--------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2014           | 2.5                                 | Architecture                                                                                                                              | Updated TransFR (Transparent Field Reconfiguration) section.<br>Updated TransFR description for PLL use during background Flash<br>programming.                                             |
| February 2014      | 02.4                                | Introduction                                                                                                                              | Included the 49 WLCSP package in the MachXO2 Family Selection Guide table.                                                                                                                  |
|                    |                                     | Architecture                                                                                                                              | Added information to Standby Mode and Power Saving Options sec-<br>tion.                                                                                                                    |
|                    |                                     | Pinout Information                                                                                                                        | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.                                                                                                                        |
|                    |                                     | Ordering Information                                                                                                                      | Added UW49 package in MachXO2 Part Number Description.                                                                                                                                      |
|                    |                                     |                                                                                                                                           | Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power<br>Commercial Grade Devices, Halogen Free (RoHS) Packaging sec-<br>tion.                                                               |
|                    |                                     |                                                                                                                                           | Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power<br>Industrial Grade Devices, Halogen Free (RoHS) Packaging section.                                                                    |
| December 2013 02.3 | Architecture                        | Updated information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section.                                                |                                                                                                                                                                                             |
|                    | DC and Switching<br>Characteristics | Updated Static Supply Current – ZE Devices table.                                                                                         |                                                                                                                                                                                             |
|                    |                                     | Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated $V_{IL}$ Max. (V) data for LVCMOS 25 and LVCMOS 28. |                                                                                                                                                                                             |
|                    |                                     |                                                                                                                                           | Updated $\rm V_{OS}$ test condition in sysIO Differential Electrical Characteristics - LVDS table.                                                                                          |
| September 2013     | 02.2                                | Architecture                                                                                                                              | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.                                                                                                                          |
|                    |                                     | Removed information on PDPR memory in RAM Mode section.                                                                                   |                                                                                                                                                                                             |
|                    |                                     |                                                                                                                                           | Updated Supported Input Standards table.                                                                                                                                                    |
|                    |                                     | DC and Switching<br>Characteristics                                                                                                       | Updated Power-On-Reset Voltage Levels table.                                                                                                                                                |
| June 2013          | 02.1                                | Architecture                                                                                                                              | Architecture Overview – Added information on the state of the register on power up and after configuration.                                                                                 |
|                    |                                     |                                                                                                                                           | sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.                                                                                    |
|                    |                                     | DC and Switching<br>Characteristics                                                                                                       | Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 Exter-<br>nal Switching Characteristics – ZE Devices tables. |
|                    |                                     |                                                                                                                                           |                                                                                                                                                                                             |



| Date          | Version | Section                             | Change Summary                                                                                                                                                                               |
|---------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2012 | 01.7    | All                                 | Updated document with new corporate logo.                                                                                                                                                    |
|               | 01.6    | —                                   | Data sheet status changed from preliminary to final.                                                                                                                                         |
|               |         | Introduction                        | MachXO2 Family Selection Guide table – Removed references to 49-ball WLCSP.                                                                                                                  |
|               |         | DC and Switching<br>Characteristics | Updated Flash Download Time table.                                                                                                                                                           |
|               |         |                                     | Modified Storage Temperature in the Absolute Maximum Ratings section.                                                                                                                        |
|               |         |                                     | Updated I <sub>DK</sub> max in Hot Socket Specifications table.                                                                                                                              |
|               |         |                                     | Modified Static Supply Current tables for ZE and HC/HE devices.                                                                                                                              |
|               |         |                                     | Updated Power Supply Ramp Rates table.                                                                                                                                                       |
|               |         |                                     | Updated Programming and Erase Supply Current tables.                                                                                                                                         |
|               |         |                                     | Updated data in the External Switching Characteristics table.                                                                                                                                |
|               |         |                                     | Corrected Absolute Maximum Ratings for Dedicated Input Voltage<br>Applied for LCMXO2 HC.                                                                                                     |
|               |         |                                     | DC Electrical Characteristics table – Minor corrections to conditions for $\mathbf{I}_{IL},  \mathbf{I}_{IH.}$                                                                               |
|               |         | Pinout Information                  | Removed references to 49-ball WLCSP.                                                                                                                                                         |
|               |         |                                     | Signal Descriptions table – Updated description for GND, VCC, and VCCIOx.                                                                                                                    |
|               |         |                                     | Updated Pin Information Summary table – Number of VCCIOs,<br>GNDs, VCCs, and Total Count of Bonded Pins for MachXO2-256,<br>640, and 640U and Dual Function I/O for MachXO2-4000 332caBGA.   |
|               |         | Ordering Information                | Removed references to 49-ball WLCSP                                                                                                                                                          |
| August 2011   | 01.5    | DC and Switching<br>Characteristics | Updated ESD information.                                                                                                                                                                     |
|               |         | Ordering Information                | Updated footnote for ordering WLCSP devices.                                                                                                                                                 |
|               | 01.4    | Architecture                        | Updated information in Clock/Control Distribution Network and sys-<br>CLOCK Phase Locked Loops (PLLs).                                                                                       |
|               |         | DC and Switching<br>Characteristics | Updated ${\rm I}_{\rm IL}$ and ${\rm I}_{\rm IH}$ conditions in the DC Electrical Characteristics table.                                                                                     |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                           |
|               |         |                                     | Updated Pin Information Summary table: Dual Function I/O, DQS<br>Groups Bank 1, Total General Purpose Single-Ended I/O, Differential<br>I/O Per Bank, Total Count of Bonded Pins, Gearboxes. |
|               |         |                                     | Added column of data for MachXO2-2000 49 WLCSP.                                                                                                                                              |
|               |         | Ordering Information                | Updated R1 Device Specifications text section with information on migration from MachXO2-1200-R1 to Standard (non-R1) devices.                                                               |
|               |         |                                     | Corrected Supply Voltage typo for part numbers: LCMX02-2000UHE-<br>4FG484I, LCMX02-2000UHE-5FG484I, LCMX02-2000UHE-<br>6FG484I.                                                              |
|               |         |                                     | Added footnote for WLCSP package parts.                                                                                                                                                      |
|               |         | Supplemental<br>Information         | Removed reference to Stand-alone Power Calculator for MachXO2<br>Devices. Added reference to AN8086, Designing for Migration from<br>MachXO2-1200-R1 to Standard (non-R1) Devices.           |



| Date          | Version | Section                                        | Change Summary                                                                                                                                                                                                                                       |
|---------------|---------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2011      | 01.3    | Multiple                                       | Replaced "SED" with "SRAM CRC Error Detection" throughout the document.                                                                                                                                                                              |
|               |         | DC and Switching<br>Characteristics            | Added footnote 1 to Program Erase Specifications table.                                                                                                                                                                                              |
|               |         | Pinout Information                             | Updated Pin Information Summary tables.                                                                                                                                                                                                              |
|               |         |                                                | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table.                                                                                                                                                                         |
| April 2011    | 01.2    | —                                              | Data sheet status changed from Advance to Preliminary.                                                                                                                                                                                               |
|               |         | Introduction                                   | Updated MachXO2 Family Selection Guide table.                                                                                                                                                                                                        |
|               |         | Architecture                                   | Updated Supported Input Standards table.                                                                                                                                                                                                             |
|               |         |                                                | Updated sysMEM Memory Primitives diagram.                                                                                                                                                                                                            |
|               |         |                                                | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | DC and Switching<br>Characteristics            | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. |
|               |         |                                                | Added VREF specifications to sysIO recommended operating condi-<br>tions.                                                                                                                                                                            |
|               |         |                                                | Updating timing information based on characterization.                                                                                                                                                                                               |
|               |         | Added differential SSTL and HSTL IO standards. |                                                                                                                                                                                                                                                      |
|               |         | Ordering Information                           | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages.                                                                                                                                                                           |
|               |         |                                                | Added R1 device specifications.                                                                                                                                                                                                                      |
| January 2011  | 01.1    | All                                            | Included ultra-high I/O devices.                                                                                                                                                                                                                     |
|               |         | DC and Switching<br>Characteristics            | Recommended Operating Conditions table – Added footnote 3.                                                                                                                                                                                           |
|               |         |                                                | DC Electrical Characteristics table – Updated data for $\rm I_{IL},  I_{IH},  V_{HYST}$ typical values updated.                                                                                                                                      |
|               |         |                                                | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |
|               |         |                                                | Generic DDRX4 Outputs with Clock and Data Aligned at Pin<br>(GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables<br>– Updated data for T <sub>DIA</sub> and T <sub>DIB.</sub>                                                              |
|               |         |                                                | Power-On-Reset Voltage Levels table - clarified note 3.                                                                                                                                                                                              |
|               |         |                                                | Clarified VCCIO related recommended operating conditions specifications.                                                                                                                                                                             |
|               |         |                                                | Added power supply ramp rate requirements.                                                                                                                                                                                                           |
|               |         |                                                | Added Power Supply Ramp Rates table.                                                                                                                                                                                                                 |
|               |         |                                                | Updated Programming/Erase Specifications table.                                                                                                                                                                                                      |
|               |         |                                                | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
|               |         | Pinout Information                             | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                                                                                   |
|               |         |                                                | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
| November 2010 | 01.0    | _                                              | Initial release.                                                                                                                                                                                                                                     |