# E · / Hat lice Semiconductor Corporation - LCMXO2-7000HC-4FG484I Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 858                                                                              |
| Number of Logic Elements/Cells | 6864                                                                             |
| Total RAM Bits                 | 245760                                                                           |
| Number of I/O                  | 334                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 484-BBGA                                                                         |
| Supplier Device Package        | 484-FBGA (23x23)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-7000hc-4fg484i |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO2 Family Data Sheet Introduction

May 2016

### **Features**

- Flexible Logic Architecture
  - Six devices with 256 to 6864 LUT4s and 18 to 334 I/Os
- Ultra Low Power Devices
  - Advanced 65 nm low power process
  - As low as 22  $\mu$ W standby power
  - Programmable low swing differential I/Os
  - · Stand-by mode and other power saving options

#### Embedded and Distributed Memory

- Up to 240 kbits sysMEM™ Embedded Block RAM
- Up to 54 kbits Distributed RAM
- Dedicated FIFO control logic
- On-Chip User Flash Memory
  - Up to 256 kbits of User Flash Memory
  - 100,000 write cycles
  - Accessible through WISHBONE, SPI, I<sup>2</sup>C and JTAG interfaces
  - Can be used as soft processor PROM or as Flash memory

#### Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRX2, DDRX4
- Dedicated DDR/DDR2/LPDDR memory with DQS support

#### ■ High Performance, Flexible I/O Buffer

- Programmable syslO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - PCI
  - LVDS, Bus-LVDS, MLVDS, RSDS, LVPECL
  - SSTL 25/18
  - HSTL 18
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- I/Os support hot socketing
- On-chip differential termination
- · Programmable pull-up or pull-down mode

- Flexible On-Chip Clocking
  - · Eight primary clocks
  - Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
  - Up to two analog PLLs per device with fractional-n frequency synthesis
    - Wide input frequency range (7 MHz to 400 MHz)

Data Sheet DS1035

- Non-volatile, Infinitely Reconfigurable
  - Instant-on powers up in microseconds
  - Single-chip, secure solution
  - Programmable through JTAG, SPI or I<sup>2</sup>C
  - Supports background programming of non-volatile memory
  - Optional dual boot with external SPI memory
- TransFR<sup>™</sup> Reconfiguration
  - In-field logic update while system operates

#### Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- One Time Programmable (OTP) mode
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming
- Broad Range of Package Options
  - TQFP, WLCSP, ucBGA, csBGA, caBGA, ftBGA, fpBGA, QFN package options
  - Small footprint package options
    As small as 2.5 mm x 2.5 mm
  - · Density migration supported
  - Advanced halogen-free packaging



#### Hardened Timer/Counter

MachXO2 devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- Supports the following modes of operation:
  - Watchdog timer
  - Clear timer on compare match
  - Fast PWM
  - Phase and Frequency Correct PWM
- Programmable clock input source
- Programmable input clock prescaler
- One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller.
- Three independent interrupt sources: overflow, output compare match, and input capture
- Auto reload
- Time-stamping support on the input capture unit
- Waveform generation on the output
- Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- · Stand-alone mode with preloaded control registers and direct reset input

#### Figure 2-23. Timer/Counter Block Diagram



Table 2-17. Timer/Counter Signal Description

| Port    | I/O | Description                                                                                                                                                                                                          |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc_clki | I   | Timer/Counter input clock signal                                                                                                                                                                                     |
| tc_rstn | I   | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled                                                                                                                                   |
| tc_ic   | I   | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. |
| tc_int  | 0   | Without WISHBONE – Can be used as overflow flag<br>With WISHBONE – Controlled by three IRQ registers                                                                                                                 |
| tc_oc   | 0   | Timer counter output signal                                                                                                                                                                                          |



For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

## **User Flash Memory (UFM)**

MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 256 kbits
- 100K write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

## **Standby Mode and Power Saving Options**

MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V V<sub>CC</sub> and 3.3 V V<sub>CC</sub> while the HE devices operate at 1.2 V V<sub>CC</sub>.

MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption.

In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.



When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Dual Boot

MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide.

### TraceID

Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

## **Density Shifting**

The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files.



## Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| RSDS25       | 150        | MHz   |
| RSDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| SSTL25_I     | 150        | MHz   |
| SSTL25_II    | 150        | MHz   |
| SSTL25D_I    | 150        | MHz   |
| SSTL25D_II   | 150        | MHz   |
| SSTL18_I     | 150        | MHz   |
| SSTL18_II    | 150        | MHz   |
| SSTL18D_I    | 150        | MHz   |
| SSTL18D_II   | 150        | MHz   |
| HSTL18_I     | 150        | MHz   |
| HSTL18_II    | 150        | MHz   |
| HSTL18D_I    | 150        | MHz   |
| HSTL18D_II   | 150        | MHz   |
| PCI33        | 134        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS25R33  | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS18R33  | 150        | MHz   |
| LVCMOS18R25  | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS15R33  | 150        | MHz   |
| LVCMOS15R25  | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |



|                    |                                                                 |                                                                         | _         | 3        | _         | 2      | _       | 1        |                              |
|--------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------|-----------|----------|-----------|--------|---------|----------|------------------------------|
| Parameter          | Description                                                     | Device                                                                  | Min.      | Max.     | Min.      | Max.   | Min.    | Max.     | Units                        |
| Generic DDR4       | Inputs with Clock and Data Cer                                  | ntered at Pin Using PC                                                  | LK Pin fo | or Clock | Input –   | GDDRX4 | RX.EC   | LK.Cent  | tered <sup>9, 12</sup>       |
| t <sub>SU</sub>    | Input Data Setup Before ECLK                                    |                                                                         | 0.434     | —        | 0.535     | _      | 0.630   | —        | ns                           |
| t <sub>HO</sub>    | Input Data Hold After ECLK                                      | MachXO2-640U,                                                           | 0.385     | —        | 0.395     | —      | 0.463   | —        | ns                           |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,                                   | _         | 420      | _         | 352    |         | 292      | Mbps                         |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                            | bottom side only <sup>11</sup>                                          | —         | 210      | —         | 176    | _       | 146      | MHz                          |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                                                         |           | 53       |           | 44     |         | 37       | MHz                          |
|                    | uts – GDDR71_RX.ECLK.7.1 <sup>9, 12</sup>                       | 2                                                                       |           |          |           |        |         |          |                              |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                     |                                                                         | —         | 0.307    |           | 0.316  |         | 0.326    | UI                           |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                      |                                                                         | 0.662     |          | 0.650     |        | 0.649   |          | UI                           |
| f <sub>DATA</sub>  | DDR71 Serial Input Data<br>Speed                                | MachXO2-640U,<br>MachXO2-1200/U                                         | _         | 420      | _         | 352    |         | 292      | Mbps                         |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                            | and larger devices,<br>bottom side only <sup>11</sup>                   | —         | 210      | —         | 176    | —       | 146      | MHz                          |
| f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | bottom side only                                                        | _         | 60       | _         | 50     | _       | 42       | MHz                          |
| Generic DDR        | Outputs with Clock and Data A                                   | ligned at Pin Using PC                                                  | LK Pin f  | or Clock | k Input – | GDDRX  | 1_TX.S  | CLK.Aliç | <b>jned</b> <sup>9, 12</sup> |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                         |                                                                         | —         | 0.850    | —         | 0.910  | _       | 0.970    | ns                           |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        | All MachXO2<br>devices, all sides                                       | _         | 0.850    | _         | 0.910  |         | 0.970    | ns                           |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         |                                                                         | —         | 140      | —         | 116    | _       | 98       | Mbps                         |
| f <sub>DDRX1</sub> | DDRX1 SCLK frequency                                            |                                                                         | —         | 70       | —         | 58     | _       | 49       | MHz                          |
|                    | Outputs with Clock and Data Ce                                  | ntered at Pin Using PC                                                  | LK Pin f  | or Clock | Input –   | GDDRX  | 1_TX.SC | LK.Cen   | tered <sup>9, 12</sup>       |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                          |                                                                         | 2.720     | _        | 3.380     |        | 4.140   |          | ns                           |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                           | All MachXO2                                                             | 2.720     |          | 3.380     | _      | 4.140   |          | ns                           |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         | devices, all sides                                                      | —         | 140      | —         | 116    | —       | 98       | Mbps                         |
| f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                |                                                                         | _         | 70       | _         | 58     | _       | 49       | MHz                          |
| Generic DDRX       | (2 Outputs with Clock and Data                                  | Aligned at Pin Using P                                                  | CLK Pin   | for Cloc | k Input   | - GDDR | X2_TX.E | CLK.Ali  | gned <sup>9, 12</sup>        |
| t <sub>DIA</sub>   | Output Data Invalid After CLK Output                            |                                                                         |           | 0.270    |           | 0.300  |         | 0.330    | ns                           |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        | MachXO2-640U,<br>MachXO2-1200/U<br>and larger devices,<br>top side only | _         | 0.270    | _         | 0.300  |         | 0.330    | ns                           |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                               |                                                                         | _         | 280      | _         | 234    |         | 194      | Mbps                         |
| f <sub>DDRX2</sub> | DDRX2 ECLK frequency                                            |                                                                         | _         | 140      | —         | 117    | _       | 97       | MHz                          |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                                                         | —         | 70       | —         | 59     | —       | 49       | MHz                          |



|                        |                                          |                                                    | _     | -3    | _     | 2     | -     | 1     |       |
|------------------------|------------------------------------------|----------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter              | Description                              | Device                                             | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| LPDDR <sup>9, 12</sup> |                                          |                                                    | 1     |       |       |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    | _     | 0.349 | _     | 0.381 | _     | 0.396 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.665 | _     | 0.630 | _     | 0.613 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | and larger devices, right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed           |                                                    | _     | 120   | _     | 110   | _     | 96    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    |       | 60    |       | 55    |       | 48    | MHz   |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                 |                                                    | 0     | 120   | 0     | 110   | 0     | 96    | Mbps  |
| DDR <sup>9, 12</sup>   |                                          |                                                    | ·     |       | •     |       |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    | _     | 0.347 | _     | 0.374 | _     | 0.393 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.665 | _     | 0.637 | _     | 0.616 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U<br>and larger devices,              | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | right side only. <sup>13</sup>                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                |                                                    | —     | 140   | —     | 116   | —     | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    |       | 70    | —     | 58    |       | 49    | MHz   |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate               |                                                    | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |
| DDR2 <sup>9, 12</sup>  |                                          | •                                                  |       |       |       |       |       |       | •     |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input      |                                                    | _     | 0.372 | _     | 0.394 | _     | 0.410 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input       |                                                    | 0.690 | _     | 0.658 | _     | 0.618 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before<br>DQS Output | MachXO2-1200/U                                     | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output  | and larger devices, right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed                | 1                                                  |       | 140   |       | 116   |       | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                           |                                                    | _     | 70    |       | 58    |       | 49    | MHz   |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate           |                                                    | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0 pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.

5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} - t_{DVA} - 0.03 \text{ ns})/2$ .

7. The  $t_{SU_{DEL}}$  and  $t_{H_{DEL}}$  values use the SCLK\_ZERHOLD default step size. Each step is 167 ps (-3), 182 ps (-2), 195 ps (-1).

8. This number for general purpose usage. Duty cycle tolerance is +/-10%.

9. Duty cycle is +/-5% for system usage.

10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

11. High-speed DDR and LVDS not supported in SG32 (32-Pin QFN) packages.

12. Advance information for MachXO2 devices in 48 QFN packages.

13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.







#### Figure 3-6. Receiver RX.CLK.Centered Waveforms



#### Figure 3-7. Transmitter TX.CLK.Aligned Waveforms



Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms





## MachXO2 Oscillator Output Frequency

| Symbol                 | Parameter                                                                   | Min.    | Тур.  | Max     | Units |
|------------------------|-----------------------------------------------------------------------------|---------|-------|---------|-------|
| f                      | Oscillator Output Frequency (Commercial Grade Devices,<br>0 to 85°C)        | 125.685 | 133   | 140.315 | MHz   |
| TMAX                   | Oscillator Output Frequency (Industrial Grade Devices,<br>–40 °C to 100 °C) | 124.355 | 133   | 141.645 | MHz   |
| t <sub>DT</sub>        | Output Clock Duty Cycle                                                     | 43      | 50    | 57      | %     |
| t <sub>OPJIT</sub> 1   | Output Clock Period Jitter                                                  | 0.01    | 0.012 | 0.02    | UIPP  |
| t <sub>STABLEOSC</sub> | STDBY Low to Oscillator Stable                                              | 0.01    | 0.05  | 0.1     | μs    |

1. Output Clock Period Jitter specified at 133 MHz. The values for lower frequencies will be smaller UIPP. The typical value for 133 MHz is 95 ps and for 2.08 MHz the typical value is 1.54 ns.

## MachXO2 Standby Mode Timing – HC/HE Devices

| Symbol              | Parameter                 | Device       | Min. | Тур. | Max | Units |
|---------------------|---------------------------|--------------|------|------|-----|-------|
| t <sub>PWRDN</sub>  | USERSTDBY High to Stop    | All          | _    | _    | 9   | ns    |
|                     |                           | LCMXO2-256   |      | _    |     | μs    |
|                     |                           | LCMXO2-640   |      | _    |     | μs    |
|                     | USERSTDBY Low to Power Up | LCMXO2-640U  |      | _    |     | μs    |
|                     |                           | LCMXO2-1200  | 20   | _    | 50  | μs    |
| t <sub>PWRUP</sub>  |                           | LCMXO2-1200U |      |      |     | μs    |
|                     |                           | LCMXO2-2000  |      | _    |     | μs    |
|                     |                           | LCMXO2-2000U |      | _    |     | μs    |
|                     |                           | LCMXO2-4000  |      | _    |     | μs    |
|                     |                           | LCMXO2-7000  |      | _    |     | μs    |
| t <sub>WSTDBY</sub> | USERSTDBY Pulse Width     | All          | 18   |      | —   | ns    |



## MachXO2 Standby Mode Timing – ZE Devices

| Symbol                  | Parameter                        | Device      | Min. | Тур. | Max | Units |
|-------------------------|----------------------------------|-------------|------|------|-----|-------|
| t <sub>PWRDN</sub>      | USERSTDBY High to Stop           | All         | _    | —    | 13  | ns    |
|                         |                                  | LCMXO2-256  |      | —    |     | μs    |
|                         |                                  | LCMXO2-640  |      | —    |     | μs    |
|                         | USERSTDBY Low to Power Up        | LCMXO2-1200 | 20   | —    | 50  | μs    |
| <sup>t</sup> PWRUP      |                                  | LCMXO2-2000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-4000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-7000 |      | _    |     | μs    |
| t <sub>WSTDBY</sub>     | USERSTDBY Pulse Width            | All         | 19   |      |     | ns    |
| t <sub>BNDGAPSTBL</sub> | USERSTDBY High to Bandgap Stable | All         |      | —    | 15  | ns    |



|                                                           |             |             | MachX        | D2-2000     |              |              | MachXO2-2000U |
|-----------------------------------------------------------|-------------|-------------|--------------|-------------|--------------|--------------|---------------|
|                                                           | 49<br>WLCSP | 100<br>TQFP | 132<br>csBGA | 144<br>TQFP | 256<br>caBGA | 256<br>ftBGA | 484 ftBGA     |
| General Purpose I/O per Bank                              | •           |             | •            | •           | •            |              |               |
| Bank 0                                                    | 19          | 18          | 25           | 27          | 50           | 50           | 70            |
| Bank 1                                                    | 0           | 21          | 26           | 28          | 52           | 52           | 68            |
| Bank 2                                                    | 13          | 20          | 28           | 28          | 52           | 52           | 72            |
| Bank 3                                                    | 0           | 6           | 7            | 8           | 16           | 16           | 24            |
| Bank 4                                                    | 0           | 6           | 8            | 10          | 16           | 16           | 16            |
| Bank 5                                                    | 6           | 8           | 10           | 10          | 20           | 20           | 28            |
| Total General Purpose Single-Ended I/O                    | 38          | 79          | 104          | 111         | 206          | 206          | 278           |
| Differential I/O per Bank                                 |             |             |              |             |              |              |               |
| Bank 0                                                    | 7           | 9           | 13           | 14          | 25           | 25           | 35            |
| Bank 1                                                    | 0           | 10          | 13           | 14          | 26           | 26           | 34            |
| Bank 2                                                    | 6           | 10          | 14           | 14          | 26           | 26           | 36            |
| Bank 3                                                    | 0           | 3           | 3            | 4           | 8            | 8            | 12            |
| Bank 4                                                    | 0           | 3           | 4            | 5           | 8            | 8            | 8             |
| Bank 5                                                    | 3           | 4           | 5            | 5           | 10           | 10           | 14            |
| Total General Purpose Differential I/O                    | 16          | 39          | 52           | 56          | 103          | 103          | 139           |
| Dual Function I/O                                         | 24          | 31          | 33           | 33          | 33           | 33           | 37            |
| High-speed Differential I/O                               |             | -           |              |             |              |              | _             |
| Bank 0                                                    | 5           | 4           | 8            | 9           | 14           | 14           | 18            |
| Gearboxes                                                 | -           |             | _            | _           |              |              | -             |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 5           | 4           | 8            | 9           | 14           | 14           | 18            |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 6           | 10          | 14           | 14          | 14           | 14           | 18            |
| DQS Groups                                                |             |             |              |             |              |              |               |
| Bank 1                                                    | 0           | 1           | 2            | 2           | 2            | 2            | 2             |
| VCCIO Pins                                                |             |             |              |             |              |              |               |
| Bank 0                                                    | 2           | 2           | 3            | 3           | 4            | 4            | 10            |
| Bank 1                                                    | 0           | 2           | 3            | 3           | 4            | 4            | 10            |
| Bank 2                                                    | 1           | 2           | 3            | 3           | 4            | 4            | 10            |
| Bank 3                                                    | 0           | 1           | 1            | 1           | 1            | 1            | 3             |
| Bank 4                                                    | 0           | 1           | 1            | 1           | 2            | 2            | 4             |
| Bank 5                                                    | 1           | 1           | 1            | 1           | 1            | 1            | 3             |
|                                                           | 1           |             | I            | 1           | 1            |              | T             |
| VCC                                                       | 2           | 2           | 4            | 4           | 8            | 8            | 12            |
| GND                                                       | 4           | 8           | 10           | 12          | 24           | 24           | 48            |
| NC                                                        | 0           | 1           | 1            | 4           | 1            | 1            | 105           |
| Reserved for Configuration                                | 1           | 1           | 1            | 1           | v            | 1            | 1             |
| Total Count of Bonded Pins                                | 39          | 100         | 132          | 144         | 256          | 256          | 484           |



|                                                           | MachXO2-4000 |              |             |              |              |              |              |              |  |  |
|-----------------------------------------------------------|--------------|--------------|-------------|--------------|--------------|--------------|--------------|--------------|--|--|
|                                                           | 84<br>QFN    | 132<br>csBGA | 144<br>TQFP | 184<br>csBGA | 256<br>caBGA | 256<br>ftBGA | 332<br>caBGA | 484<br>fpBGA |  |  |
| General Purpose I/O per Bank                              |              |              |             |              |              |              |              |              |  |  |
| Bank 0                                                    | 27           | 25           | 27          | 37           | 50           | 50           | 68           | 70           |  |  |
| Bank 1                                                    | 10           | 26           | 29          | 37           | 52           | 52           | 68           | 68           |  |  |
| Bank 2                                                    | 22           | 28           | 29          | 39           | 52           | 52           | 70           | 72           |  |  |
| Bank 3                                                    | 0            | 7            | 9           | 10           | 16           | 16           | 24           | 24           |  |  |
| Bank 4                                                    | 9            | 8            | 10          | 12           | 16           | 16           | 16           | 16           |  |  |
| Bank 5                                                    | 0            | 10           | 10          | 15           | 20           | 20           | 28           | 28           |  |  |
| Total General Purpose Single Ended I/O                    | 68           | 104          | 114         | 150          | 206          | 206          | 274          | 278          |  |  |
| Differential I/O per Bank                                 |              |              |             |              |              |              |              |              |  |  |
| Bank 0                                                    | 13           | 13           | 14          | 18           | 25           | 25           | 34           | 35           |  |  |
| Bank 1                                                    | 4            | 13           | 14          | 18           | 26           | 26           | 34           | 34           |  |  |
| Bank 2                                                    | 11           | 14           | 14          | 19           | 26           | 26           | 35           | 36           |  |  |
| Bank 3                                                    | 0            | 3            | 4           | 4            | 8            | 8            | 12           | 12           |  |  |
| Bank 4                                                    | 4            | 4            | 5           | 6            | 8            | 8            | 8            | 8            |  |  |
| Bank 5                                                    | 0            | 5            | 5           | 7            | 10           | 10           | 14           | 14           |  |  |
| Total General Purpose Differential I/O                    | 32           | 52           | 56          | 72           | 103          | 103          | 137          | 139          |  |  |
| Dual Function I/O                                         | 28           | 37           | 37          | 37           | 37           | 37           | 37           | 37           |  |  |
| High-speed Differential I/O                               |              |              |             | •            |              |              |              |              |  |  |
| Bank 0                                                    | 8            | 8            | 9           | 8            | 18           | 18           | 18           | 18           |  |  |
| Gearboxes                                                 |              |              |             | •            |              |              |              |              |  |  |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 8            | 8            | 9           | 9            | 18           | 18           | 18           | 18           |  |  |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 11           | 14           | 14          | 12           | 18           | 18           | 18           | 18           |  |  |
| DQS Groups                                                | 1            | 1            |             |              |              |              |              |              |  |  |
| Bank 1                                                    | 1            | 2            | 2           | 2            | 2            | 2            | 2            | 2            |  |  |
| VCCIO Pins                                                |              |              |             |              |              |              |              |              |  |  |
| Bank 0                                                    | 3            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |  |  |
| Bank 1                                                    | 1            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |  |  |
| Bank 2                                                    | 2            | 3            | 3           | 3            | 4            | 4            | 4            | 10           |  |  |
| Bank 3                                                    | 1            | 1            | 1           | 1            | 1            | 1            | 2            | 3            |  |  |
| Bank 4                                                    | 1            | 1            | 1           | 1            | 2            | 2            | 1            | 4            |  |  |
| Bank 5                                                    | 1            | 1            | 1           | 1            | 1            | 1            | 2            | 3            |  |  |
| VCC                                                       | 4            | 4            | 4           | 4            | 8            | 8            | 8            | 12           |  |  |
| GND                                                       | 4            | 10           | 12          | 16           | 24           | 24           | 27           | 48           |  |  |
| NC                                                        | 1            | 1            | 1           | 1            | 1            | 1            | 5            | 105          |  |  |
| Reserved for configuration                                | 1            | 1            | 1           | 1            | 1            | 1            | 1            | 1            |  |  |
| liebel ved for bernigaration                              |              |              |             |              |              |              |              |              |  |  |





\_

|                                                           | MachXO2-7000 |           |           |           |           |           |  |  |  |  |
|-----------------------------------------------------------|--------------|-----------|-----------|-----------|-----------|-----------|--|--|--|--|
|                                                           | 144 TQFP     | 256 caBGA | 256 ftBGA | 332 caBGA | 400 caBGA | 484 fpBGA |  |  |  |  |
| General Purpose I/O per Bank                              |              | 1         | 1         |           |           | 1         |  |  |  |  |
| Bank 0                                                    | 27           | 50        | 50        | 68        | 83        | 82        |  |  |  |  |
| Bank 1                                                    | 29           | 52        | 52        | 70        | 84        | 84        |  |  |  |  |
| Bank 2                                                    | 29           | 52        | 52        | 70        | 84        | 84        |  |  |  |  |
| Bank 3                                                    | 9            | 16        | 16        | 24        | 28        | 28        |  |  |  |  |
| Bank 4                                                    | 10           | 16        | 16        | 16        | 24        | 24        |  |  |  |  |
| Bank 5                                                    | 10           | 20        | 20        | 30        | 32        | 32        |  |  |  |  |
| Total General Purpose Single Ended I/O                    | 114          | 206       | 206       | 278       | 335       | 334       |  |  |  |  |
| Differential I/O per Bank                                 |              |           |           |           |           |           |  |  |  |  |
| Bank 0                                                    | 14           | 25        | 25        | 34        | 42        | 41        |  |  |  |  |
| Bank 1                                                    | 14           | 26        | 26        | 35        | 42        | 42        |  |  |  |  |
| Bank 2                                                    | 14           | 26        | 26        | 35        | 42        | 42        |  |  |  |  |
| Bank 3                                                    | 4            | 8         | 8         | 12        | 14        | 14        |  |  |  |  |
| Bank 4                                                    | 5            | 8         | 8         | 8         | 12        | 12        |  |  |  |  |
| Bank 5                                                    | 5            | 10        | 10        | 15        | 16        | 16        |  |  |  |  |
| Total General Purpose Differential I/O                    | 56           | 103       | 103       | 139       | 168       | 167       |  |  |  |  |
| Dual Function I/O                                         | 37           | 37        | 37        | 37        | 37        | 37        |  |  |  |  |
| High-speed Differential I/O                               |              | -         | -         | -         | -         | -         |  |  |  |  |
| Bank 0                                                    | 9            | 20        | 20        | 21        | 21        | 21        |  |  |  |  |
| Gearboxes                                                 |              |           |           |           |           |           |  |  |  |  |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 9            | 20        | 20        | 21        | 21        | 21        |  |  |  |  |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 14           | 20        | 20        | 21        | 21        | 21        |  |  |  |  |
| DQS Groups                                                |              |           |           |           | •         | •         |  |  |  |  |
| Bank 1                                                    | 2            | 2         | 2         | 2         | 2         | 2         |  |  |  |  |
| VCCIO Pins                                                |              |           |           |           |           |           |  |  |  |  |
| Bank 0                                                    | 3            | 4         | 4         | 4         | 5         | 10        |  |  |  |  |
| Bank 1                                                    | 3            | 4         | 4         | 4         | 5         | 10        |  |  |  |  |
| Bank 2                                                    | 3            | 4         | 4         | 4         | 5         | 10        |  |  |  |  |
| Bank 3                                                    | 1            | 1         | 1         | 2         | 2         | 3         |  |  |  |  |
| Bank 4                                                    | 1            | 2         | 2         | 1         | 2         | 4         |  |  |  |  |
| Bank 5                                                    | 1            | 1         | 1         | 2         | 2         | 3         |  |  |  |  |
| 200                                                       |              |           |           |           |           | 4.0       |  |  |  |  |
| VCC                                                       | 4            | 8         | 8         | 8         | 10        | 12        |  |  |  |  |
| GND                                                       | 12           | 24        | 24        | 27        | 33        | 48        |  |  |  |  |
| NC                                                        | 1            | 1         | 1         | 1         | 0         | 49        |  |  |  |  |
| Reserved for Configuration                                | 1            | 1         | 1         | 1         | 1         | 1         |  |  |  |  |
| Total Count of Bonded Pins                                | 144          | 256       | 256       | 332       | 400       | 484       |  |  |  |  |



# High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256HC-4SG32C  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-5SG32C  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-6SG32C  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-4SG48C  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-5SG48C  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-6SG48C  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-4UMG64C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-5UMG64C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-6UMG64C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-4TG100C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-5TG100C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-6TG100C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-4MG132C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256HC-5MG132C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256HC-6MG132C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-640HC-4SG48C  | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-5SG48C  | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-6SG48C  | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-4TG100C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-5TG100C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-6TG100C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-4MG132C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640HC-5MG132C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640HC-6MG132C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |

| Part Number           | LUTs | Supply Voltage | Grade | Package           | Leads | Temp. |
|-----------------------|------|----------------|-------|-------------------|-------|-------|
| LCMXO2-640UHC-4TG144C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP | 144   | COM   |
| LCMXO2-640UHC-5TG144C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP | 144   | COM   |
| LCMXO2-640UHC-6TG144C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP | 144   | COM   |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHC-4FG484C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-5FG484C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-6FG484C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84C   | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-5QN84C   | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-6QN84C   | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-4MG132C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-5MG132C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-6MG132C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-4TG144C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-5TG144C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-6TG144C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-4BG256C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-5BG256C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-6BG256C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-4FTG256C | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-5FTG256C | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-6FTG256C | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-4BG332C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-5BG332C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-6BG332C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-4FG484C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-5FG484C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-6FG484C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |



| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HE-6BG332C | 4320 | 1.2 V          | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HE-4FG484C | 4320 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HE-5FG484C | 4320 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HE-6FG484C | 4320 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HE-4TG144C  | 6864 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-5TG144C  | 6864 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-6TG144C  | 6864 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HE-4BG256C  | 6864 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-5BG256C  | 6864 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-6BG256C  | 6864 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HE-4FTG256C | 6864 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-5FTG256C | 6864 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-6FTG256C | 6864 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HE-4BG332C  | 6864 | 1.2 V          | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-5BG332C  | 6864 | 1.2 V          | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-6BG332C  | 6864 | 1.2 V          | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HE-4FG484C  | 6864 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HE-5FG484C  | 6864 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HE-6FG484C  | 6864 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | COM   |



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-5TG100IR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-6TG100IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-4MG132IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-6MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-4TG144IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-6TG144IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |

1. Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



## **R1 Device Specifications**

The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard Non-R1) Devices.

- The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports.
- The on-chip differential input termination resistor value is higher than intended. It is approximately 200Ω as opposed to the intended 100Ω. It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software.
- Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result.
- Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details:

| Condition    | Clamp | Pad Rising<br>IIH Max. | Pad Falling<br>IIH Min. | Steady State Pad<br>High IIH | Steady State Pad<br>Low IIL |
|--------------|-------|------------------------|-------------------------|------------------------------|-----------------------------|
| VPAD > VCCIO | OFF   | 1 mA                   | –1 mA                   | 1 mA                         | 10 µA                       |
| VPAD = VCCIO | ON    | 10 µA                  | –10 μA                  | 10 µA                        | 10 µA                       |
| VPAD = VCCIO | OFF   | 1 mA                   | –1 mA                   | 1 mA                         | 10 µA                       |
| VPAD < VCCIO | OFF   | 10 µA                  | –10 μA                  | 10 µA                        | 10 µA                       |

- The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt.
- In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization.
- When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly.
- PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 μsec before returning low.
- Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply.



| Date       | Version | Section                             | Change Summary                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                         |
|------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2016   | 3.2     | All                                 | Moved designation for 84 QFN package information from 'Advanced' to 'Final'.                                                                                                                                |                                                                                                                                                                                                                                                                                         |
|            |         | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 'Advanced' 48 QFN package.<br>— Revised footnote 6.<br>— Added footnote 9.                                   |                                                                                                                                                                                                                                                                                         |
|            |         | DC and Switching<br>Characteristics | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Added footnote 12.                                                                                                          |                                                                                                                                                                                                                                                                                         |
|            |         |                                     | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Added footnote 12.                                                                                                             |                                                                                                                                                                                                                                                                                         |
|            |         | Pinout Information                  | Updated the Signal Descriptions section. Added information on GND signal.                                                                                                                                   |                                                                                                                                                                                                                                                                                         |
|            |         |                                     | Updated the Pinout Information Summary section.<br>— Added 'Advanced' MachXO2-256 48 QFN values.<br>— Added 'Advanced' MachXO2-640 48 QFN values.<br>— Added footnote to GND.<br>— Added footnotes 2 and 3. |                                                                                                                                                                                                                                                                                         |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' SG48 package and revised footnote.                                                                                                 |                                                                                                                                                                                                                                                                                         |
|            |         |                                     | Updated the Ordering Information section.<br>— Added part numbers for 'Advanced' QFN 48 package.                                                                                                            |                                                                                                                                                                                                                                                                                         |
| March 2016 | 16 3.1  | 2016 3.1                            | Introduction                                                                                                                                                                                                | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 32 QFN value for XO2-1200.<br>— Added 84 QFN (7 mm x 7 mm, 0.5 mm) package.<br>— Modified package name to 100-pin TQFP.<br>— Modified package name to 144-pin TQFP.<br>— Added footnote. |
|            |         | Architecture                        | Updated the Typical I/O Behavior During Power-up section. Removed reference to TN1202.                                                                                                                      |                                                                                                                                                                                                                                                                                         |
|            |         | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications section. Revised t <sub>DPPDONE</sub> and t <sub>DPPINIT</sub> Max. values per PCN 03A-16, released March 2016.                                            |                                                                                                                                                                                                                                                                                         |
|            |         | Pinout Information                  | Updated the Pinout Information Summary section.<br>— Added MachXO2-1200 32 QFN values.<br>— Added 'Advanced' MachXO2-4000 84 QFN values.                                                                    |                                                                                                                                                                                                                                                                                         |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' QN84 package and footnote.                                                                                                         |                                                                                                                                                                                                                                                                                         |
|            |         |                                     | Updated the Ordering Information section.<br>— Added part numbers for 1280 LUTs QFN 32 package.<br>— Added part numbers for 4320 LUTs QFN 84 package.                                                       |                                                                                                                                                                                                                                                                                         |
| March 2015 | 3.0     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Changed 64-ball ucBGA dimension.                                                                                   |                                                                                                                                                                                                                                                                                         |
|            |         | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                                                           |                                                                                                                                                                                                                                                                                         |



| Image: space with the second secon         | Date           | Version            | Section              | Change Summary                                                                                     |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|----------------------|----------------------------------------------------------------------------------------------------|--|
| Guide table.        Architecture      Added information to Standby Mode and Power Saving Options section.        Pinout Information      Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.        Ordering Information      Added the XO2-2000 2E in the Pinout Information Summary table.        Ordering Information      Added the XO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section.        Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.      Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.        December 2013      02.3      Architecture      Updated Information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section.        DC and Switching      Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS 28.        Updated V <sub>OS</sub> test condition in sysIO Differential Electrical Characteristics - LVDS table.      Updated Supported Input Standards table.        DC and Switching      Updated Power-On-Reset Voltage Levels table.      Updated Supported Input Standards table.        June 2013      02.1      Architecture      Architecture Overview – Added information on the state of the register on power up and after configuration.        June 2013      02.1      Architecture      Architec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | May 2014       | 2.5                | Architecture         | Updated TransFR description for PLL use during background Flash                                    |  |
| Image: section of the sectio | February 2014  | 02.4               | Introduction         |                                                                                                    |  |
| Image: series of the series         |                |                    | Architecture         |                                                                                                    |  |
| Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power<br>Commercial Grade Devices, Halogen Free (RoHS) Packaging section.        Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power<br>Industrial Grade Devices, Halogen Free (RoHS) Packaging section.        December 2013      02.3        Architecture      Updated information on CLKOS output divider in sysCLOCK Phase<br>Locked Loops (PLLs) section.        DC and Switching<br>Characteristics      Updated Static Supply Current – ZE Devices table.        Updated footnote 4 in sysIO Single-Ended DC Electrical Characteris<br>tics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS<br>28.        Updated Vos test condition in sysIO Differential Electrical Characteri-<br>istics - LVDS table.        September 2013      02.2        Oz and Switching<br>Characteristics      Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.        Removed information on PDPR memory in RAM Mode section.      Updated Supported Input Standards table.        June 2013      02.1      Architecture      Architecture Overview – Added information on the state of the regis-<br>ter on power up and after configuration.        sysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOC KPLL Timing table.      Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |                    | Pinout Information   | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.                               |  |
| Image: bit is a series of the serie |                |                    | Ordering Information | Added UW49 package in MachXO2 Part Number Description.                                             |  |
| Industrial Grade Devices, Halogen Free (RoHS) Packaging section.        December 2013      02.3      Architecture      Updated information on CLKOS output divider in sysCLOCK Phase<br>Locked Loops (PLLs) section.        DC and Switching<br>Characteristics      Updated Static Supply Current – ZE Devices table.      Updated footnote 4 in sysIO Single-Ended DC Electrical Characteris<br>tics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS<br>28.        September 2013      02.2      Architecture      Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.        Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.      Removed information on PDPR memory in RAM Mode section.        Updated Supported Input Standards table.      Updated Power-On-Reset Voltage Levels table.        June 2013      02.1      Architecture      Architecture Overview – Added information on the state of the register on power up and after configuration.        SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.      DC and Switching<br>Characteristics      Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – ED Povices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |                    |                      | Commercial Grade Devices, Halogen Free (RoHS) Packaging sec-                                       |  |
| DC and Switching<br>Characteristics      Updated Static Supply Current – ZE Devices table.        Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated V <sub>IL</sub> Max. (V) data for LVCMOS 25 and LVCMOS 28.        September 2013      02.2      Architecture      Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.        Removed information on PDPR memory in RAM Mode section.      Updated Supported Input Standards table.        June 2013      02.1      Architecture      Architecture Overview – Added information on the state of the register on power up and after configuration.        sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.      DC and Switching Characteristics        DC and Switching Characteristics      Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                    |                      |                                                                                                    |  |
| September 2013    02.2    Architecture    Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.      Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.    Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.      June 2013    02.1    Architecture    Rective Clock-Stretching feature per PCN #10A-13.      June 2013    02.1    Architecture    Architecture Clock-Stretching feature per PCN #10A-13.      June 2013    02.1    Architecture    Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.      June 2013    02.1    Architecture    Architecture Overview – Added information on PDPR memory in RAM Mode section.      Updated Power-On-Reset Voltage Levels table.    Updated Power-On-Reset Voltage Levels table.      June 2013    02.1    Architecture    Architecture Overview – Added information on the state of the register on power up and after configuration.      sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.    Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | December 2013  | December 2013 02.3 | 02.3 Arc             | Architecture                                                                                       |  |
| September 2013    02.2    Architecture    Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.      Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.    Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.      June 2013    02.1    Architecture    Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.      June 2013    02.1    Architecture    Architecture Overview – Added information on PDPR memory in RAM Mode section.      Updated Supported Input Standards table.    Updated Power-On-Reset Voltage Levels table.      June 2013    02.1    Architecture    Architecture Overview – Added information on the state of the register on power up and after configuration.      sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.    Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – ZE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |                    |                      | Updated Static Supply Current – ZE Devices table.                                                  |  |
| September 2013    02.2    Architecture    Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.      Removed information on PDPR memory in RAM Mode section.    Updated Supported Input Standards table.      DC and Switching<br>Characteristics    Updated Power-On-Reset Voltage Levels table.      June 2013    02.1    Architecture    Architecture Overview – Added information on the state of the register on power up and after configuration.      SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.    DC and Switching<br>Characteristics      DC and Switching<br>Characteristics    Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |                    |                      |                                                                                                    |  |
| June 2013    02.1    Architecture    Architecture Overview – Added information on the state of the register on power up and after configuration.      SysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.    DC and Switching characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |                    |                      | Updated $\rm V_{OS}$ test condition in sysIO Differential Electrical Characteristics - LVDS table. |  |
| Updated Supported Input Standards table.        DC and Switching<br>Characteristics      Updated Power-On-Reset Voltage Levels table.        June 2013      02.1      Architecture      Architecture Overview – Added information on the state of the register on power up and after configuration.        SysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.      DC and Switching<br>Characteristics      Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | September 2013 | 02.2               | Architecture         | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.                                 |  |
| DC and Switching<br>Characteristics      Updated Power-On-Reset Voltage Levels table.        June 2013      02.1      Architecture      Architecture Overview – Added information on the state of the regis-<br>ter on power up and after configuration.        sysCLOCK Phase Locked Loops (PLLs) section – Added missing<br>cross reference to sysCLOCK PLL Timing table.      DC and Switching<br>Characteristics      Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                    |                      | Removed information on PDPR memory in RAM Mode section.                                            |  |
| Characteristics    Architecture    Architecture Overview – Added information on the state of the register on power up and after configuration.      June 2013    02.1    Architecture    Architecture Overview – Added information on the state of the register on power up and after configuration.      sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.    DC and Switching Characteristics      DC and Switching Characteristics    Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                    |                      |                                                                                                    |  |
| ter on power up and after configuration.      sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.      DC and Switching Characteristics      Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |                    |                      | Updated Power-On-Reset Voltage Levels table.                                                       |  |
| Cross reference to sysCLOCK PLL Timing table.        DC and Switching<br>Characteristics      Added slew rate information to footnote 2 of the MachXO2 External<br>Switching Characteristics – HC/HE Devices and the MachXO2 External<br>Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | June 2013      | 02.1               | Architecture         |                                                                                                    |  |
| Characteristics Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |                    |                      |                                                                                                    |  |
| Power-On-Reset Voltage Levels table – Added symbols.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |                    |                      | Switching Characteristics - HC/HE Devices and the MachXO2 Exter-                                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |                    |                      | Power-On-Reset Voltage Levels table – Added symbols.                                               |  |



| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                                                       |
|---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2011      | 01.3    | Multiple                            | Replaced "SED" with "SRAM CRC Error Detection" throughout the document.                                                                                                                                                                              |
|               |         | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table.                                                                                                                                                                                              |
|               |         | Pinout Information                  | Updated Pin Information Summary tables.                                                                                                                                                                                                              |
|               |         |                                     | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table.                                                                                                                                                                         |
| April 2011    | 01.2    | _                                   | Data sheet status changed from Advance to Preliminary.                                                                                                                                                                                               |
|               |         | Introduction                        | Updated MachXO2 Family Selection Guide table.                                                                                                                                                                                                        |
|               |         | Architecture                        | Updated Supported Input Standards table.                                                                                                                                                                                                             |
|               |         |                                     | Updated sysMEM Memory Primitives diagram.                                                                                                                                                                                                            |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. |
|               |         |                                     | Added VREF specifications to sysIO recommended operating condi-<br>tions.                                                                                                                                                                            |
|               |         |                                     | Updating timing information based on characterization.                                                                                                                                                                                               |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | Ordering Information                | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages.                                                                                                                                                                           |
|               |         |                                     | Added R1 device specifications.                                                                                                                                                                                                                      |
| January 2011  | 01.1    | All                                 | Included ultra-high I/O devices.                                                                                                                                                                                                                     |
|               |         | DC and Switching<br>Characteristics | Recommended Operating Conditions table – Added footnote 3.                                                                                                                                                                                           |
|               |         |                                     | DC Electrical Characteristics table – Updated data for $\rm I_{IL},  I_{IH},  V_{HYST}$ typical values updated.                                                                                                                                      |
|               |         |                                     | Generic DDRX2 Outputs with Clock and Data Aligned at Pin<br>(GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables<br>– Updated data for T <sub>DIA</sub> and T <sub>DIB.</sub>                                                              |
|               |         |                                     | Generic DDRX4 Outputs with Clock and Data Aligned at Pin (GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |
|               |         |                                     | Power-On-Reset Voltage Levels table - clarified note 3.                                                                                                                                                                                              |
|               |         |                                     | Clarified VCCIO related recommended operating conditions specifications.                                                                                                                                                                             |
|               |         |                                     | Added power supply ramp rate requirements.                                                                                                                                                                                                           |
|               |         |                                     | Added Power Supply Ramp Rates table.                                                                                                                                                                                                                 |
|               |         |                                     | Updated Programming/Erase Specifications table.                                                                                                                                                                                                      |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                                                                                   |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
| November 2010 | 01.0    | _                                   | Initial release.                                                                                                                                                                                                                                     |