# E · ) ( Fartice Semiconductor Corporation - <u>LCMXO2-7000HC-6BG256C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Active                                                                           |
|----------------------------------------------------------------------------------|
|                                                                                  |
| 858                                                                              |
| 6864                                                                             |
| 245760                                                                           |
| 206                                                                              |
| -                                                                                |
| 2.375V ~ 3.465V                                                                  |
| Surface Mount                                                                    |
| 0°C ~ 85°C (TJ)                                                                  |
| 256-LFBGA                                                                        |
| 256-CABGA (14x14)                                                                |
| https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-7000hc-6bg256c |
|                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Table 1-1. MachXO2™ Family Selection Guide

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    | XO2-256 | XO2-640 | XO2-640U <sup>1</sup> | XO2-1200 | XO2-1200U <sup>1</sup> | XO2-2000 | XO2-2000U1 | XO2-4000 | XO2-7000 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|---------|-----------------------|----------|------------------------|----------|------------|----------|----------|
| LUTs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                    | 256     | 640     | 640                   | 1280     | 1280                   | 2112     | 2112       | 4320     | 6864     |
| Distributed RAM (kbits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    | 2       | 5       | 5                     | 10       | 10                     | 16       | 16         | 34       | 54       |
| EBR SRAM (kbits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    | 0       | 18      | 64                    | 64       | 74                     | 74       | 92         | 92       | 240      |
| Number of EBR SR kbits/block)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | AM Blocks (9       | 0       | 2       | 7                     | 7        | 8                      | 8        | 10         | 10       | 26       |
| UFM (kbits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                    | 0       | 24      | 64                    | 64       | 80                     | 80       | 96         | 96       | 256      |
| LUTs<br>Distributed RAM (kti<br>EBR SRAM (kbits)<br>Number of EBR SR<br>kbits/block)<br>UFM (kbits)<br>Device Options:<br>Number of PLLs<br>Hardened<br>Functions:<br>Packages<br>25-ball WLCSP <sup>5</sup><br>(2.5 mm x 2.5 mm,<br>32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5<br>48 QFN <sup>8,9</sup><br>(7 mm x 7 mm, 0.5<br>49-ball WLCSP <sup>5</sup><br>(3.2 mm x 3.2 mm,<br>64-ball ucBGA<br>(4 mm x 4 mm, 0.4<br>84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5<br>100-pin TQFP<br>(14 mm x 14 mm)<br>132-ball csBGA<br>(8 mm x 8 mm, 0.5<br>144-pin TQFP<br>(20 mm x 20 mm)<br>184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5<br>256-ball caBGA<br>(17 mm x 17 mm, 1<br>332-ball caBGA<br>(17 mm x 17 mm, 0 | HC <sup>2</sup>    | Yes     | Yes     | Yes                   | Yes      | Yes                    | Yes      | Yes        | Yes      | Yes      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | HE <sup>3</sup>    |         |         |                       |          |                        | Yes      | Yes        | Yes      | Yes      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ZE <sup>4</sup>    | Yes     | Yes     |                       | Yes      |                        | Yes      |            | Yes      | Yes      |
| Number of PLLs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    | 0       | 0       | 1                     | 1        | 1                      | 1        | 2          | 2        | 2        |
| Hardened                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I2C                | 2       | 2       | 2                     | 2        | 2                      | 2        | 2          | 2        | 2        |
| Functions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SPI                | 1       | 1       | 1                     | 1        | 1                      | 1        | 1          | 1        | 1        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Timer/Coun-<br>ter | 1       | 1       | 1                     | 1        | 1                      | 1        | 1          | 1        | 1        |
| Packages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                  |         |         |                       |          | ю                      |          |            |          |          |
| 25-ball WLCSP⁵<br>(2.5 mm x 2.5 mm,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.4 mm)            |         |         |                       | 18       |                        |          |            |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5 mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                    | 21      |         |                       | 21       |                        |          |            |          |          |
| 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    | 40      | 40      |                       |          |                        |          |            |          |          |
| 49-ball WLCSP <sup>5</sup><br>(3.2 mm x 3.2 mm,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.4 mm)            |         |         |                       |          |                        | 38       |            |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | mm)                | 44      |         |                       |          |                        |          |            |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | mm)                |         |         |                       |          |                        |          |            | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    | 55      | 78      |                       | 79       |                        | 79       |            |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | mm)                | 55      | 79      |                       | 104      |                        | 104      |            | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |         |         | 107                   | 107      |                        | 111      |            | 114      | 114      |
| 184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | mm)                |         |         |                       |          |                        |          |            | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |         |         |                       |          |                        | 206      |            | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0 mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |         |         |                       |          | 206                    | 206      |            | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | .8 mm)             |         |         |                       |          |                        |          |            | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | .0 mm)             |         |         |                       |          |                        |          | 278        | 278      | 334      |

1. Ultra high I/O device.

2. High performance with regulator – VCC = 2.5 V, 3.3 V

3. High performance without regulator  $-V_{CC} = 1.2 V$ 4. Low power without regulator  $-V_{CC} = 1.2 V$ 5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



 Table 2-5. sysMEM Block Configurations

| Memory Mode      | Configurations                                               |
|------------------|--------------------------------------------------------------|
| Single Port      | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| True Dual Port   | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |
| FIFO             | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |

#### Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

### Single, Dual, Pseudo-Dual Port and FIFO Modes

Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.



### Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support.



### PIO

The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

| Table 2-8. | ΡΙΟ | Signal | List |
|------------|-----|--------|------|
|------------|-----|--------|------|

| Pin Name               | I/О Туре | Description                                         |
|------------------------|----------|-----------------------------------------------------|
| CE                     | Input    | Clock Enable                                        |
| D                      | Input    | Pin input from sysIO buffer.                        |
| INDD                   | Output   | Register bypassed input.                            |
| INCK                   | Output   | Clock input                                         |
| Q0                     | Output   | DDR positive edge input                             |
| Q1                     | Output   | Registered input/DDR negative edge input            |
| D0                     | Input    | Output signal from the core (SDR and DDR)           |
| D1                     | Input    | Output signal from the core (DDR)                   |
| TD                     | Input    | Tri-state signal from the core                      |
| Q                      | Output   | Data output signals to sysIO Buffer                 |
| TQ                     | Output   | Tri-state output signals to sysIO Buffer            |
| DQSR901                | Input    | DQS shift 90-degree read clock                      |
| DQSW90 <sup>1</sup>    | Input    | DQS shift 90-degree write clock                     |
| DDRCLKPOL <sup>1</sup> | Input    | DDR input register polarity control signal from DQS |
| SCLK                   | Input    | System clock for input and output/tri-state blocks. |
| RST                    | Input    | Local set reset signal                              |

1. Available in PIO on right edge only.

### Input Register Block

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition to this functionality, the input register blocks for the PIOs on the right edge include built-in logic to interface to DDR memory.

Figure 2-12 shows the input register block for the PIOs located on the left, top and bottom edges. Figure 2-13 shows the input register block for the PIOs on the right edge.

### Left, Top, Bottom Edges

Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams.



### Figure 2-21. PC Core Block Diagram



Table 2-15 describes the signals interfacing with the I<sup>2</sup>C cores.

 Table 2-15.
 PC Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. |
| i2c_sda     | Bi-directional | Bi-directional data line of the $l^2C$ core. The signal is an output when data is transmitted from the $l^2C$ core. The signal is an input when data is received into the $l^2C$ core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of $l^2C$ ports in each MachXO2 device.                          |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                  |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                          |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                         |

### Hardened SPI IP Core

Every MachXO2 device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO2 devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Dual Boot

MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide.

### TraceID

Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

### **Density Shifting**

The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files.



### LVDS Emulation

MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.





Note: All resistors are ±1%.

### Table 3-1. LVDS25E DC Conditions

#### **Over Recommended Operating Conditions**

| Parameter         | Description                 | Тур.  | Units |
|-------------------|-----------------------------|-------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 158   | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 140   | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.35  | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |
| I <sub>DC</sub>   | DC output current           | 6.03  | mA    |



### BLVDS

The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

### Figure 3-2. BLVDS Multi-point Output Example



### Table 3-2. BLVDS DC Conditions<sup>1</sup>

| Over Recommended | Operating | Conditions |
|------------------|-----------|------------|
|                  | operating | oonantions |

|                     |                             | Noi     |         |       |
|---------------------|-----------------------------|---------|---------|-------|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ohms  |
| R <sub>S</sub>      | Driver series resistance    | 80      | 80      | Ohms  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |
| V <sub>OH</sub>     | Output high voltage         | 1.376   | 1.480   | V     |
| V <sub>OL</sub>     | Output low voltage          | 1.124   | 1.020   | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.253   | 0.459   | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |
| I <sub>DC</sub>     | DC output current           | 11.236  | 10.204  | mA    |

1. For input buffer, see LVDS table.



### LVPECL

The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals.

### Figure 3-3. Differential LVPECL



### Table 3-3. LVPECL DC Conditions<sup>1</sup>

| Symbol            | Description                 | Nominal | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 93      | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 196     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 2.05    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.25    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.80    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.65    | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5   | Ohms  |
| I <sub>DC</sub>   | DC output current           | 12.11   | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.

For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet.



# MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                    |                                               |                                    | -6    |      | -     | -5   | -4    |      |       |
|------------------------------------|-----------------------------------------------|------------------------------------|-------|------|-------|------|-------|------|-------|
| Parameter                          | Description                                   | Device                             | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| Clocks                             | •                                             |                                    |       | 1    | 1     |      |       |      | 1     |
| Primary Clo                        | ocks                                          |                                    |       |      |       |      |       |      |       |
| f <sub>MAX_PRI</sub> <sup>8</sup>  | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                | _     | 388  | _     | 323  | _     | 269  | MHz   |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary<br>Clock        | All MachXO2 devices                | 0.5   | _    | 0.6   | _    | 0.7   |      | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | —     | 912  |       | 939  | —     | 975  | ps    |
|                                    |                                               | MachXO2-640HC-HE                   | _     | 844  | —     | 871  | —     | 908  | ps    |
|                                    | Primary Clock Skew Within a                   | MachXO2-1200HC-HE                  | _     | 868  | —     | 902  | —     | 951  | ps    |
| <sup>I</sup> SKEW_PRI              | Device                                        | MachXO2-2000HC-HE                  | _     | 867  | —     | 897  | —     | 941  | ps    |
|                                    |                                               | MachXO2-4000HC-HE                  | _     | 865  | —     | 892  | —     | 931  | ps    |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 902  | —     | 942  | —     | 989  | ps    |
| Edge Clock                         |                                               |                                    |       |      |       |      |       |      |       |
| f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 400  | _     | 333  | _     | 278  | MHz   |
| Pin-LUT-Pin                        | Propagation Delay                             |                                    |       |      |       |      |       |      |       |
| t <sub>PD</sub>                    | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 6.72 |       | 6.96 |       | 7.24 | ns    |
| General I/O                        | Pin Parameters (Using Primar                  | y Clock without PLL)               |       | 1    | 1     |      |       | 1    | 1     |
|                                    |                                               | MachXO2-256HC-HE                   | _     | 7.13 |       | 7.30 | _     | 7.57 | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | _     | 7.15 |       | 7.30 | —     | 7.57 | ns    |
|                                    | Clock to Output – PIO Output                  | MachXO2-1200HC-HE                  | _     | 7.44 |       | 7.64 | —     | 7.94 | ns    |
| <sup>I</sup> CO                    | Register                                      | MachXO2-2000HC-HE                  | _     | 7.46 | —     | 7.66 | —     | 7.96 | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | _     | 7.51 |       | 7.71 | —     | 8.01 | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 7.54 | —     | 7.75 | —     | 8.06 | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | -0.06 | —    | -0.06 | —    | -0.06 | —    | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | -0.06 | —    | -0.06 | -    | -0.06 | _    | ns    |
| +                                  | Clock to Data Setup – PIO                     | MachXO2-1200HC-HE                  | -0.17 | —    | -0.17 | —    | -0.17 | —    | ns    |
| ISU                                | Input Register                                | MachXO2-2000HC-HE                  | -0.20 | —    | -0.20 | —    | -0.20 | —    | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | -0.23 | —    | -0.23 | -    | -0.23 | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | -0.23 | —    | -0.23 | —    | -0.23 | —    | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | 1.75  | —    | 1.95  | —    | 2.16  | —    | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | 1.75  | —    | 1.95  | —    | 2.16  | —    | ns    |
| +                                  | Clock to Data Hold - PIO Input                | MachXO2-1200HC-HE                  | 1.88  | —    | 2.12  | —    | 2.36  | —    | ns    |
| Ч                                  | Register                                      | MachXO2-2000HC-HE                  | 1.89  |      | 2.13  | —    | 2.37  | —    | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | 1.94  |      | 2.18  | —    | 2.43  | —    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | 1.98  |      | 2.23  | _    | 2.49  |      | ns    |

**Over Recommended Operating Conditions** 



|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                  |                                    | -6       |           | -6 -      |       | -5 -4   |         |                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------|----------|-----------|-----------|-------|---------|---------|------------------------|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Description                      | Device                             | Min.     | Max.      | Min.      | Max.  | Min.    | Max.    | Units                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                  | MachXO2-1200HC-HE                  | 0.41     |           | 0.48      |       | 0.55    | —       | ns                     |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Clock to Data Hold – PIO Input   | MachXO2-2000HC-HE                  | 0.42     |           | 0.49      |       | 0.56    | —       | ns                     |
| Parameter         t <sub>HPLL</sub> t <sub>SU_DELPLL</sub> t <sub>H_DELPLL</sub> t <sub>DVA</sub> t <sub>DVE</sub> f <sub>DATA</sub> | Register                         | MachXO2-4000HC-HE                  | 0.43     |           | 0.50      |       | 0.58    | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                  | MachXO2-7000HC-HE                  | 0.46     |           | 0.54      |       | 0.62    | —       | ns                     |
| Clo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                  | MachXO2-1200HC-HE                  | 2.88     |           | 3.19      |       | 3.72    | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Clock to Data Setup – PIO        | MachXO2-2000HC-HE                  | 2.87     | —         | 3.18      | —     | 3.70    | —       | ns                     |
| <sup>I</sup> SU_DELPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Delav                            | MachXO2-4000HC-HE                  | 2.96     |           | 3.28      |       | 3.81    | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ,                                | MachXO2-7000HC-HE                  | 3.05     | —         | 3.35      | —     | 3.87    | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                  | MachXO2-1200HC-HE                  | -0.83    |           | -0.83     |       | -0.83   | —       | ns                     |
| t <sub>H_DELPLL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Clock to Data Hold – PIO Input   | MachXO2-2000HC-HE                  | -0.83    |           | -0.83     |       | -0.83   | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Register with Input Data Delay   | MachXO2-4000HC-HE                  | -0.87    |           | -0.87     | —     | -0.87   | —       | ns                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                  | MachXO2-7000HC-HE                  | -0.91    | —         | -0.91     | —     | -0.91   | —       | ns                     |
| Generic DDF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RX1 Inputs with Clock and Data   | Aligned at Pin Using PC            | LK Pin   | for Cloc  | k Input - | GDDR  | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Input Data Valid After CLK       |                                    |          | 0.317     | —         | 0.344 | —       | 0.368   | UI                     |
| t <sub>DVE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Input Data Hold After CLK        | All MachXO2 devices,<br>all sides  | 0.742    | —         | 0.702     | —     | 0.668   | —       | UI                     |
| f <sub>DATA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DDRX1 Input Data Speed           |                                    | _        | 300       | —         | 250   | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DDRX1 SCLK Frequency             |                                    |          | 150       | —         | 125   | —       | 104     | MHz                    |
| Generic DDF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | X1 Inputs with Clock and Data C  | Centered at Pin Using PC           | LK Pin f | or Clock  | Input –   | GDDRX | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input Data Setup Before CLK      |                                    | 0.566    |           | 0.560     |       | 0.538   | —       | ns                     |
| t <sub>HO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input Data Hold After CLK        | All MachXO2 devices,               | 0.778    |           | 0.879     |       | 1.090   | —       | ns                     |
| f <sub>DATA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DDRX1 Input Data Speed           | all sides                          |          | 300       |           | 250   |         | 208     | Mbps                   |
| f <sub>DDRX1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DDRX1 SCLK Frequency             |                                    |          | 150       |           | 125   |         | 104     | MHz                    |
| Generic DDF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RX2 Inputs with Clock and Data   | Aligned at Pin Using PC            | LK Pin f | for Clock | k Input – | GDDR  | (2_RX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Input Data Valid After CLK       |                                    | —        | 0.316     |           | 0.342 |         | 0.364   | UI                     |
| t <sub>DVE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Input Data Hold After CLK        | MachXO2-640U,                      | 0.710    |           | 0.675     |       | 0.679   | —       | UI                     |
| f <sub>DATA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _        | 664       | _         | 554   | _       | 462     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DDRX2 ECLK Frequency             | bottom side only <sup>11</sup>     |          | 332       |           | 277   |         | 231     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SCLK Frequency                   |                                    |          | 166       |           | 139   | —       | 116     | MHz                    |
| Generic DDF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | X2 Inputs with Clock and Data C  | Centered at Pin Using PC           | LK Pin f | or Clock  | Input –   | GDDRX | 2_RX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input Data Setup Before CLK      |                                    | 0.233    |           | 0.219     |       | 0.198   | —       | ns                     |
| t <sub>HO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input Data Hold After CLK        | MachXO2-640U                       | 0.287    | —         | 0.287     | —     | 0.344   | —       | ns                     |
| f <sub>DATA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _        | 664       | _         | 554   | _       | 462     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DDRX2 ECLK Frequency             | bottom side only <sup>11</sup>     | —        | 332       | —         | 277   | —       | 231     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SCLK Frequency                   | 1                                  | —        | 166       |           | 139   |         | 116     | MHz                    |



|                                                                                                                                     |                                                                  |                                                | -       | 6        |           | -5     |                 | -4      |                        |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------|---------|----------|-----------|--------|-----------------|---------|------------------------|
| Parameter                                                                                                                           | Description                                                      | Device M                                       |         | Max.     | Min.      | Max.   | Min.            | Max.    | Units                  |
| Generic DDRX2 Outputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX2_TX.ECLK.Centered <sup>9, 12</sup> |                                                                  |                                                |         |          |           |        |                 |         |                        |
| t <sub>DVB</sub>                                                                                                                    | Output Data Valid Before CLK<br>Output                           |                                                | 0.535   | _        | 0.670     | _      | 0.830           | _       | ns                     |
| t <sub>DVA</sub>                                                                                                                    | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                  | 0.535   | —        | 0.670     | _      | 0.830           | _       | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX2 Serial Output Data<br>Speed                                | MachXO2-1200/U and<br>larger devices, top side | _       | 664      | _         | 554    | _               | 462     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                  | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                 |                                                | _       | 332      | _         | 277    | _               | 231     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                |         | 166      | —         | 139    |                 | 116     | MHz                    |
| Generic DDF                                                                                                                         | X4 Outputs with Clock and Data                                   | a Aligned at Pin Using P                       | CLK Pin | for Cloc | k Input   | - GDDR | X4_TX.E         | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>                                                                                                                    | Output Data Invalid After CLK<br>Output                          |                                                | _       | 0.200    | _         | 0.215  | _               | 0.230   | ns                     |
| t <sub>DIB</sub>                                                                                                                    | Output Data Invalid Before<br>CLK Output                         | MachXO2-640U,<br>MachXO2-1200/U and            | _       | 0.200    | _         | 0.215  | _               | 0.230   | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX4 Serial Output Data<br>Speed                                | larger devices, top side only.                 | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                  | DDRX4 ECLK Frequency                                             |                                                |         | 378      |           | 315    |                 | 262     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                |         | 95       | —         | 79     | —               | 66      | MHz                    |
| Generic DDF                                                                                                                         | X4 Outputs with Clock and Data                                   | Centered at Pin Using P                        | CLK Pin | for Cloc | k Input – | GDDRX  | 4_ <b>TX.EC</b> | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>                                                                                                                    | Output Data Valid Before CLK<br>Output                           |                                                | 0.455   | _        | 0.570     | _      | 0.710           | _       | ns                     |
| t <sub>DVA</sub>                                                                                                                    | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                  | 0.455   | _        | 0.570     | _      | 0.710           | _       | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX4 Serial Output Data<br>Speed                                | larger devices, top side                       | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                  | DDRX4 ECLK Frequency<br>(minimum limited by PLL)                 | only.                                          | _       | 378      | _         | 315    | _               | 262     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                |         | 95       | —         | 79     | —               | 66      | MHz                    |
| 7:1 LVDS Ou                                                                                                                         | utputs – GDDR71_TX.ECLK.7:                                       | 1 <sup>9, 12</sup>                             |         |          |           |        |                 | •       |                        |
| t <sub>DIB</sub>                                                                                                                    | Output Data Invalid Before<br>CLK Output                         |                                                | _       | 0.160    | _         | 0.180  | _               | 0.200   | ns                     |
| t <sub>DIA</sub>                                                                                                                    | Output Data Invalid After CLK<br>Output                          | MachXO2-640U.                                  | _       | 0.160    | _         | 0.180  | _               | 0.200   | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDR71 Serial Output Data<br>Speed                                | MachXO2-1200/U and larger devices, top side    | _       | 756      | _         | 630    | _               | 524     | Mbps                   |
| f <sub>DDR71</sub>                                                                                                                  | DDR71 ECLK Frequency                                             | only.                                          |         | 378      | —         | 315    | _               | 262     | MHz                    |
| fclkout                                                                                                                             | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                                | _       | 108      | _         | 90     | _               | 75      | MHz                    |



|                                                                                                                                    |                                  |                                       | -        | -3        |           | -2    | -1      |                        |                        |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------|----------|-----------|-----------|-------|---------|------------------------|------------------------|
| Parameter                                                                                                                          | Description                      | Device                                | Min.     | Max.      | Min.      | Max.  | Min.    | Max.                   | Units                  |
|                                                                                                                                    |                                  | MachXO2-1200ZE                        | 0.66     | —         | 0.68      |       | 0.80    |                        | ns                     |
|                                                                                                                                    | Clock to Data Hold – PIO Input   | MachXO2-2000ZE                        | 0.68     | —         | 0.70      |       | 0.83    |                        | ns                     |
| <sup>I</sup> HPLL                                                                                                                  | Register                         | MachXO2-4000ZE                        | 0.68     | —         | 0.71      |       | 0.84    |                        | ns                     |
|                                                                                                                                    |                                  | MachXO2-7000ZE                        | 0.73     | —         | 0.74      | —     | 0.87    | —                      | ns                     |
|                                                                                                                                    |                                  | MachXO2-1200ZE                        | 5.14     | —         | 5.69      | —     | 6.20    | —                      | ns                     |
|                                                                                                                                    | Clock to Data Setup – PIO        | MachXO2-2000ZE                        | 5.11     | —         | 5.67      | —     | 6.17    | —                      | ns                     |
| <sup>I</sup> SU_DELPLL                                                                                                             | Delav                            | MachXO2-4000ZE                        | 5.27     | —         | 5.84      |       | 6.35    | —                      | ns                     |
|                                                                                                                                    |                                  | MachXO2-7000ZE                        | 5.15     | —         | 5.71      | —     | 6.23    | —                      | ns                     |
|                                                                                                                                    |                                  | MachXO2-1200ZE                        | -1.36    | —         | -1.36     | —     | -1.36   | —                      | ns                     |
|                                                                                                                                    | Clock to Data Hold – PIO Input   | MachXO2-2000ZE                        | -1.35    | —         | -1.35     |       | -1.35   | —                      | ns                     |
| <sup>I</sup> H_DELPLL                                                                                                              | Register with Input Data Delay   | MachXO2-4000ZE                        | -1.43    | —         | -1.43     | —     | -1.43   | —                      | ns                     |
|                                                                                                                                    |                                  | MachXO2-7000ZE                        | -1.41    | —         | -1.41     | —     | -1.41   | —                      | ns                     |
| Generic DDR                                                                                                                        | X1 Inputs with Clock and Data A  | ligned at Pin Using PO                | LK Pin   | for Cloc  | k Input - | GDDR  | (1_RX.S | CLK.Ali                | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                                   | Input Data Valid After CLK       |                                       | _        | 0.382     |           | 0.401 |         | 0.417                  | UI                     |
| t <sub>DVE</sub>                                                                                                                   | Input Data Hold After CLK        | All MachXO2                           | 0.670    | —         | 0.684     |       | 0.693   | —                      | UI                     |
| f <sub>DATA</sub>                                                                                                                  | DDRX1 Input Data Speed           | devices, all sides                    | _        | 140       |           | 116   | —       | 98                     | Mbps                   |
| f <sub>DDRX1</sub>                                                                                                                 | DDRX1 SCLK Frequency             |                                       | _        | 70        |           | 58    | —       | 49                     | MHz                    |
| Generic DDRX1 Inputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX1_RX.SCLK.Centered <sup>9, 17</sup> |                                  |                                       |          |           |           |       |         | tered <sup>9, 12</sup> |                        |
| t <sub>SU</sub>                                                                                                                    | Input Data Setup Before CLK      |                                       | 1.319    | —         | 1.412     |       | 1.462   | —                      | ns                     |
| t <sub>HO</sub>                                                                                                                    | Input Data Hold After CLK        | All MachXO2                           | 0.717    | —         | 1.010     | —     | 1.340   | —                      | ns                     |
| f <sub>DATA</sub>                                                                                                                  | DDRX1 Input Data Speed           | devices, all sides                    | —        | 140       | —         | 116   | —       | 98                     | Mbps                   |
| f <sub>DDRX1</sub>                                                                                                                 | DDRX1 SCLK Frequency             |                                       | —        | 70        | —         | 58    | —       | 49                     | MHz                    |
| Generic DDR                                                                                                                        | X2 Inputs with Clock and Data A  | ligned at Pin Using PO                | CLK Pin  | for Cloc  | k Input - | GDDR) | (2_RX.E | CLK.Ali                | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                                   | Input Data Valid After CLK       |                                       | _        | 0.361     |           | 0.346 | _       | 0.334                  | UI                     |
| t <sub>DVE</sub>                                                                                                                   | Input Data Hold After CLK        | MachXO2-640U,                         | 0.602    | —         | 0.625     |       | 0.648   | —                      | UI                     |
| f <sub>DATA</sub>                                                                                                                  | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | —        | 280       | —         | 234   | —       | 194                    | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                 | DDRX2 ECLK Frequency             | bottom side only <sup>11</sup>        |          | 140       | —         | 117   |         | 97                     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                  | SCLK Frequency                   |                                       |          | 70        |           | 59    |         | 49                     | MHz                    |
| Generic DDR                                                                                                                        | X2 Inputs with Clock and Data Ce | entered at Pin Using PC               | LK Pin f | for Clock | Input –   | GDDRX | 2_RX.EC | LK.Cen                 | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                                                                                                    | Input Data Setup Before CLK      |                                       | 0.472    | —         | 0.672     |       | 0.865   |                        | ns                     |
| t <sub>HO</sub>                                                                                                                    | Input Data Hold After CLK        | MachXO2-640U,                         | 0.363    | —         | 0.501     | —     | 0.743   | —                      | ns                     |
| f <sub>DATA</sub>                                                                                                                  | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _        | 280       | _         | 234   | _       | 194                    | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                 | DDRX2 ECLK Frequency             | bottom side only"                     |          | 140       | —         | 117   |         | 97                     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                  | SCLK Frequency                   |                                       |          | 70        |           | 59    |         | 49                     | MHz                    |
| Generic DDR                                                                                                                        | 4 Inputs with Clock and Data A   | ligned at Pin Using PC                | LK Pin   | for Cloc  | k Input - | GDDRX | 4_RX.E  | CLK.Ali                | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                                   | Input Data Valid After ECLK      |                                       | —        | 0.307     |           | 0.316 |         | 0.326                  | UI                     |
| t <sub>DVE</sub>                                                                                                                   | Input Data Hold After ECLK       | MachXO2-640U.                         | 0.662    | —         | 0.650     |       | 0.649   |                        | UI                     |
| f <sub>DATA</sub>                                                                                                                  | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _        | 420       | _         | 352   | _       | 292                    | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                 | DDRX4 ECLK Frequency             | bottom side only <sup>11</sup>        | —        | 210       | —         | 176   | —       | 146                    | MHz                    |
| f <sub>SCLK</sub>                                                                                                                  | SCLK Frequency                   | 1                                     | —        | 53        | —         | 44    | —       | 37                     | MHz                    |



|                                                                                                                                     |                                                                  |                                                        | -3      |          | -2        |        | -1      |         |                        |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|---------|----------|-----------|--------|---------|---------|------------------------|
| Parameter                                                                                                                           | Description                                                      | Device                                                 | Min.    | Max.     | Min.      | Max.   | Min.    | Max.    | Units                  |
| Generic DDRX2 Outputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX2_TX.ECLK.Centered <sup>9, 12</sup> |                                                                  |                                                        |         |          |           |        |         |         |                        |
| t <sub>DVB</sub>                                                                                                                    | Output Data Valid Before CLK<br>Output                           |                                                        | 1.445   | _        | 1.760     | _      | 2.140   | _       | ns                     |
| t <sub>DVA</sub>                                                                                                                    | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                          | 1.445   | _        | 1.760     | _      | 2.140   | _       | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX2 Serial Output Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,<br>top side only | _       | 280      | _         | 234    | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                  | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                 |                                                        | _       | 140      | _         | 117    | _       | 97      | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                        | —       | 70       | —         | 59     | _       | 49      | MHz                    |
| Generic DDR                                                                                                                         | X4 Outputs with Clock and Data                                   | Aligned at Pin Using P                                 | CLK Pin | for Cloc | k Input   | - GDDR | X4_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>                                                                                                                    | Output Data Invalid After CLK<br>Output                          |                                                        | _       | 0.270    | _         | 0.300  | _       | 0.330   | ns                     |
| t <sub>DIB</sub>                                                                                                                    | Output Data Invalid Before<br>CLK Output                         | MachXO2-640U,<br>MachXO2-1200/U                        | _       | 0.270    | _         | 0.300  | _       | 0.330   | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX4 Serial Output Data<br>Speed                                | and larger devices, top side only                      | _       | 420      | _         | 352    | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                  | DDRX4 ECLK Frequency                                             |                                                        | _       | 210      | —         | 176    | —       | 146     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                        | _       | 53       |           | 44     |         | 37      | MHz                    |
| Generic DDR                                                                                                                         | (4 Outputs with Clock and Data (                                 | Centered at Pin Using P                                | CLK Pin | for Cloc | k Input – | GDDRX  | 4_TX.EC | CLK.Cen | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>                                                                                                                    | Output Data Valid Before CLK<br>Output                           |                                                        | 0.873   | _        | 1.067     | _      | 1.319   | _       | ns                     |
| t <sub>DVA</sub>                                                                                                                    | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                          | 0.873   | _        | 1.067     | _      | 1.319   | _       | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX4 Serial Output Data<br>Speed                                | and larger devices,                                    | _       | 420      | _         | 352    | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                  | DDRX4 ECLK Frequency<br>(minimum limited by PLL)                 |                                                        | _       | 210      | _         | 176    | _       | 146     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                        | —       | 53       | —         | 44     | _       | 37      | MHz                    |
| 7:1 LVDS Ou                                                                                                                         | tputs – GDDR71_TX.ECLK.7:1                                       | 9, 12                                                  |         |          |           |        |         |         |                        |
| t <sub>DIB</sub>                                                                                                                    | Output Data Invalid Before<br>CLK Output                         |                                                        | _       | 0.240    | —         | 0.270  | _       | 0.300   | ns                     |
| t <sub>DIA</sub>                                                                                                                    | Output Data Invalid After CLK<br>Output                          | MachXO2-640U.                                          | _       | 0.240    | _         | 0.270  | _       | 0.300   | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDR71 Serial Output Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,                  | _       | 420      | _         | 352    | _       | 292     | Mbps                   |
| f <sub>DDR71</sub>                                                                                                                  | DDR71 ECLK Frequency                                             | top side only.                                         | —       | 210      | —         | 176    | —       | 146     | MHz                    |
| fclkout                                                                                                                             | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                                        | _       | 60       | _         | 50     | _       | 42      | MHz                    |



## sysCLOCK PLL Timing

| Parameter                         | Descriptions                                   | Conditions                              | Min.   | Max.  | Units  |
|-----------------------------------|------------------------------------------------|-----------------------------------------|--------|-------|--------|
| f <sub>IN</sub>                   | Input Clock Frequency (CLKI, CLKFB)            |                                         | 7      | 400   | MHz    |
| fout                              | Output Clock Frequency (CLKOP, CLKOS, CLKOS2)  |                                         | 1.5625 | 400   | MHz    |
| f <sub>OUT2</sub>                 | Output Frequency (CLKOS3 cascaded from CLKOS2) |                                         | 0.0122 | 400   | MHz    |
| f <sub>VCO</sub>                  | PLL VCO Frequency                              |                                         | 200    | 800   | MHz    |
| f <sub>PFD</sub>                  | Phase Detector Input Frequency                 |                                         | 7      | 400   | MHz    |
| AC Characteri                     | stics                                          |                                         |        |       |        |
| t <sub>DT</sub>                   | Output Clock Duty Cycle                        | Without duty trim selected <sup>3</sup> | 45     | 55    | %      |
| t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy                        |                                         | -75    | 75    | %      |
| t <sub>PH</sub> <sup>4</sup>      | Output Phase Accuracy                          |                                         | -6     | 6     | %      |
|                                   | Output Clock Poriod Littor                     | f <sub>OUT</sub> > 100 MHz              | —      | 150   | ps p-p |
|                                   |                                                | f <sub>OUT</sub> < 100 MHz              | —      | 0.007 | UIPP   |
|                                   | Output Clock Cycle to oycle, litter            | f <sub>OUT</sub> > 100 MHz              | —      | 180   | ps p-p |
|                                   |                                                | f <sub>OUT</sub> < 100 MHz              | —      | 0.009 | UIPP   |
| + 1.8                             | Output Clock Phase Jitter                      | f <sub>PFD</sub> > 100 MHz              | —      | 160   | ps p-p |
| <sup>I</sup> OPJIT <sup>1</sup>   |                                                | f <sub>PFD</sub> < 100 MHz              | —      | 0.011 | UIPP   |
|                                   | Output Clock Period, litter (Fractional-N)     | f <sub>OUT</sub> > 100 MHz              | —      | 230   | ps p-p |
|                                   |                                                | f <sub>OUT</sub> < 100 MHz              | —      | 0.12  | UIPP   |
|                                   | Output Clock Cycle-to-cycle Jitter             | f <sub>OUT</sub> > 100 MHz              | —      | 230   | ps p-p |
|                                   | (Fractional-N)                                 | f <sub>OUT</sub> < 100 MHz              | —      | 0.12  | UIPP   |
| t <sub>SPO</sub>                  | Static Phase Offset                            | Divider ratio = integer                 | -120   | 120   | ps     |
| t <sub>W</sub>                    | Output Clock Pulse Width                       | At 90% or 10% <sup>3</sup>              | 0.9    | _     | ns     |
| tLOCK <sup>2, 5</sup>             | PLL Lock-in Time                               |                                         | —      | 15    | ms     |
| t <sub>UNLOCK</sub>               | PLL Unlock Time                                |                                         | —      | 50    | ns     |
| + 6                               | Input Clock Poriod litter                      | f <sub>PFD</sub> ≥ 20 MHz               | —      | 1,000 | ps p-p |
| ЧРЈІТ                             |                                                | f <sub>PFD</sub> < 20 MHz               | —      | 0.02  | UIPP   |
| t <sub>HI</sub>                   | Input Clock High Time                          | 90% to 90%                              | 0.5    | _     | ns     |
| t <sub>LO</sub>                   | Input Clock Low Time                           | 10% to 10%                              | 0.5    | _     | ns     |
| t <sub>STABLE</sub> ⁵             | STANDBY High to PLL Stable                     |                                         | —      | 15    | ms     |
| t <sub>RST</sub>                  | RST/RESETM Pulse Width                         |                                         | 1      | —     | ns     |
| t <sub>RSTREC</sub>               | RST Recovery Time                              |                                         | 1      | —     | ns     |
| t <sub>RST_DIV</sub>              | RESETC/D Pulse Width                           |                                         | 10     | —     | ns     |
| t <sub>RSTREC_DIV</sub>           | RESETC/D Recovery Time                         |                                         | 1      | —     | ns     |
| t <sub>ROTATE-SETUP</sub>         | PHASESTEP Setup Time                           |                                         | 10     |       | ns     |

### **Over Recommended Operating Conditions**









### Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256ZE-1SG32C  | 256  | 1.2 V          | -1    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256ZE-2SG32C  | 256  | 1.2 V          | -2    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256ZE-3SG32C  | 256  | 1.2 V          | -3    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256ZE-1UMG64C | 256  | 1.2 V          | -1    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256ZE-2UMG64C | 256  | 1.2 V          | -2    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256ZE-3UMG64C | 256  | 1.2 V          | -3    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256ZE-1TG100C | 256  | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256ZE-2TG100C | 256  | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256ZE-3TG100C | 256  | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256ZE-1MG132C | 256  | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256ZE-2MG132C | 256  | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256ZE-3MG132C | 256  | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-640ZE-1TG100C | 640  | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640ZE-2TG100C | 640  | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640ZE-3TG100C | 640  | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640ZE-1MG132C | 640  | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640ZE-2MG132C | 640  | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640ZE-3MG132C | 640  | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |

| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1SG32C  | 1280 | 1.2 V          | -1    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200ZE-2SG32C  | 1280 | 1.2 V          | -2    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200ZE-3SG32C  | 1280 | 1.2 V          | -3    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200ZE-1TG100C | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-2TG100C | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-3TG100C | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-1MG132C | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-2MG132C | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-3MG132C | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-1TG144C | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-2TG144C | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-3TG144C | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |



| Part Number                            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000ZE-1UWG49ITR <sup>1</sup>   | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR50 <sup>3</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR1K <sup>2</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1TG100I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-2TG100I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-3TG100I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-1MG132I                  | 2112 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-2MG132I                  | 2112 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-3MG132I                  | 2112 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-1TG144I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-2TG144I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-3TG144I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-1BG256I                  | 2112 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-2BG256I                  | 2112 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-3BG256I                  | 2112 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-1FTG256I                 | 2112 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-2FTG256I                 | 2112 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-3FTG256I                 | 2112 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



### **R1 Device Specifications**

The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard Non-R1) Devices.

- The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports.
- The on-chip differential input termination resistor value is higher than intended. It is approximately 200Ω as opposed to the intended 100Ω. It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software.
- Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result.
- Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details:

| Condition    | Clamp | Pad Rising<br>IIH Max. | Pad Falling<br>IIH Min. | Steady State Pad<br>High IIH | Steady State Pad<br>Low IIL |
|--------------|-------|------------------------|-------------------------|------------------------------|-----------------------------|
| VPAD > VCCIO | OFF   | 1 mA                   | –1 mA                   | 1 mA                         | 10 µA                       |
| VPAD = VCCIO | ON    | 10 µA                  | –10 μA                  | 10 µA                        | 10 µA                       |
| VPAD = VCCIO | OFF   | 1 mA                   | –1 mA                   | 1 mA                         | 10 µA                       |
| VPAD < VCCIO | OFF   | 10 µA                  | –10 μA                  | 10 µA                        | 10 µA                       |

- The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt.
- In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization.
- When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly.
- PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 μsec before returning low.
- Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply.



| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                                                       |
|---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2011      | 01.3    | Multiple                            | Replaced "SED" with "SRAM CRC Error Detection" throughout the document.                                                                                                                                                                              |
|               |         | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table.                                                                                                                                                                                              |
|               |         | Pinout Information                  | Updated Pin Information Summary tables.                                                                                                                                                                                                              |
|               |         |                                     | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table.                                                                                                                                                                         |
| April 2011    | 01.2    | —                                   | Data sheet status changed from Advance to Preliminary.                                                                                                                                                                                               |
|               |         | Introduction                        | Updated MachXO2 Family Selection Guide table.                                                                                                                                                                                                        |
|               |         | Architecture                        | Updated Supported Input Standards table.                                                                                                                                                                                                             |
|               |         |                                     | Updated sysMEM Memory Primitives diagram.                                                                                                                                                                                                            |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. |
|               |         |                                     | Added VREF specifications to sysIO recommended operating condi-<br>tions.                                                                                                                                                                            |
|               |         |                                     | Updating timing information based on characterization.                                                                                                                                                                                               |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | Ordering Information                | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages.                                                                                                                                                                           |
|               |         |                                     | Added R1 device specifications.                                                                                                                                                                                                                      |
| January 2011  | 01.1    | All                                 | Included ultra-high I/O devices.                                                                                                                                                                                                                     |
|               |         | DC and Switching<br>Characteristics | Recommended Operating Conditions table – Added footnote 3.                                                                                                                                                                                           |
|               |         |                                     | DC Electrical Characteristics table – Updated data for $\rm I_{IL},  I_{IH},  V_{HYST}$ typical values updated.                                                                                                                                      |
|               |         |                                     | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |
|               |         |                                     | Generic DDRX4 Outputs with Clock and Data Aligned at Pin<br>(GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables<br>– Updated data for T <sub>DIA</sub> and T <sub>DIB.</sub>                                                              |
|               |         |                                     | Power-On-Reset Voltage Levels table - clarified note 3.                                                                                                                                                                                              |
|               |         |                                     | Clarified VCCIO related recommended operating conditions specifications.                                                                                                                                                                             |
|               |         |                                     | Added power supply ramp rate requirements.                                                                                                                                                                                                           |
|               |         |                                     | Added Power Supply Ramp Rates table.                                                                                                                                                                                                                 |
|               |         |                                     | Updated Programming/Erase Specifications table.                                                                                                                                                                                                      |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                                                                                   |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
| November 2010 | 01.0    | _                                   | Initial release.                                                                                                                                                                                                                                     |