# E · K Hattice Semiconductor Corporation - <u>LCMXO2-7000HE-5TG144I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| 2000                           |                                                                                  |
|--------------------------------|----------------------------------------------------------------------------------|
| Product Status                 | Active                                                                           |
| Number of LABs/CLBs            | 858                                                                              |
| Number of Logic Elements/Cells | 6864                                                                             |
| Total RAM Bits                 | 245760                                                                           |
| Number of I/O                  | 114                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 144-LQFP                                                                         |
| Supplier Device Package        | 144-TQFP (20x20)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-7000he-5tg144i |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



#### **ROM Mode**

ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information on the RAM and ROM modes, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

## Routing

There are many resources provided in the MachXO2 devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.

The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

## **Clock/Control Distribution Network**

Each MachXO2 device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly.

The MachXO2 architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO2-640U, MachXO2-1200/U and higher density devices have two edge clocks each on the top and bottom edges. Lower density devices have no edge clocks. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources.

The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO2 devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals.

The maximum frequency for the primary clock network is shown in the MachXO2 External Switching Characteristics table.

The primary clock signals for the MachXO2-256 and MachXO2-640 are generated from eight 17:1 muxes The available clock sources include eight I/O sources and 9 routing inputs. Primary clock signals for the MachXO2-640U, MachXO2-1200/U and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sysCLOCK PLL outputs.



#### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

#### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

#### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset           |  |
|-----------------|--|
| Clock           |  |
| Clock<br>Enable |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.



#### Hardened Timer/Counter

MachXO2 devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- Supports the following modes of operation:
  - Watchdog timer
  - Clear timer on compare match
  - Fast PWM
  - Phase and Frequency Correct PWM
- Programmable clock input source
- Programmable input clock prescaler
- One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller.
- Three independent interrupt sources: overflow, output compare match, and input capture
- Auto reload
- Time-stamping support on the input capture unit
- Waveform generation on the output
- Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- · Stand-alone mode with preloaded control registers and direct reset input

#### Figure 2-23. Timer/Counter Block Diagram



Table 2-17. Timer/Counter Signal Description

| Port    | I/O | Description                                                                                                                                                                                                          |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc_clki | I   | Timer/Counter input clock signal                                                                                                                                                                                     |
| tc_rstn | I   | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled                                                                                                                                   |
| tc_ic   | I   | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. |
| tc_int  | 0   | Without WISHBONE – Can be used as overflow flag<br>With WISHBONE – Controlled by three IRQ registers                                                                                                                 |
| tc_oc   | 0   | Timer counter output signal                                                                                                                                                                                          |



| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, ana-<br>log circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential<br>I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                        |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

## Power On Reset

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO0}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time (t<sub>REFRESH</sub>) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



### LVDS Emulation

MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.





Note: All resistors are ±1%.

#### Table 3-1. LVDS25E DC Conditions

#### **Over Recommended Operating Conditions**

| Parameter         | Description                 | Тур.  | Units |  |
|-------------------|-----------------------------|-------|-------|--|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |  |
| R <sub>S</sub>    | Driver series resistor      | 158   | Ohms  |  |
| R <sub>P</sub>    | Driver parallel resistor    | 140   | Ohms  |  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |  |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |  |
| V <sub>OD</sub>   | Output differential voltage | 0.35  | V     |  |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |  |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |  |
| I <sub>DC</sub>   | DC output current           | 6.03  | mA    |  |



#### BLVDS

The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

#### Figure 3-2. BLVDS Multi-point Output Example



#### Table 3-2. BLVDS DC Conditions<sup>1</sup>

| <b>Over Recommended</b> | Operating | Conditions  |
|-------------------------|-----------|-------------|
|                         | oporating | 00110110110 |

|                     |                             | Non     |         |       |
|---------------------|-----------------------------|---------|---------|-------|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ohms  |
| R <sub>S</sub>      | Driver series resistance    | 80      | 80      | Ohms  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |
| V <sub>OH</sub>     | Output high voltage         | 1.376   | 1.480   | V     |
| V <sub>OL</sub>     | Output low voltage          | 1.124   | 1.020   | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.253   | 0.459   | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |
| I <sub>DC</sub>     | DC output current           | 11.236  | 10.204  | mA    |

1. For input buffer, see LVDS table.



#### LVPECL

The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals.

#### Figure 3-3. Differential LVPECL



#### Table 3-3. LVPECL DC Conditions<sup>1</sup>

| Symbol            | Description                 | Nominal | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 93      | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 196     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 2.05    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.25    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.80    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.65    | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5   | Ohms  |
| DC                | DC output current           | 12.11   | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.

For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet.



## Typical Building Block Function Performance – HC/HE Devices<sup>1</sup>

#### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | -6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

#### **Register-to-Register Performance**

| Function                                                                     | -6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           |       |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    |           |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.



|                    |                                                                                                                |                                     | -        | -6        |           | -5     | -       | 4       |                        |
|--------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------|----------|-----------|-----------|--------|---------|---------|------------------------|
| Parameter          | Description                                                                                                    | Device                              | Min.     | Max.      | Min.      | Max.   | Min.    | Max.    | Units                  |
| Generic DDI        | R4 Inputs with Clock and Data A                                                                                | ligned at Pin Using PC              | LK Pin f | or Clock  | Input –   | GDDRX  | (4_RX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                                                                    |                                     | —        | 0.290     | —         | 0.320  | —       | 0.345   | UI                     |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                                                                     | MachXO2-640U,                       | 0.739    | —         | 0.699     | —      | 0.703   | —       | UI                     |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                                                               | MachXO2-1200/U and larger devices,  | _        | 756       | _         | 630    | —       | 524     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                                                                           | bottom side only.11                 |          | 378       |           | 315    | —       | 262     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                                                                 |                                     |          | 95        |           | 79     | —       | 66      | MHz                    |
|                    | Generic DDR4 Inputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX4_RX.ECLK.Center |                                     |          |           |           |        |         |         | tered <sup>9, 12</sup> |
| t <sub>SU</sub>    | Input Data Setup Before ECLK                                                                                   |                                     | 0.233    | —         | 0.219     | —      | 0.198   | —       | ns                     |
| t <sub>HO</sub>    | Input Data Hold After ECLK                                                                                     | MachXO2-640U,                       | 0.287    | —         | 0.287     | —      | 0.344   |         | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                                                               | MachXO2-1200/U and larger devices,  | _        | 756       | _         | 630    | _       | 524     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                                                                           | bottom side only.11                 |          | 378       | —         | 315    | —       | 262     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                                                                 |                                     |          | 95        | —         | 79     | —       | 66      | MHz                    |
| 7:1 LVDS In        | puts (GDDR71_RX.ECLK.7:1) <sup>9,</sup>                                                                        | 12                                  |          |           |           |        |         |         |                        |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                                                                    |                                     |          | 0.290     |           | 0.320  | —       | 0.345   | UI                     |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                                                                     |                                     | 0.739    | —         | 0.699     |        | 0.703   |         | UI                     |
| f <sub>DATA</sub>  | DDR71 Serial Input Data<br>Speed                                                                               | MachXO2-640U,<br>MachXO2-1200/U and | _        | 756       | _         | 630    | _       | 524     | Mbps                   |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                                                                           | larger devices, bottom side only.11 |          | 378       | —         | 315    | —       | 262     | MHz                    |
| f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL)                                                | side only.                          | _        | 108       | _         | 90     | _       | 75      | MHz                    |
| Generic DD         | R Outputs with Clock and Data                                                                                  | Aligned at Pin Using PC             | LK Pin f | for Clock | < Input – | GDDR   | (1_TX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                                                                        |                                     | _        | 0.520     | _         | 0.550  | _       | 0.580   | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                                                                       | All MachXO2 devices, all sides.     | _        | 0.520     | _         | 0.550  | —       | 0.580   | ns                     |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                                                                        |                                     |          | 300       |           | 250    | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub> | DDRX1 SCLK frequency                                                                                           | -                                   |          | 150       | —         | 125    | —       | 104     | MHz                    |
|                    | R Outputs with Clock and Data C                                                                                | entered at Pin Using PC             | LK Pin f | or Clock  | Input –   | GDDRX  | 1_TX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                                                                         |                                     | 1.210    | _         | 1.510     | _      | 1.870   | _       | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                                                                          | All MachXO2 devices,                | 1.210    | —         | 1.510     | _      | 1.870   | _       | ns                     |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                                                                        | all sides.                          |          | 300       | _         | 250    | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                                                               | •                                   | _        | 150       | _         | 125    | _       | 104     | MHz                    |
| Generic DDF        | X2 Outputs with Clock and Data                                                                                 | Aligned at Pin Using P              | CLK Pin  | for Cloc  | k Input - | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                                                                        |                                     | _        | 0.200     | _         | 0.215  | _       | 0.230   | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                                                                       | MachXO2-640U,<br>MachXO2-1200/U and | _        | 0.200     | _         | 0.215  | —       | 0.230   | ns                     |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                                                                              | larger devices, top side<br>only.   | _        | 664       | _         | 554    | —       | 462     | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK frequency                                                                                           |                                     |          | 332       | _         | 277    | _       | 231     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                                                                 | ]                                   |          | 166       | _         | 139    | —       | 116     | MHz                    |



#### Figure 3-9. GDDR71 Video Timing Waveforms



Figure 3-10. Receiver GDDR71\_RX. Waveforms



Figure 3-11. Transmitter GDDR71\_TX. Waveforms





## Flash Download Time<sup>1, 2</sup>

| Symbol               | Parameter                | Device       | Тур. | Units |
|----------------------|--------------------------|--------------|------|-------|
|                      |                          | LCMXO2-256   | 0.6  | ms    |
|                      |                          | LCMXO2-640   | 1.0  | ms    |
|                      |                          | LCMXO2-640U  | 1.9  | ms    |
|                      |                          | LCMXO2-1200  | 1.9  | ms    |
| t <sub>REFRESH</sub> | POR to Device I/O Active | LCMXO2-1200U | 1.4  | ms    |
|                      |                          | LCMXO2-2000  | 1.4  | ms    |
|                      |                          | LCMXO2-2000U | 2.4  | ms    |
|                      |                          | LCMXO2-4000  | 2.4  | ms    |
|                      |                          | LCMXO2-7000  | 3.8  | ms    |

1. Assumes sysMEM EBR initialized to an all zero pattern if they are used.

2. The Flash download time is measured starting from the maximum voltage of POR trip point.

## **JTAG Port Timing Specifications**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                |      | 25   | MHz   |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | —    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | —    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | —    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8    | —    | ns    |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | _    | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | _    | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               | _    | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | —    | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 20   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  |      | 25   | ns    |



## I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency | _    | 400  | kHz   |

1. MachXO2 supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the I<sup>2</sup>C specification for timing requirements.

## SPI Port Timing Specifications<sup>1</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency | _    | 45   | MHz   |

1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

## **Switching Test Conditions**

Figure 3-13 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-5.

#### Figure 3-13. Output Test Load, LVTTL and LVCMOS Standards



| Table 3-5. Test Fixture Required Components, | Non-Terminated Interfaces |
|----------------------------------------------|---------------------------|
|----------------------------------------------|---------------------------|

| Test Condition                             | R1       | CL  | Timing Ref.               | VT              |
|--------------------------------------------|----------|-----|---------------------------|-----------------|
|                                            |          |     | LVTTL, LVCMOS 3.3 = 1.5 V | —               |
|                                            |          |     | LVCMOS 2.5 = $V_{CCIO}/2$ | —               |
| LVTTL and LVCMOS settings (L -> H, H -> L) | $\infty$ | 0pF | LVCMOS 1.8 = $V_{CCIO}/2$ | —               |
|                                            |          |     | LVCMOS 1.5 = $V_{CCIO}/2$ | —               |
|                                            |          |     | LVCMOS 1.2 = $V_{CCIO}/2$ | —               |
| LVTTL and LVCMOS 3.3 (Z -> H)              |          |     | 1.5 V                     | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)              |          | 0pF | 1.5 V                     | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                      | 188      |     | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)                      | 100      | opi | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
| LVTTL + LVCMOS (H -> Z)                    |          |     | V <sub>OH</sub> – 0.15 V  | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                    | ]        |     | V <sub>OL</sub> – 0.15 V  | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



## **For Further Information**

For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files.

## **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values.

#### For Further Information

For further information regarding Thermal Management, refer to the following:

- Thermal Management document
- TN1198, Power Estimation and Management for MachXO2 Devices
- The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software



# High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256HC-4SG32C  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-5SG32C  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-6SG32C  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-4SG48C  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-5SG48C  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-6SG48C  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-4UMG64C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-5UMG64C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-6UMG64C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-4TG100C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-5TG100C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-6TG100C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-4MG132C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256HC-5MG132C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256HC-6MG132C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-640HC-4SG48C  | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-5SG48C  | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-6SG48C  | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-4TG100C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-5TG100C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-6TG100C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-4MG132C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640HC-5MG132C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640HC-6MG132C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |

| Part Number           | LUTs | Supply Voltage | Grade | Package           | Leads | Temp. |
|-----------------------|------|----------------|-------|-------------------|-------|-------|
| LCMXO2-640UHC-4TG144C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP | 144   | COM   |
| LCMXO2-640UHC-5TG144C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP | 144   | COM   |
| LCMXO2-640UHC-6TG144C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP | 144   | COM   |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HC-4TG144C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-5TG144C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-6TG144C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000HC-4BG256C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-5BG256C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-6BG256C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000HC-4FTG256C | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-5FTG256C | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-6FTG256C | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000HC-4BG332C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-5BG332C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-6BG332C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000HC-4FG400C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-5FG400C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-6FG400C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 400   | COM   |
| LCMXO2-7000HC-4FG484C  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HC-5FG484C  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000HC-6FG484C  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100CR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-5TG100CR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-6TG100CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-4MG132CR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-5MG132CR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-6MG132CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-4TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-5TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-6TG144CR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200HC-speed package CR1" are the same as the "LCMXO2-1200HC-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HE-4MG132I  | 4320 | 1.2 V          | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HE-5MG132I  | 4320 | 1.2 V          | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HE-6MG132I  | 4320 | 1.2 V          | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HE-4TG144I  | 4320 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HE-5TG144I  | 4320 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HE-6TG144I  | 4320 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HE-4MG184I  | 4320 | 1.2 V          | -4    | Halogen-Free csBGA | 184   | IND   |
| LCMXO2-4000HE-5MG184I  | 4320 | 1.2 V          | -5    | Halogen-Free csBGA | 184   | IND   |
| LCMXO2-4000HE-6MG184I  | 4320 | 1.2 V          | -6    | Halogen-Free csBGA | 184   | IND   |
| LCMXO2-4000HE-4BG256I  | 4320 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HE-5BG256I  | 4320 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HE-6BG256I  | 4320 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HE-4FTG256I | 4320 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HE-5FTG256I | 4320 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HE-6FTG256I | 4320 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HE-4BG332I  | 4320 | 1.2 V          | -4    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HE-5BG332I  | 4320 | 1.2 V          | -5    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HE-6BG332I  | 4320 | 1.2 V          | -6    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HE-4FG484I  | 4320 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HE-5FG484I  | 4320 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HE-6FG484I  | 4320 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HE-4TG144I  | 6864 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HE-5TG144I  | 6864 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HE-6TG144I  | 6864 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HE-4BG256I  | 6864 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HE-5BG256I  | 6864 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HE-6BG256I  | 6864 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HE-4FTG256I | 6864 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HE-5FTG256I | 6864 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HE-6FTG256I | 6864 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HE-4BG332I  | 6864 | 1.2 V          | -4    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HE-5BG332I  | 6864 | 1.2 V          | -5    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HE-6BG332I  | 6864 | 1.2 V          | -6    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HE-4FG484I  | 6864 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HE-5FG484I  | 6864 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HE-6FG484I  | 6864 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | IND   |



## MachXO2 Family Data Sheet Revision History

March 2017

Data Sheet DS1035

| Date           | Version | Section                                                                                                                                                                                                                                                               | Change Summary                                                                                                                                                                                                                                                                                              |
|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 2017 3.3 |         | DC and Switching<br>Characteristics                                                                                                                                                                                                                                   | Updated the Absolute Maximum Ratings section.<br>Added standards.                                                                                                                                                                                                                                           |
|                |         |                                                                                                                                                                                                                                                                       | Updated the sysIO Recommended Operating Conditions section.<br>Added standards.                                                                                                                                                                                                                             |
|                |         |                                                                                                                                                                                                                                                                       | Updated the sysIO Single-Ended DC Electrical Characteristics sec-<br>tion. Added standards.                                                                                                                                                                                                                 |
|                |         |                                                                                                                                                                                                                                                                       | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section.<br>Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the $D_{VB}$ and the $D_{VA}$ parameters were changed to $D_{IB}$ and $D_{IA}$ . The parameter descriptions were also modified.                                             |
|                |         | Updated the MachXO2 External Switching Characteristics – ZE<br>Devices section.<br>Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the $D_{VB}$ and the<br>$D_{VA}$ parameters were changed to $D_{IB}$ and $D_{IA}$ . The parameter<br>descriptions were also modified. |                                                                                                                                                                                                                                                                                                             |
|                |         | Pinout Information Ordering Information                                                                                                                                                                                                                               | Updated the sysCONFIG Port Timing Specifications section. Corrected the $t_{\text{INITL}}$ units from ns to $\mu$ s.                                                                                                                                                                                        |
|                |         |                                                                                                                                                                                                                                                                       | Updated the Signal Descriptions section. Revised the descriptions of the PROGRAMN, INITN, and DONE signals.                                                                                                                                                                                                 |
|                |         |                                                                                                                                                                                                                                                                       | Updated the Pinout Information Summary section. Added footnote to MachXO2-1200 32 QFN.                                                                                                                                                                                                                      |
|                |         |                                                                                                                                                                                                                                                                       | Updated the MachXO2 Part Number Description section. Corrected the MG184, BG256, FTG256 package information. Added "(0.8 mm Pitch)" to BG332.                                                                                                                                                               |
|                |         |                                                                                                                                                                                                                                                                       | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free<br>(RoHS) Packaging section.<br>— Updated LCMXO2-1200ZE-1UWG25ITR50 footnote.<br>— Corrected footnote numbering typo.<br>— Added the LCMXO2-2000ZE-1UWG49ITR50 and LCMXO2-<br>2000ZE-1UWG49ITR1K part numbers. Updated/added footnote/s. |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date           | Version                             | Section                                                                                                                                                                                                                                                                                 | Change Summary                                                                                                                                                                                              |
|----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2016 3.2   | All                                 | Moved designation for 84 QFN package information from 'Advanced' to 'Final'.                                                                                                                                                                                                            |                                                                                                                                                                                                             |
|                | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 'Advanced' 48 QFN package.<br>— Revised footnote 6.<br>— Added footnote 9.                                                                                                               |                                                                                                                                                                                                             |
|                | DC and Switching<br>Characteristics | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Added footnote 12.                                                                                                                                                                                      |                                                                                                                                                                                                             |
|                |                                     | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Added footnote 12.                                                                                                                                                                                         |                                                                                                                                                                                                             |
|                |                                     | Pinout Information                                                                                                                                                                                                                                                                      | Updated the Signal Descriptions section. Added information on GND signal.                                                                                                                                   |
|                |                                     |                                                                                                                                                                                                                                                                                         | Updated the Pinout Information Summary section.<br>— Added 'Advanced' MachXO2-256 48 QFN values.<br>— Added 'Advanced' MachXO2-640 48 QFN values.<br>— Added footnote to GND.<br>— Added footnotes 2 and 3. |
|                |                                     | Ordering Information                                                                                                                                                                                                                                                                    | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' SG48 package and revised footnote.                                                                                                 |
|                |                                     |                                                                                                                                                                                                                                                                                         | Updated the Ordering Information section.<br>— Added part numbers for 'Advanced' QFN 48 package.                                                                                                            |
| March 2016 3.1 | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Added 32 QFN value for XO2-1200.<br>— Added 84 QFN (7 mm x 7 mm, 0.5 mm) package.<br>— Modified package name to 100-pin TQFP.<br>— Modified package name to 144-pin TQFP.<br>— Added footnote. |                                                                                                                                                                                                             |
|                |                                     | Architecture                                                                                                                                                                                                                                                                            | Updated the Typical I/O Behavior During Power-up section. Removed reference to TN1202.                                                                                                                      |
|                |                                     | DC and Switching<br>Characteristics                                                                                                                                                                                                                                                     | Updated the sysCONFIG Port Timing Specifications section. Revised t <sub>DPPDONE</sub> and t <sub>DPPINIT</sub> Max. values per PCN 03A-16, released March 2016.                                            |
|                | Pinout Information                  | Updated the Pinout Information Summary section.<br>— Added MachXO2-1200 32 QFN values.<br>— Added 'Advanced' MachXO2-4000 84 QFN values.                                                                                                                                                |                                                                                                                                                                                                             |
|                | Ordering Information                | Updated the MachXO2 Part Number Description section. Added<br>'Advanced' QN84 package and footnote.                                                                                                                                                                                     |                                                                                                                                                                                                             |
|                |                                     | Updated the Ordering Information section.<br>— Added part numbers for 1280 LUTs QFN 32 package.<br>— Added part numbers for 4320 LUTs QFN 84 package.                                                                                                                                   |                                                                                                                                                                                                             |
| March 2015     | 3.0                                 | Introduction                                                                                                                                                                                                                                                                            | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Changed 64-ball ucBGA dimension.                                                                                   |
|                |                                     | Architecture                                                                                                                                                                                                                                                                            | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                                                           |



| Date          | Version              | Section                                                                                                                        | Change Summary                                                                                                                                                                               |  |  |
|---------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| February 2012 | 01.7                 | All                                                                                                                            | Updated document with new corporate logo.                                                                                                                                                    |  |  |
| 01.6          |                      | —                                                                                                                              | Data sheet status changed from preliminary to final.                                                                                                                                         |  |  |
|               | Introduction         | MachXO2 Family Selection Guide table – Removed references to 49-ball WLCSP.                                                    |                                                                                                                                                                                              |  |  |
|               |                      | DC and Switching<br>Characteristics                                                                                            | Updated Flash Download Time table.                                                                                                                                                           |  |  |
|               |                      |                                                                                                                                | Modified Storage Temperature in the Absolute Maximum Ratings section.                                                                                                                        |  |  |
|               |                      |                                                                                                                                | Updated I <sub>DK</sub> max in Hot Socket Specifications table.                                                                                                                              |  |  |
|               |                      |                                                                                                                                | Modified Static Supply Current tables for ZE and HC/HE devices.                                                                                                                              |  |  |
|               |                      |                                                                                                                                | Updated Power Supply Ramp Rates table.                                                                                                                                                       |  |  |
|               |                      |                                                                                                                                | Updated Programming and Erase Supply Current tables.                                                                                                                                         |  |  |
|               |                      |                                                                                                                                | Updated data in the External Switching Characteristics table.                                                                                                                                |  |  |
|               |                      |                                                                                                                                | Corrected Absolute Maximum Ratings for Dedicated Input Voltage<br>Applied for LCMXO2 HC.                                                                                                     |  |  |
|               |                      |                                                                                                                                | DC Electrical Characteristics table – Minor corrections to conditions for $\mathbf{I}_{IL},  \mathbf{I}_{IH.}$                                                                               |  |  |
|               |                      | Pinout Information                                                                                                             | Removed references to 49-ball WLCSP.                                                                                                                                                         |  |  |
|               |                      |                                                                                                                                | Signal Descriptions table – Updated description for GND, VCC, and VCCIOx.                                                                                                                    |  |  |
|               |                      |                                                                                                                                | Updated Pin Information Summary table – Number of VCCIOs,<br>GNDs, VCCs, and Total Count of Bonded Pins for MachXO2-256,<br>640, and 640U and Dual Function I/O for MachXO2-4000 332caBGA.   |  |  |
|               |                      | Ordering Information                                                                                                           | Removed references to 49-ball WLCSP                                                                                                                                                          |  |  |
| August 2011   | 01.5                 | DC and Switching<br>Characteristics                                                                                            | Updated ESD information.                                                                                                                                                                     |  |  |
|               |                      | Ordering Information                                                                                                           | Updated footnote for ordering WLCSP devices.                                                                                                                                                 |  |  |
|               | 01.4                 |                                                                                                                                | Updated information in Clock/Control Distribution Network and sys-<br>CLOCK Phase Locked Loops (PLLs).                                                                                       |  |  |
|               |                      | DC and Switching<br>Characteristics                                                                                            | Updated ${\rm I}_{\rm IL}$ and ${\rm I}_{\rm IH}$ conditions in the DC Electrical Characteristics table.                                                                                     |  |  |
|               |                      | Pinout Information                                                                                                             | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                           |  |  |
|               |                      |                                                                                                                                | Updated Pin Information Summary table: Dual Function I/O, DQS<br>Groups Bank 1, Total General Purpose Single-Ended I/O, Differential<br>I/O Per Bank, Total Count of Bonded Pins, Gearboxes. |  |  |
|               |                      |                                                                                                                                | Added column of data for MachXO2-2000 49 WLCSP.                                                                                                                                              |  |  |
|               | Ordering Information | Updated R1 Device Specifications text section with information on migration from MachXO2-1200-R1 to Standard (non-R1) devices. |                                                                                                                                                                                              |  |  |
|               |                      |                                                                                                                                | Corrected Supply Voltage typo for part numbers: LCMX02-2000UHE-<br>4FG484I, LCMX02-2000UHE-5FG484I, LCMX02-2000UHE-<br>6FG484I.                                                              |  |  |
|               |                      |                                                                                                                                | Added footnote for WLCSP package parts.                                                                                                                                                      |  |  |
|               |                      | Supplemental<br>Information                                                                                                    | Removed reference to Stand-alone Power Calculator for MachXO2<br>Devices. Added reference to AN8086, Designing for Migration from<br>MachXO2-1200-R1 to Standard (non-R1) Devices.           |  |  |