

Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                                  |
|--------------------------------|----------------------------------------------------------------------------------|
| Product Status                 | Active                                                                           |
| Number of LABs/CLBs            | 858                                                                              |
| Number of Logic Elements/Cells | 6864                                                                             |
| Total RAM Bits                 | 245760                                                                           |
| Number of I/O                  | 206                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 256-LFBGA                                                                        |
| Supplier Device Package        | 256-CABGA (14x14)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-7000he-6bg256c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Table 1-1. MachXO2™ Family Selection Guide

|                                                      | XO2-256 | XO2-640  | XO2-640U <sup>1</sup> | XO2-1200 | XO2-1200U <sup>1</sup> | XO2-2000 | XO2-2000U1 | XO2-4000 | XO2-7000 |
|------------------------------------------------------|---------|----------|-----------------------|----------|------------------------|----------|------------|----------|----------|
| LUTs                                                 | 256     | 640      | 640                   | 1280     | 1280                   | 2112     | 2112       | 4320     | 6864     |
| Distributed RAM (kbits)                              | 2       | 5        | 5                     | 10       | 10                     | 16       | 16         | 34       | 54       |
| EBR SRAM (kbits)                                     | 0       | 18       | 64                    | 64       | 74                     | 74       | 92         | 92       | 240      |
| Number of EBR SRAM Blocks (9 kbits/block)            | 0       | 2        | 7                     | 7        | 8                      | 8        | 10         | 10       | 26       |
| UFM (kbits)                                          | 0       | 24       | 64                    | 64       | 80                     | 80       | 96         | 96       | 256      |
| Device Options: HC <sup>2</sup>                      | Yes     | Yes      | Yes                   | Yes      | Yes                    | Yes      | Yes        | Yes      | Yes      |
| HE <sup>3</sup>                                      |         |          |                       |          |                        | Yes      | Yes        | Yes      | Yes      |
| ZE <sup>4</sup>                                      | Yes     | Yes      |                       | Yes      |                        | Yes      |            | Yes      | Yes      |
| Number of PLLs                                       | 0       | 0        | 1                     | 1        | 1                      | 1        | 2          | 2        | 2        |
| Hardened I2C                                         | 2       | 2        | 2                     | 2        | 2                      | 2        | 2          | 2        | 2        |
| Functions: SPI                                       | 1       | 1        | 1                     | 1        | 1                      | 1        | 1          | 1        | 1        |
| Timer/Counter                                        | - 1     | 1        | 1                     | 1        | 1                      | 1        | 1          | 1        | 1        |
| Packages                                             |         | <u>I</u> | l                     | 1        | Ю                      | <u>I</u> | <u>I</u>   | 1        |          |
| 25-ball WLCSP <sup>5</sup> (2.5 mm x 2.5 mm, 0.4 mm) |         |          |                       | 18       |                        |          |            |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5 mm)         | 21      |          |                       | 21       |                        |          |            |          |          |
| 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 mm)      | 40      | 40       |                       |          |                        |          |            |          |          |
| 49-ball WLCSP⁵<br>(3.2 mm x 3.2 mm, 0.4 mm)          |         |          |                       |          |                        | 38       |            |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4 mm)               | 44      |          |                       |          |                        |          |            |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5 mm)         |         |          |                       |          |                        |          |            | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                      | 55      | 78       |                       | 79       |                        | 79       |            |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5 mm)              | 55      | 79       |                       | 104      |                        | 104      |            | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                      |         |          | 107                   | 107      |                        | 111      |            | 114      | 114      |
| 184-ball csBGA <sup>7</sup> (8 mm x 8 mm, 0.5 mm)    |         |          |                       |          |                        |          |            | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm)            |         |          |                       |          |                        | 206      |            | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0 mm)            |         |          |                       |          | 206                    | 206      |            | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0.8 mm)            |         |          |                       |          |                        |          |            | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1.0 mm)            |         |          |                       |          |                        |          | 278        | 278      | 334      |

- 1. Ultra high I/O device.
- 2. High performance with regulator VCC = 2.5 V, 3.3 V
- 3. High performance without regulator  $V_{CC}$  = 1.2 V 4. Low power without regulator  $V_{CC}$  = 1.2 V
- 5. WLCSP package only available for ZE devices.
- 6. 32 QFN package only available for HC and ZE devices.
- 7. 184 csBGA package only available for HE devices.
- 8. 48-pin QFN information is 'Advanced'.
- 9. 48 QFN package only available for HC devices.



Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices



#### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

#### **EBR Asynchronous Reset**

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram



If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.



Figure 2-11. Group of Four Programmable I/O Cells



#### Notes

- 1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices.
- 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices.



Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)



#### **Right Edge**

The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode.

In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block.

Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)





#### **Output Register Block**

The output register block registers signals from the core of the device before they are passed to the sysIO buffers.

#### Left, Top, Bottom Edges

In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch.

In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-14 shows the output register block on the left, top and bottom edges.

Figure 2-14. MachXO2 Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)



#### Right Edge

The output register block on the right edge is a superset of the output register on left, top and bottom edges of the device. In addition to supporting SDR and Generic DDR modes, the output register blocks for PIOs on the right edge include additional logic to support DDR-memory interfaces. Operation of this block is similar to that of the output register block on other edges.

In DDR memory mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the DQSW90 signal is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-15 shows the output register block on the right edge.





Figure 2-15. MachXO2 Output Register Block Diagram (PIO on the Right Edges)

#### **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the syslO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

## **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

Table 2-9. Input Gearbox Signal List

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |



### **DDR Memory Support**

Certain PICs on the right edge of MachXO2-640U, MachXO2-1200/U and larger devices, have additional circuitry to allow the implementation of DDR memory interfaces. There are two groups of 14 or 12 PIOs each on the right edge with additional circuitry to implement DDR memory interfaces. This capability allows the implementation of up to 16-bit wide memory interfaces. One PIO from each group contains a control element, the DQS Read/Write Block, to facilitate the generation of clock and control signals (DQSR90, DQSW90, DDRCLKPOL and DATAVALID). These clock and control signals are distributed to the other PIO in the group through dedicated low skew routing.

#### **DQS Read Write Block**

Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock (referred to as DQS) is not free-running so this approach cannot be used. The DQS Read Write block provides the required clock alignment for DDR memory interfaces. DQSR90 and DQSW90 signals are generated by the DQS Read Write block from the DQS input.

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the read cycle) is unknown. The MachXO2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This circuit changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each read cycle for the correct clock polarity. Prior to the read operation in DDR memories, DQS is in tri-state (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit in the DQS Read Write block detects the first DQS rising edge after the preamble state and generates the DDRCLKPOL signal. This signal is used to control the polarity of the clock to the synchronizing registers.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration signals (6-bit bus) from a DLL on the right edge of the device. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.

## sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, SSTL, HSTL, LVDS, BLVDS, MLVDS and LVPECL.

Each bank is capable of supporting multiple I/O standards. In the MachXO2 devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) and referenced input buffers (SSTL and HSTL) are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own  $V_{CCIO}$ . In addition, each bank has a voltage reference,  $V_{REF}$  which allows the use of referenced input buffers independent of the bank  $V_{CCIO}$ .

MachXO2-256 and MachXO2-640 devices contain single-ended ratioed input buffers and single-ended output buffers with complementary outputs on all the I/O banks. Note that the single-ended input buffers on these devices do not contain PCI clamps. In addition to the single-ended I/O buffers these two devices also have differential and referenced input buffers on all I/Os. The I/Os are arranged in pairs, the two pads in the pair are described as "T" and "C", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.



Table 2-18. MachXO2 Power Saving Features Description

| Device Subsystem                            | Feature Description                                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                     | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                |
| Power-On-Reset (POR)                        | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                          | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                         | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                         | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                 | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

#### **Power On Reset**

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNBRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNBRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



|                        |                                         |                                                       | _     | -3    |       | 2     | -1    |       |       |  |
|------------------------|-----------------------------------------|-------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--|
| Parameter              | Description                             | Device                                                | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |  |
| LPDDR <sup>9, 12</sup> | 1                                       | <u> </u>                                              | 1     | I     |       | I     | I     | I     | I     |  |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input     |                                                       | _     | 0.349 | _     | 0.381 | _     | 0.396 | UI    |  |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                                       | 0.665 | _     | 0.630 | _     | 0.613 | _     | UI    |  |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U                                        | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |  |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output | and larger devices,<br>right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |  |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed          |                                                       |       | 120   | _     | 110   | _     | 96    | Mbps  |  |
| f <sub>SCLK</sub>      | SCLK Frequency                          |                                                       | _     | 60    | _     | 55    |       | 48    | MHz   |  |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                |                                                       | 0     | 120   | 0     | 110   | 0     | 96    | Mbps  |  |
| DDR <sup>9, 12</sup>   | •                                       | •                                                     | -1    | II.   |       | II.   | ı     | ı     | II.   |  |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input     |                                                       | _     | 0.347 | _     | 0.374 | _     | 0.393 | UI    |  |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                                       | 0.665 | _     | 0.637 | _     | 0.616 | _     | UI    |  |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U<br>and larger devices,                 | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |  |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS Output    | right side only. <sup>13</sup>                        | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |  |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed               |                                                       | _     | 140   | _     | 116   | _     | 98    | Mbps  |  |
| f <sub>SCLK</sub>      | SCLK Frequency                          |                                                       | _     | 70    | _     | 58    | _     | 49    | MHz   |  |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate              |                                                       | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |  |
| DDR2 <sup>9, 12</sup>  |                                         |                                                       | •     |       |       | •     |       |       |       |  |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input     |                                                       | _     | 0.372 | _     | 0.394 | _     | 0.410 | UI    |  |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                                       | 0.690 | _     | 0.658 | _     | 0.618 | _     | UI    |  |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U                                        | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |  |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output | and larger devices,<br>right side only.13             | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |  |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed               | 1                                                     | _     | 140   | _     | 116   | _     | 98    | Mbps  |  |
| f <sub>SCLK</sub>      | SCLK Frequency                          | 1                                                     | _     | 70    | _     | 58    | _     | 49    | MHz   |  |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate          |                                                       | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |  |

- 1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.
- 2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0 pf load, fast slew rate.
- 3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).
- 4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.
- 5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).
- 6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} t_{DVA} 0.03 \text{ ns})/2$ .
- 7. The  $t_{SU\_DEL}$  and  $t_{H\_DEL}$  values use the SCLK\_ZERHOLD default step size. Each step is 167 ps (-3), 182 ps (-2), 195 ps (-1).
- 8. This number for general purpose usage. Duty cycle tolerance is +/-10%.
- 9. Duty cycle is +/- 5% for system usage.
- 10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.
- 11. High-speed DDR and LVDS not supported in SG32 (32-Pin QFN) packages.
- 12. Advance information for MachXO2 devices in 48 QFN packages.
- 13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



Figure 3-5. Receiver RX.CLK.Aligned and MEM DDR Input Waveforms



Figure 3-6. Receiver RX.CLK.Centered Waveforms



Figure 3-7. Transmitter TX.CLK.Aligned Waveforms



Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms





#### Figure 3-9. GDDR71 Video Timing Waveforms



Transmitter - Shown for one LVDS Channel



Figure 3-10. Receiver GDDR71\_RX. Waveforms



Figure 3-11. Transmitter GDDR71\_TX. Waveforms





Figure 3-12. JTAG Port Timing Waveforms





# I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency | _    | 400  | kHz   |

- 1. MachXO2 supports the following modes:
  - Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)
  - Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)
- 2. Refer to the I<sup>2</sup>C specification for timing requirements.

# SPI Port Timing Specifications<sup>1</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency |      | 45   | MHz   |

Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

# **Switching Test Conditions**

Figure 3-13 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-5.

Figure 3-13. Output Test Load, LVTTL and LVCMOS Standards



Table 3-5. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                             | R1       | CL  | Timing Ref.                       | VT              |
|--------------------------------------------|----------|-----|-----------------------------------|-----------------|
|                                            |          |     | LVTTL, LVCMOS 3.3 = 1.5 V         | _               |
|                                            |          |     | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _               |
| LVTTL and LVCMOS settings (L -> H, H -> L) | $\infty$ | 0pF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _               |
|                                            |          |     | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _               |
|                                            |          |     | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _               |
| LVTTL and LVCMOS 3.3 (Z -> H)              |          |     | 1.5 V                             | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)              | 1        | 05  | 1.5 V                             | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                      | 188      |     | V <sub>CCIO</sub> /2              | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)                      | 100      | 0pF | V <sub>CCIO</sub> /2              | V <sub>OH</sub> |
| LVTTL + LVCMOS (H -> Z)                    | 1        |     | V <sub>OH</sub> – 0.15 V          | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                    | 1        |     | V <sub>OL</sub> – 0.15 V          | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



|                                                           |          |           | MachXO2-1200U |          |                     |           |
|-----------------------------------------------------------|----------|-----------|---------------|----------|---------------------|-----------|
|                                                           | 100 TQFP | 132 csBGA | 144 TQFP      | 25 WLCSP | 32 QFN <sup>1</sup> | 256 ftBGA |
| General Purpose I/O per Bank                              | 1        | l         |               |          |                     |           |
| Bank 0                                                    | 18       | 25        | 27            | 11       | 9                   | 50        |
| Bank 1                                                    | 21       | 26        | 26            | 0        | 2                   | 52        |
| Bank 2                                                    | 20       | 28        | 28            | 7        | 9                   | 52        |
| Bank 3                                                    | 20       | 25        | 26            | 0        | 2                   | 16        |
| Bank 4                                                    | 0        | 0         | 0             | 0        | 0                   | 16        |
| Bank 5                                                    | 0        | 0         | 0             | 0        | 0                   | 20        |
| Total General Purpose Single Ended I/O                    | 79       | 104       | 107           | 18       | 22                  | 206       |
| Differential I/O per Bank                                 |          |           |               |          |                     |           |
| Bank 0                                                    | 9        | 13        | 14            | 5        | 4                   | 25        |
| Bank 1                                                    | 10       | 13        | 13            | 0        | 1                   | 26        |
| Bank 2                                                    | 10       | 14        | 14            | 2        | 4                   | 26        |
| Bank 3                                                    | 10       | 12        | 13            | 0        | 1                   | 8         |
| Bank 4                                                    | 0        | 0         | 0             | 0        | 0                   | 8         |
| Bank 5                                                    | 0        | 0         | 0             | 0        | 0                   | 10        |
| Total General Purpose Differential I/O                    | 39       | 52        | 54            | 7        | 10                  | 103       |
| Dual Function I/O                                         | 31       | 33        | 33            | 18       | 22                  | 33        |
| High-speed Differential I/O                               |          |           |               |          |                     |           |
| Bank 0                                                    | 4        | 7         | 7             | 0        | 0                   | 14        |
| Gearboxes                                                 |          |           |               |          |                     |           |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 4        | 7         | 7             | 0        | 0                   | 14        |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)     | 5        | 7         | 7             | 0        | 2                   | 14        |
| DQS Groups                                                |          |           |               |          |                     |           |
| Bank 1                                                    | 1        | 2         | 2             | 0        | 0                   | 2         |
| VCCIO Pins                                                |          |           |               |          |                     |           |
| Bank 0                                                    | 2        | 3         | 3             | 1        | 2                   | 4         |
| Bank 1                                                    | 2        | 3         | 3             | 0        | 1                   | 4         |
| Bank 2                                                    | 2        | 3         | 3             | 1        | 2                   | 4         |
| Bank 3                                                    | 3        | 3         | 3             | 0        | 1                   | 1         |
| Bank 4                                                    | 0        | 0         | 0             | 0        | 0                   | 2         |
| Bank 5                                                    | 0        | 0         | 0             | 0        | 0                   | 1         |
| VCC                                                       | 2        | 4         | 4             | 2        | 2                   | 8         |
| GND                                                       | 8        | 10        | 12            | 2        | 2                   | 24        |
| NC                                                        | 1        | 1         | 8             | 0        | 0                   | 1         |
| Reserved for Configuration                                | 1        | 1         | 1             | 1        | 1                   | 1         |
| Total Count of Bonded Pins                                | 100      | 132       | 144           | 25       | 32                  | 256       |
| 1 Lattice recommends coldering the centre                 |          |           |               |          |                     |           |

<sup>1.</sup> Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.



# MachXO2 Family Data Sheet Ordering Information

March 2017 Data Sheet DS1035

## **MachXO2 Part Number Description**



<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## Ordering Information MachXO2 Family Data Sheet

| Part Number                            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000ZE-1UWG49ITR <sup>1</sup>   | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR50 <sup>3</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1UWG49ITR1K <sup>2</sup> | 2112 | 1.2 V          | -1    | Halogen-Free WLCSP | 49    | IND   |
| LCMXO2-2000ZE-1TG100I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-2TG100I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-3TG100I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000ZE-1MG132I                  | 2112 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-2MG132I                  | 2112 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-3MG132I                  | 2112 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000ZE-1TG144I                  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-2TG144I                  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-3TG144I                  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000ZE-1BG256I                  | 2112 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-2BG256I                  | 2112 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-3BG256I                  | 2112 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000ZE-1FTG256I                 | 2112 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-2FTG256I                 | 2112 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000ZE-3FTG256I                 | 2112 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |

<sup>1.</sup> This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

<sup>2.</sup> This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

<sup>3.</sup> This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



| Part Number            | LUTs | Supply Voltage | Grade      | Package            | Leads | Temp. |
|------------------------|------|----------------|------------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84I   | 4320 | 2.5 V / 3.3 V  | -4         | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-5QN84I   | 4320 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-6QN84I   | 4320 | 2.5 V / 3.3 V  | -6         | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-4TG144I  | 4320 | 2.5 V / 3.3 V  | -4         | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-5TG144I  | 4320 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-6TG144I  | 4320 | 2.5 V / 3.3 V  | -6         | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-4MG132I  | 4320 | 2.5 V / 3.3 V  | -4         | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-5MG132I  | 4320 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-6MG132I  | 4320 | 2.5 V / 3.3 V  | -6         | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-4BG256I  | 4320 | 2.5 V / 3.3 V  | -4         | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-5BG256I  | 4320 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-6BG256I  | 4320 | 2.5 V / 3.3 V  | -6         | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-4FTG256I | 4320 | 2.5 V / 3.3 V  | -4         | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-5FTG256I | 4320 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-6FTG256I | 4320 | 2.5 V / 3.3 V  | -6         | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-4BG332I  | 4320 | 2.5 V / 3.3 V  | -4         | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-5BG332I  | 4320 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-6BG332I  | 4320 | 2.5 V / 3.3 V  | -6         | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-4FG484I  | 4320 | 2.5 V / 3.3 V  | -4         | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HC-5FG484I  | 4320 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HC-6FG484I  | 4320 | 2.5 V / 3.3 V  | -6         | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade      | Package            | Leads | Temp. |
|------------------------|------|----------------|------------|--------------------|-------|-------|
| LCMXO2-7000HC-4TG144I  | 6864 | 2.5 V / 3.3 V  | -4         | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-5TG144I  | 6864 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-6TG144I  | 6864 | 2.5 V / 3.3 V  | -6         | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-4BG256I  | 6864 | 2.5 V / 3.3 V  | -4         | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-5BG256I  | 6864 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-6BG256I  | 6864 | 2.5 V / 3.3 V  | -6         | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-4FTG256I | 6864 | 2.5 V / 3.3 V  | -4         | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-5FTG256I | 6864 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-6FTG256I | 6864 | 2.5 V / 3.3 V  | -6         | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-4BG332I  | 6864 | 2.5 V / 3.3 V  | -4         | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-5BG332I  | 6864 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-6BG332I  | 6864 | 2.5 V / 3.3 V  | -6         | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-4FG400I  | 6864 | 2.5 V / 3.3 V  | -4         | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-5FG400I  | 6864 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-6FG400I  | 6864 | 2.5 V / 3.3 V  | -6         | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-4FG484I  | 6864 | 2.5 V / 3.3 V  | -4         | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HC-5FG484I  | 6864 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HC-6FG484I  | 6864 | 2.5 V / 3.3 V  | -6         | Halogen-Free fpBGA | 484   | IND   |



# MachXO2 Family Data Sheet Revision History

March 2017 Data Sheet DS1035

| Date       | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                 |
|------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 2017 | 3.3     | DC and Switching<br>Characteristics | Updated the Absolute Maximum Ratings section. Added standards.                                                                                                                                                                                                                                 |
|            |         |                                     | Updated the sysIO Recommended Operating Conditions section. Added standards.                                                                                                                                                                                                                   |
|            |         |                                     | Updated the sysIO Single-Ended DC Electrical Characteristics section. Added standards.                                                                                                                                                                                                         |
|            |         |                                     | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the D <sub>VB</sub> and the D <sub>VA</sub> parameters were changed to D <sub>IB</sub> and D <sub>IA</sub> . The parameter descriptions were also modified.       |
|            |         |                                     | Updated the MachXO2 External Switching Characteristics – ZE Devices section.  Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the D <sub>VB</sub> and the D <sub>VA</sub> parameters were changed to D <sub>IB</sub> and D <sub>IA</sub> . The parameter descriptions were also modified.         |
|            |         |                                     | Updated the sysCONFIG Port Timing Specifications section. Corrected the t <sub>INITL</sub> units from ns to µs.                                                                                                                                                                                |
|            |         | Pinout Information                  | Updated the Signal Descriptions section. Revised the descriptions of the PROGRAMN, INITN, and DONE signals.                                                                                                                                                                                    |
|            |         |                                     | Updated the Pinout Information Summary section. Added footnote to MachXO2-1200 32 QFN.                                                                                                                                                                                                         |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Corrected the MG184, BG256, FTG256 package information. Added "(0.8 mm Pitch)" to BG332.                                                                                                                                                  |
|            |         |                                     | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.  — Updated LCMXO2-1200ZE-1UWG25ITR50 footnote.  — Corrected footnote numbering typo.  — Added the LCMXO2-2000ZE-1UWG49ITR50 and LCMXO2-2000ZE-1UWG49ITR1K part numbers. Updated/added footnote/s. |



| Date           | Version | Section                             | Change Summary                                                                                                                                                                      |
|----------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2014       | 2.5     | Architecture                        | Updated TransFR (Transparent Field Reconfiguration) section. Updated TransFR description for PLL use during background Flash programming.                                           |
| February 2014  | 02.4    | Introduction                        | Included the 49 WLCSP package in the MachXO2 Family Selection Guide table.                                                                                                          |
|                |         | Architecture                        | Added information to Standby Mode and Power Saving Options section.                                                                                                                 |
|                |         | Pinout Information                  | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table.                                                                                                                |
|                |         | Ordering Information                | Added UW49 package in MachXO2 Part Number Description.                                                                                                                              |
|                |         |                                     | Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section.                                                               |
|                |         |                                     | Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section.                                                               |
| December 2013  | 02.3    | Architecture                        | Updated information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section.                                                                                          |
|                |         | DC and Switching<br>Characteristics | Updated Static Supply Current – ZE Devices table.                                                                                                                                   |
|                |         |                                     | Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated $V_{\rm IL}$ Max. (V) data for LVCMOS 25 and LVCMOS 28.                                       |
|                |         |                                     | Updated $V_{\text{OS}}$ test condition in sysIO Differential Electrical Characteristics - LVDS table.                                                                               |
| September 2013 | 02.2    | Architecture                        | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13.                                                                                                                  |
|                |         |                                     | Removed information on PDPR memory in RAM Mode section.                                                                                                                             |
|                |         |                                     | Updated Supported Input Standards table.                                                                                                                                            |
|                |         | DC and Switching<br>Characteristics | Updated Power-On-Reset Voltage Levels table.                                                                                                                                        |
| June 2013      | 02.1    | Architecture                        | Architecture Overview – Added information on the state of the register on power up and after configuration.                                                                         |
|                |         |                                     | sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table.                                                                            |
|                |         | DC and Switching<br>Characteristics | Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables. |
|                |         |                                     | Power-On-Reset Voltage Levels table – Added symbols.                                                                                                                                |