

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Details                    |                                                                              |
|----------------------------|------------------------------------------------------------------------------|
| Product Status             | Active                                                                       |
| Core Processor             | PIC                                                                          |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 32MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                              |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                  |
| Number of I/O              | 18                                                                           |
| Program Memory Size        | 8KB (2.75K x 24)                                                             |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 256 x 8                                                                      |
| RAM Size                   | 1K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | -                                                                            |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 20-VQFN Exposed Pad                                                          |
| Supplier Device Package    | 20-VQFN (5x5)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24f08kl301-e-mq |
|                            |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|          |                                  | Pin N         | umber                             |               |     |        |                                                              |  |  |  |  |  |  |
|----------|----------------------------------|---------------|-----------------------------------|---------------|-----|--------|--------------------------------------------------------------|--|--|--|--|--|--|
| Function | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 20-Pin<br>QFN | 28-Pin<br>SPDIP/<br>SSOP/<br>SOIC | 28-Pin<br>QFN | I/O | Buffer | Description                                                  |  |  |  |  |  |  |
| SOSCI    | 9                                | 6             | 11                                | 8             | I   | ANA    | Secondary Oscillator Input                                   |  |  |  |  |  |  |
| SOSCO    | 10                               | 7             | 12                                | 9             | 0   | ANA    | Secondary Oscillator Output                                  |  |  |  |  |  |  |
| SS1      | 12                               | 9             | 26                                | 23            | 0   | _      | SPI1 Slave Select                                            |  |  |  |  |  |  |
| SS2      | 15                               | 12            | 23                                | 20            | 0   | _      | SPI2 Slave Select                                            |  |  |  |  |  |  |
| T1CK     | 13                               | 10            | 18                                | 15            | I   | ST     | Timer1 Clock                                                 |  |  |  |  |  |  |
| T3CK     | 18                               | 15            | 26                                | 23            | I   | ST     | Timer3 Clock                                                 |  |  |  |  |  |  |
| T3G      | 6                                | 3             | 6                                 | 3             | I   | ST     | Timer3 External Gate Input                                   |  |  |  |  |  |  |
| U1CTS    | 12                               | 9             | 17                                | 14            | I   | ST     | UART1 Clear-to-Send Input                                    |  |  |  |  |  |  |
| U1RTS    | 13                               | 10            | 18                                | 15            | 0   | _      | UART1 Request-to-Send Output                                 |  |  |  |  |  |  |
| U1RX     | 6                                | 3             | 6                                 | 3             | I   | ST     | UART1 Receive                                                |  |  |  |  |  |  |
| U1TX     | 11                               | 8             | 16                                | 13            | 0   | _      | UART1 Transmit                                               |  |  |  |  |  |  |
| U2CTS    | 10                               | 7             | 12                                | 9             | I   | ST     | UART2 Clear-to-Send Input                                    |  |  |  |  |  |  |
| U2RTS    | 9                                | 6             | 11                                | 8             | 0   | _      | UART2 Request-to-Send Output                                 |  |  |  |  |  |  |
| U2RX     | 5                                | 2             | 5                                 | 2             | I   | ST     | UART2 Receive                                                |  |  |  |  |  |  |
| U2TX     | 4                                | 1             | 4                                 | 1             | 0   | _      | UART2 Transmit                                               |  |  |  |  |  |  |
| ULPWU    | 4                                | 1             | 4                                 | 1             | I   | ANA    | Ultra Low-Power Wake-up Input                                |  |  |  |  |  |  |
| Vdd      | 20                               | 17            | 13, 28                            | 10, 25        | Р   | —      | Positive Supply for Peripheral Digital Logic and<br>I/O Pins |  |  |  |  |  |  |
| VREF+    | 2                                | 19            | 2                                 | 27            | I   | ANA    | A/D Reference Voltage Input (+)                              |  |  |  |  |  |  |
| VREF-    | 3                                | 20            | 3                                 | 28            | I   | ANA    | A/D Reference Voltage Input (-)                              |  |  |  |  |  |  |
| Vss      | 19                               | 16            | 8, 27                             | 5, 24         | Р   | _      | Ground Reference for Logic and I/O Pins                      |  |  |  |  |  |  |

#### PIC24F16KL40X/30X FAMILY PINOUT DESCRIPTIONS (CONTINUED) **TABLE 1-4:**

TTL = TTL input buffer Legend:

ANA = Analog level input/output

ST = Schmitt Trigger input buffer  $I^2C = I^2C^{TM}/SMBus$  input buffer

### REGISTER 3-2: CORCON: CPU CONTROL REGISTER

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 U-0 |  | U-0 | R/C-0               | R/W-0 | U-0 | U-0   |
|-------|---------|--|-----|---------------------|-------|-----|-------|
| —     |         |  | —   | IPL3 <sup>(1)</sup> | PSV   | —   | —     |
| bit 7 |         |  |     |                     |       |     | bit 0 |

| Legend:           | C = Clearable bit |                       |                    |
|-------------------|-------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared  | x = Bit is unknown |

| bit 15-4 | Unimplemented: Read as '0'                                                                                                    |
|----------|-------------------------------------------------------------------------------------------------------------------------------|
| bit 3    | IPL3: CPU Interrupt Priority Level Status bit <sup>(1)</sup>                                                                  |
|          | <ul> <li>1 = CPU Interrupt Priority Level is greater than 7</li> <li>0 = CPU Interrupt Priority Level is 7 or less</li> </ul> |
| bit 2    | <b>PSV:</b> Program Space Visibility in Data Space Enable bit                                                                 |
|          | <ul><li>1 = Program space is visible in data space</li><li>0 = Program space is not visible in data space</li></ul>           |
| bit 1-0  | Unimplemented: Read as '0'                                                                                                    |

**Note 1:** User interrupts are disabled when IPL3 = 1.

### 3.3 Arithmetic Logic Unit (ALU)

The PIC24F ALU is 16 bits wide and is capable of addition, subtraction, bit shifts and logic operations. Unless otherwise mentioned, arithmetic operations are 2's complement in nature. Depending on the operation, the ALU may affect the values of the Carry (C), Zero (Z), Negative (N), Overflow (OV) and Digit Carry (DC) Status bits in the SR register. The C and DC Status bits operate as Borrow and Digit Borrow bits, respectively, for subtraction operations.

The ALU can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. Data for the ALU operation can come from the W register array, or data memory, depending on the addressing mode of the instruction. Likewise, output data from the ALU can be written to the W register array or a data memory location.

The PIC24F CPU incorporates hardware support for both multiplication and division. This includes a dedicated hardware multiplier and support hardware division for a 16-bit divisor.

#### 3.3.1 MULTIPLIER

The ALU contains a high-speed, 17-bit x 17-bit multiplier. It supports unsigned, signed or mixed sign operation in several Multiplication modes:

- 16-bit x 16-bit signed
- 16-bit x 16-bit unsigned
- 16-bit signed x 5-bit (literal) unsigned
- 16-bit unsigned x 16-bit unsigned
- 16-bit unsigned x 5-bit (literal) unsigned
- 16-bit unsigned x 16-bit signed
- 8-bit unsigned x 8-bit unsigned

| File<br>Name | Addr | Bit 15 | Bit 14       | Bit 13 | Bit 12    | Bit 11                | Bit 10 | Bit 9  | Bit 8  | Bit 7   | Bit 6 | Bit 5 | Bit 4                | Bit 3                | Bit 2                | Bit 1  | Bit 0  | All<br>Resets |
|--------------|------|--------|--------------|--------|-----------|-----------------------|--------|--------|--------|---------|-------|-------|----------------------|----------------------|----------------------|--------|--------|---------------|
| ADC1BUF0     | 0300 |        |              |        |           |                       |        |        | A/D Bu | uffer 0 |       |       |                      |                      |                      |        |        | xxxx          |
| ADC1BUF1     | 0302 |        | A/D Buffer 1 |        |           |                       |        |        |        |         |       |       |                      |                      |                      |        |        | xxxx          |
| AD1CON1      | 0320 | ADON   | —            | ADSIDL | —         | _                     | _      | FORM1  | FORM0  | SSRC2   | SSRC1 | SSRC0 | _                    |                      | ASAM                 | SAMP   | DONE   | 0000          |
| AD1CON2      | 0322 | VCFG2  | VCFG1        | VCFG0  | OFFCAL    | —                     | CSCNA  |        | _      | r       |       | SMPI3 | SMPI2                | SMPI1                | SMPI0                | r      | ALTS   | 0000          |
| AD1CON3      | 0324 | ADRC   | EXTSAM       | PUMPEN | SAMC4     | SAMC3                 | SAMC2  | SAMC1  | SAMC0  |         |       | ADCS5 | ADCS4                | ADCS3                | ADCS2                | ADCS1  | ADCS0  | 0000          |
| AD1CHS       | 0328 | CH0NB  | —            |        | —         | CH0SB3                | CH0SB2 | CH0SB1 | CH0SB0 | CH0NA   |       | _     | _                    | CH0SA3               | CH0SA2               | CH0SA1 | CH0SA0 | 0000          |
| AD1CSSL      | 0330 | CSSL15 | CSSL14       | CSSL13 | CSSL12(1) | CSSL11 <sup>(1)</sup> | CSSL10 | CSSL9  | CSSL8  | CSSL7   | CSSL6 | _     | CSSL4 <sup>(1)</sup> | CSSL3 <sup>(1)</sup> | CSSL2 <sup>(1)</sup> | CSSL1  | CSSL0  | 0000          |

Legend: — = unimplemented, read as '0', r = reserved bit. Reset values are shown in hexadecimal.

Note 1: These bits are unimplemented in 14-pin devices; read as '0'.

#### TABLE 4-14: ANALOG SELECT REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12                | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3    | Bit 2                | Bit 1                | Bit 0                | All<br>Resets       |
|-----------|------|--------|--------|--------|-----------------------|--------|--------|-------|-------|-------|-------|-------|-------|----------|----------------------|----------------------|----------------------|---------------------|
| ANCFG     | 04DE | _      | —      | —      | —                     | _      | _      |       | _     | _     | _     |       |       | _        | —                    |                      | VBGEN                | 0000                |
| ANSA      | 04E0 | -      | _      | -      | —                     | _      | -      | _     | _     | _     | _     | _     | _     | ANSA3    | ANSA2                | ANSA1                | ANSA0                | 000F                |
| ANSB      | 04E2 | ANSB15 | ANSB14 | ANSB13 | ANSB12 <sup>(1)</sup> | —      | _      | _     | _     | —     | —     | _     | ANSB4 | ANSB3(2) | ANSB2 <sup>(1)</sup> | ANSB1 <sup>(1)</sup> | ANSB0 <sup>(1)</sup> | F01F <sup>(3)</sup> |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: These bits are unimplemented in 14-pin devices; read as '0'.

2: These bits are unimplemented in 14-pin and 20-pin devices; read as '0'

3: Reset value for 28-pin devices is shown.

#### TABLE 4-15: COMPARATOR REGISTER MAP

| File<br>Name          | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9                | Bit 8 | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-----------------------|------|--------|--------|--------|--------|--------|--------|----------------------|-------|--------|--------|-------|-------|-------|-------|-------|-------|---------------|
| CMSTAT                | 0630 | CMIDL  | —      | _      |        | _      | _      | C2EVT <sup>(1)</sup> | C1EVT | —      | —      | _     |       | _     | _     | C2OUT | C1OUT | xxxx          |
| CVRCON                | 0632 | _      | _      | _      | _      | _      | _      | _                    | _     | CVREN  | CVROE  | CVRSS | CVR4  | CVR3  | CVR2  | CVR1  | CVR0  | 0000          |
| CM1CON                | 0634 | CON    | COE    | CPOL   | CLPWR  | —      | _      | CEVT                 | COUT  | EVPOL1 | EVPOL0 | —     | CREF  | —     | _     | CCH1  | CCH0  | xxxx          |
| CM2CON <sup>(1)</sup> | 0636 | CON    | COE    | CPOL   | CLPWR  | _      | _      | CEVT                 | COUT  | EVPOL1 | EVPOL0 | _     | CREF  | _     | _     | CCH1  | CCH0  | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: These bits and/or registers are unimplemented in PIC24FXXKL10X/20X devices; read as '0'.

#### TABLE 4-16: SYSTEM REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7   | Bit 6 | Bit 5  | Bit 4 | Bit 3  | Bit 2   | Bit 1  | Bit 0  | All<br>Resets |
|-----------|------|--------|--------|--------|--------|--------|--------|--------|--------|---------|-------|--------|-------|--------|---------|--------|--------|---------------|
| RCON      | 0740 | TRAPR  | IOPUWR | SBOREN | —      | —      | _      | CM     | PMSLP  | EXTR    | SWR   | SWDTEN | WDTO  | SLEEP  | IDLE    | BOR    | POR    | (Note 1)      |
| OSCCON    | 0742 | _      | COSC2  | COSC1  | COSC0  | _      | NOSC2  | NOSC1  | NOSC0  | CLKLOCK | _     | LOCK   | _     | CF     | SOSCDRV | SOSCEN | OSWEN  | (Note 2)      |
| CLKDIV    | 0744 | ROI    | DOZE2  | DOZE1  | DOZE0  | DOZEN  | RCDIV2 | RCDIV1 | RCDIV0 | _       | _     | _      | _     | _      | _       | _      | _      | 3100          |
| OSCTUN    | 0748 | _      | _      | _      | _      | _      | _      | _      | _      | _       | _     | TUN5   | TUN4  | TUN3   | TUN2    | TUN1   | TUN0   | 0000          |
| REFOCON   | 074E | ROEN   |        | ROSSLP | ROSEL  | RODIV3 | RODIV2 | RODIV1 | RODIV0 | _       | _     | _      | _     | _      | _       | _      | _      | 0000          |
| HLVDCON   | 0756 | HLVDEN | -      | HLSIDL | _      | —      | -      | _      | _      | VDIR    | BGVST | IRVST  | -     | HLVDL3 | HLVDL2  | HLVDL1 | HLVDL0 | 0000          |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: RCON register Reset values are dependent on the type of Reset.

2: OSCCON register Reset values are dependent on configuration fuses and by type of Reset.

#### TABLE 4-17: NVM REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7            | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-----------|------|--------|--------|--------|---------|--------|--------|-------|-------|------------------|-------|--------|--------|--------|--------|--------|--------|---------------|
| NVMCON    | 0760 | WR     | WREN   | WRERR  | PGMONLY |        | _      | _     |       | —                | ERASE | NVMOP5 | NVMOP4 | NVMOP3 | NVMOP2 | NVMOP1 | NVMOP0 | 0000          |
| NVMKEY    | 0766 | _      | -      | -      | —       | —      |        | _     |       | NVM Key Register |       |        |        |        |        |        |        | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-18: ULTRA LOW-POWER WAKE-UP REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-----------|------|--------|--------|---------|--------|--------|--------|-------|---------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| ULPWCON   | 0768 | ULPEN  | _      | ULPSIDL |        | —      | _      |       | ULPSINK |       | _     |       | _     | _     |       | _     | _     | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-19: PMD REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7   | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All Resets |
|-----------|------|--------|--------|--------|--------|--------|--------|-------|-------|---------|-------|-------|-------|--------|--------|--------|--------|------------|
| PMD1      | 0770 | _      | T4MD   | T3MD   | T2MD   | T1MD   | _      | _     |       | SSP1MD  | U2MD  | U1MD  | -     | _      | _      |        | ADC1MD | 0000       |
| PMD2      | 0772 | _      | —      | —      | _      | _      | _      | _     | -     | _       | _     | _     | _     | —      | CCP3MD | CCP2MD | CCP1MD | 0000       |
| PMD3      | 0774 | _      | _      | _      |        |        | CMPMD  | _     | -     | —       | _     |       |       | _      | _      | SSP2MD | —      | 0000       |
| PMD4      | 0776 |        | _      | _      | _      | _      | _      | -     | —     | ULPWUMD |       | _     | EEMD  | REFOMD | —      | HLVDMD | _      | 0000       |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS30001037C-page 42

## 5.2 RTSP Operation

The PIC24F Flash program memory array is organized into rows of 32 instructions or 96 bytes. RTSP allows the user to erase blocks of 1 row, 2 rows and 4 rows (32, 64 and 128 instructions) at a time, and to program one row at a time.

The 1-row (96 bytes), 2-row (192 bytes) and 4-row (384 bytes) erase blocks and single row write block (96 bytes) are edge-aligned, from the beginning of program memory.

When data is written to program memory using TBLWT instructions, the data is not written directly to memory. Instead, data written using Table Writes is stored in holding latches until the programming sequence is executed.

Any number of TBLWT instructions can be executed and a write will be successfully performed. However, 32 TBLWT instructions are required to write the full row of memory.

The basic sequence for RTSP programming is to set up a Table Pointer, then do a series of TBLWT instructions to load the buffers. Programming is performed by setting the control bits in the NVMCON register.

Data can be loaded in any order and the holding registers can be written to multiple times before performing a write operation. Subsequent writes, however, will wipe out any previous writes.

**Note:** Writing to a location multiple times without erasing it is not recommended.

All of the Table Write operations are single-word writes (two instruction cycles), because only the buffers are written. A programming cycle is required for programming each row.

## 5.3 Enhanced In-Circuit Serial Programming

Enhanced ICSP uses an on-board bootloader, known as the program executive, to manage the programming process. Using an SPI data frame format, the program executive can erase, program and verify program memory. For more information on Enhanced ICSP, see the device programming specification.

## 5.4 Control Registers

There are two SFRs used to read and write the program Flash memory: NVMCON and NVMKEY.

The NVMCON register (Register 5-1) controls the blocks that need to be erased, which memory type is to be programmed and when the programming cycle starts.

NVMKEY is a write-only register that is used for write protection. To start a programming or erase sequence, the user must consecutively write 55h and AAh to the NVMKEY register. For more information, refer to **Section 5.5 "Programming Operations"**.

## 5.5 Programming Operations

A complete programming sequence is necessary for programming or erasing the internal Flash in RTSP mode. During a programming or erase operation, the processor stalls (waits) until the operation is finished. Setting the WR bit (NVMCON<15>) starts the operation and the WR bit is automatically cleared when the operation is finished.

### 6.4.1 ERASE DATA EEPROM

The data EEPROM can be fully erased, or can be partially erased, at three different sizes: one word, four words or eight words. The bits, NVMOP<1:0> (NVMCON<1:0>), decide the number of words to be erased. To erase partially from the data EEPROM, the following sequence must be followed:

- 1. Configure NVMCON to erase the required number of words: one, four or eight.
- 2. Load TBLPAG and WREG with the EEPROM address to be erased.
- 3. Clear the NVMIF status bit and enable the NVM interrupt (optional).
- 4. Write the key sequence to NVMKEY.

EXAMPLE 6-2:

- 5. Set the WR bit to begin the erase cycle.
- 6. Either poll the WR bit or wait for the NVM interrupt (NVMIF is set).

## interrupt (NVIVIII' is set).

SINGLE-WORD ERASE

A typical erase sequence is provided in Example 6-2. This example shows how to do a one-word erase. Similarly, a four-word erase and an eight-word erase can be done. This example uses C library procedures to manage the Table Pointer (builtin\_tblpage and builtin\_tbloffset) and the Erase Page Pointer (builtin\_tblwt1). The memory unlock sequence (builtin\_write\_NVM) also sets the WR bit to initiate the operation and returns control when complete.

#### int \_\_attribute\_\_ ((space(eedata))) eeData = 0x1234; // Global variable located in EEPROM unsigned int offset; // Set up NVMCON to erase one word of data EEPROM NVMCON = $0 \times 4058$ ; // Set up a pointer to the EEPROM location to be erased TBLPAG = \_\_builtin\_tblpage(&eeData); // Initialize EE Data page pointer offset = \_\_builtin\_tbloffset(&eeData); // Initizlize lower word of address \_\_builtin\_tblwtl(offset, 0); // Write EEPROM data to write latch asm volatile ("disi #5"); // Disable Interrupts For 5 Instructions \_\_builtin\_write\_NVM(); // Issue Unlock Sequence & Start Write Cycle // Optional: Poll WR bit to wait for while(NVMCONbits.WR=1); // write sequence to complete

### REGISTER 8-30: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER

| R-0           | r-0                                                                                  | R/W-0                                            | U-0            | R-0                              | R-0                                                                           | R-0                                    | R-0            |  |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------|--------------------------------------------------|----------------|----------------------------------|-------------------------------------------------------------------------------|----------------------------------------|----------------|--|--|--|--|--|
| CPUIRQ        | r                                                                                    | VHOLD                                            | —              | ILR3                             | ILR2                                                                          | ILR1                                   | ILR0           |  |  |  |  |  |
| bit 15        |                                                                                      |                                                  |                | •                                |                                                                               | ·                                      | bit 8          |  |  |  |  |  |
|               |                                                                                      |                                                  |                |                                  |                                                                               |                                        |                |  |  |  |  |  |
| U-0           |                                                                                      | R-0                                              |                |                                  |                                                                               |                                        | R-0<br>VECNUM0 |  |  |  |  |  |
|               | VECNUM6 VECNUM5 VECNUM4 VECNUM3 VECNUM2 VECNUM1 VECN                                 |                                                  |                |                                  |                                                                               |                                        |                |  |  |  |  |  |
| bit 7         |                                                                                      |                                                  |                |                                  |                                                                               |                                        | bit (          |  |  |  |  |  |
| Legend:       |                                                                                      | r = Reserved                                     | bit            |                                  |                                                                               |                                        |                |  |  |  |  |  |
| R = Readable  | e bit                                                                                | W = Writable                                     | bit            | U = Unimpler                     | nented bit, read                                                              | as '0'                                 |                |  |  |  |  |  |
| -n = Value at | POR                                                                                  | '1' = Bit is set                                 |                | '0' = Bit is cle                 |                                                                               | x = Bit is unkr                        | nown           |  |  |  |  |  |
| hit 11        | 0 = No interr                                                                        | when the CPU p<br>upt request is le              |                |                                  | errupt priority)                                                              |                                        |                |  |  |  |  |  |
| bit 14        |                                                                                      | Reserved: Maintain as '0'                        |                |                                  |                                                                               |                                        |                |  |  |  |  |  |
| bit 13        | VHOLD: Vect                                                                          | tor Hold bit                                     |                |                                  |                                                                               |                                        |                |  |  |  |  |  |
|               | 1 = VECNUN<br>current in<br>0 = VECNUN                                               | //<6:0> will cor<br>nterrupt<br>//<6:0> will con | tain the value | e of the highe<br>of the last Ac | rupt is Stored in<br>st priority pend<br>knowledged into<br>ther interrupts a | ling interrupt, i<br>errupt (last inte | instead of the |  |  |  |  |  |
| bit 12        | Unimplemen                                                                           | ted: Read as '                                   | D'             |                                  |                                                                               |                                        |                |  |  |  |  |  |
| bit 11-8      | 1111 = CPU<br>•<br>•                                                                 | w CPU Interrup<br>Interrupt Priorit              | y Level is 15  | el bits                          |                                                                               |                                        |                |  |  |  |  |  |
|               | 0001 = CPU Interrupt Priority Level is 1<br>0000 = CPU Interrupt Priority Level is 0 |                                                  |                |                                  |                                                                               |                                        |                |  |  |  |  |  |
| bit 7         |                                                                                      | ted: Read as '                                   | -              |                                  |                                                                               |                                        |                |  |  |  |  |  |
| bit 6-0       | VECNUM<6:                                                                            | 0>: Vector Num                                   | ber of Pendin  | g Interrupt bits                 | 5                                                                             |                                        |                |  |  |  |  |  |
|               | 0111111 = Ir<br>•<br>•                                                               | nterrupt vector p                                | pending is Nu  | mber 135                         |                                                                               |                                        |                |  |  |  |  |  |
|               |                                                                                      | nterrupt vector p<br>nterrupt vector p           |                |                                  |                                                                               |                                        |                |  |  |  |  |  |

## 9.4 Clock Switching Operation

With few limitations, applications are free to switch between any of the four clock sources (POSC, SOSC, FRC and LPRC) under software control and at any time. To limit the possible side effects that could result from this flexibility, PIC24F devices have a safeguard lock built into the switching process.

Note: The Primary Oscillator mode has three different submodes (XT, HS and EC), which are determined by the POSCMDx Configuration bits. While an application can switch to and from Primary Oscillator mode in software, it cannot switch between the different primary submodes without reprogramming the device.

## 9.4.1 ENABLING CLOCK SWITCHING

To enable clock switching, the FCKSM1 Configuration bit in the FOSC Configuration register must be programmed to '0'. (Refer to **Section 23.0** "**Special Features**" for further details.) If the FCKSM1 Configuration bit is unprogrammed ('1'), the clock switching function and FSCM function are disabled; this is the default setting.

The NOSCx control bits (OSCCON<10:8>) do not control the clock selection when clock switching is disabled. However, the COSCx bits (OSCCON<14:12>) will reflect the clock source selected by the FNOSCx Configuration bits.

The OSWEN control bit (OSCCON<0>) has no effect when clock switching is disabled; it is held at '0' at all times.

#### 9.4.2 OSCILLATOR SWITCHING SEQUENCE

At a minimum, performing a clock switch requires this basic sequence:

- 1. If desired, read the COSCx bits (OSCCON<14:12>) to determine the current oscillator source.
- 2. Perform the unlock sequence to allow a write to the OSCCON register high byte.
- 3. Write the appropriate value to the NOSCx bits (OSCCON<10:8>) for the new oscillator source.
- 4. Perform the unlock sequence to allow a write to the OSCCON register low byte.
- 5. Set the OSWEN bit to initiate the oscillator switch.

Once the basic sequence is completed, the system clock hardware responds automatically, as follows:

- 1. The clock switching hardware compares the COSCx bits with the new value of the NOSCx bits. If they are the same, then the clock switch is a redundant operation. In this case, the OSWEN bit is cleared automatically and the clock switch is aborted.
- If a valid clock switch has been initiated, the LOCK (OSCCON<5>) and CF (OSCCON<3>) bits are cleared.
- The new oscillator is turned on by the hardware if it is not currently running. If a crystal oscillator must be turned on, the hardware will wait until the OST expires. If the new source is using the PLL, then the hardware waits until a PLL lock is detected (LOCK = 1).
- 4. The hardware waits for 10 clock cycles from the new clock source and then performs the clock switch.
- 5. The hardware clears the OSWEN bit to indicate a successful clock transition. In addition, the NOSCx bits value is transferred to the COSCx bits.
- The old clock source is turned off at this time, with the exception of LPRC (if WDT or FSCM, with LPRC as a clock source, are enabled) or SOSC (if SOSCEN remains enabled).

Note 1: The processor will continue to execute code throughout the clock switching sequence. Timing-sensitive code should not be executed during this time.

2: Direct clock switches between any Primary Oscillator mode with PLL and FRCPLL mode are not permitted. This applies to clock switches in either direction. In these instances, the application must switch to FRC mode as a transition clock source between the two PLL modes. The following code sequence for a clock switch is recommended:

- 1. Disable interrupts during the OSCCON register unlock and write sequence.
- Execute the unlock sequence for the OSCCON high byte by writing 78h and 9Ah to OSCCON<15:8>, in two back-to-back instructions.
- 3. Write the new oscillator source to the NOSCx bits in the instruction immediately following the unlock sequence.
- Execute the unlock sequence for the OSCCON low byte by writing 46h and 57h to OSCCON<7:0>, in two back-to-back instructions.
- 5. Set the OSWEN bit in the instruction immediately following the unlock sequence.
- 6. Continue to execute code that is not clock-sensitive (optional).
- 7. Invoke an appropriate amount of software delay (cycle counting) to allow the selected oscillator and/or PLL to start and stabilize.
- 8. Check to see if OSWEN is '0'. If it is, the switch was successful. If OSWEN is still set, then check the LOCK bit to determine the cause of failure.

The core sequence for unlocking the OSCCON register and initiating a clock switch is shown in Example 9-1.

#### EXAMPLE 9-1: BASIC CODE SEQUENCE FOR CLOCK SWITCHING

| ;Place the new oscillator   | selection in WO |
|-----------------------------|-----------------|
| ;OSCCONH (high byte) Unloc  | k Sequence      |
| MOV #OSCCONH, w1            |                 |
| MOV #0x78, w2               |                 |
| MOV #0x9A, w3               |                 |
| MOV.b w2, [w1]              |                 |
| MOV.b w3, [w1]              |                 |
| ;Set new oscillator select  | ion             |
| MOV.b WREG, OSCCONH         |                 |
| ;OSCCONL (low byte) unlock  | sequence        |
| MOV #OSCCONL, w1            |                 |
| MOV #0x46, w2               |                 |
| MOV #0x57, w3               |                 |
| MOV.b w2, [w1]              |                 |
| MOV.b w3, [w1]              |                 |
| ;Start oscillator switch og | peration        |
| BSET OSCCON,#0              |                 |
|                             |                 |

## 9.5 Reference Clock Output

In addition to the CLKO output (Fosc/2) available in certain oscillator modes, the device clock in the PIC24F16KL402 family devices can also be configured to provide a reference clock output signal to a port pin. This feature is available in all oscillator configurations and allows the user to select a greater range of clock submultiples to drive external devices in the application.

This reference clock output is controlled by the REFOCON register (Register 9-4). Setting the ROEN bit (REFOCON<15>) makes the clock signal available on the REFO pin. The RODIV bits (REFOCON<11:8>) enable the selection of 16 different clock divider options.

The ROSSLP and ROSEL bits (REFOCON<13:12>) control the availability of the reference output during Sleep mode. The ROSEL bit determines if the oscillator on OSC1 and OSC2, or the current system clock source, is used for the reference clock output. The ROSSLP bit determines if the reference source is available on REFO when the device is in Sleep mode.

To use the reference clock output in Sleep mode, both the ROSSLP and ROSEL bits must be set. The device clock must also be configured for one of the primary modes (EC, HS or XT). Therefore, if the ROSEL bit is also not set, the oscillator on OSC1 and OSC2 will be powered down when the device enters Sleep mode. Clearing the ROSEL bit allows the reference output frequency to change as the system clock changes during any clock switches.

| U-0           | U-0                                                                          | U-0                              | U-0                            | U-0               | U-0              | U-0             | U-0    |  |  |  |  |
|---------------|------------------------------------------------------------------------------|----------------------------------|--------------------------------|-------------------|------------------|-----------------|--------|--|--|--|--|
|               | —                                                                            | _                                | —                              |                   | —                | _               | —      |  |  |  |  |
| bit 15        |                                                                              |                                  |                                |                   |                  |                 | bit    |  |  |  |  |
|               |                                                                              |                                  |                                |                   |                  |                 |        |  |  |  |  |
| R/W-0         | R/W-0                                                                        | R/W-0                            | R/W-0                          | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |  |  |
| ECCPASE       | ECCPAS2                                                                      | ECCPAS1                          | ECCPAS0                        | PSSAC1            | PSSAC0           | PSSBD1          | PSSBD0 |  |  |  |  |
| bit 7         |                                                                              |                                  |                                |                   |                  |                 | bit    |  |  |  |  |
| Legend:       |                                                                              |                                  |                                |                   |                  |                 |        |  |  |  |  |
| R = Readable  | a hit                                                                        | W = Writable                     | hit                            | II = I Inimplen   | nented bit, read | as '0'          |        |  |  |  |  |
| -n = Value at |                                                                              | '1' = Bit is set                 |                                | '0' = Bit is clea |                  | x = Bit is unkr |        |  |  |  |  |
|               |                                                                              |                                  |                                |                   |                  |                 |        |  |  |  |  |
| bit 15-8      | Unimplemen                                                                   | ted: Read as                     | 0'                             |                   |                  |                 |        |  |  |  |  |
| bit 7         | -                                                                            |                                  | nutdown Event                  | Status bit        |                  |                 |        |  |  |  |  |
|               | 1 = A shutdow                                                                | wn event has c                   | ccurred; ECCP                  | outputs are in    | a shutdown sta   | ate             |        |  |  |  |  |
|               | 0 = ECCP ou                                                                  | tputs are opera                  | ating                          |                   |                  |                 |        |  |  |  |  |
| bit 6-4       |                                                                              |                                  | to-Shutdown So                 |                   |                  |                 |        |  |  |  |  |
|               |                                                                              |                                  | ther C1OUT or<br>2OUT comparat |                   |                  |                 |        |  |  |  |  |
|               | 101 = VIL ON                                                                 | FLT0 pin or C2                   | IOUT comparat                  | tor output is hig | ih               |                 |        |  |  |  |  |
|               | 100 = VIL on                                                                 | FLT0 pin                         |                                | 5                 | ,                |                 |        |  |  |  |  |
|               |                                                                              | C1OUT or C20                     |                                |                   |                  |                 |        |  |  |  |  |
|               |                                                                              | T comparator o<br>T comparator o |                                |                   |                  |                 |        |  |  |  |  |
|               |                                                                              | hutdown is dis                   |                                |                   |                  |                 |        |  |  |  |  |
| bit 3-2       | PSSAC<1:0>                                                                   | : P1A and P10                    | C Pins Shutdow                 | n State Contro    | l bits           |                 |        |  |  |  |  |
|               | 1x = P1A and P1C pins tri-state                                              |                                  |                                |                   |                  |                 |        |  |  |  |  |
|               | 01 = Drive pins, P1A and P1C, to '1'<br>00 = Drive pins, P1A and P1C, to '0' |                                  |                                |                   |                  |                 |        |  |  |  |  |
| bit 1-0       | •                                                                            |                                  | D Pins Shutdow                 | in State Control  | l bite           |                 |        |  |  |  |  |
|               |                                                                              | P1D pins tri-s                   |                                |                   | i bits           |                 |        |  |  |  |  |
|               |                                                                              | ns, P1B and P                    |                                |                   |                  |                 |        |  |  |  |  |
|               |                                                                              |                                  |                                |                   |                  |                 |        |  |  |  |  |
|               | 00 = Drive pir                                                               | ns, P1B and P                    | 1D, to '0'                     |                   |                  |                 |        |  |  |  |  |

**Note 1:** The auto-shutdown condition is a level-based signal, not an edge-based signal. As long as the level is present, the auto-shutdown will persist.

2: Writing to the ECCPASE bit is disabled while an auto-shutdown condition persists.

**3:** Once the auto-shutdown condition has been removed and the PWM restarted (either through firmware or auto-restart), the PWM signal will always restart at the beginning of the next PWM period.

NOTES:

## REGISTER 18-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 5 | <b>ADDEN:</b> Address Character Detect bit (bit 8 of the received data = 1)                                                                                                   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Address Detect mode is enabled; if 9-bit mode is not selected, this does not take effect</li> <li>0 = Address Detect mode is disabled</li> </ul>                 |
| bit 4 | RIDLE: Receiver Idle bit (read-only)                                                                                                                                          |
|       | <ul><li>1 = Receiver is Idle</li><li>0 = Receiver is active</li></ul>                                                                                                         |
| bit 3 | PERR: Parity Error Status bit (read-only)                                                                                                                                     |
|       | <ul><li>1 = Parity error has been detected for the current character (character at the top of the receive FIFO)</li><li>0 = Parity error has not been detected</li></ul>      |
| bit 2 | FERR: Framing Error Status bit (read-only)                                                                                                                                    |
|       | <ul> <li>1 = Framing error has been detected for the current character (character at the top of the receive FIFO)</li> <li>0 = Framing error has not been detected</li> </ul> |
| bit 1 | OERR: Receive Buffer Overrun Error Status bit (clear/read-only)                                                                                                               |
|       | 1 = Receive buffer has overflowed                                                                                                                                             |
|       | 0 = Receive buffer has not overflowed (clearing a previously set OERR bit (1 $\rightarrow$ 0 transition) will reset<br>the receiver buffer and the RSR to the empty state)    |
| bit 0 | URXDA: UARTx Receive Buffer Data Available bit (read-only)                                                                                                                    |
|       | <ul> <li>1 = Receive buffer has data; at least one more character can be read</li> <li>0 = Receive buffer is empty</li> </ul>                                                 |

## 19.0 10-BIT HIGH-SPEED A/D CONVERTER

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on the 10-Bit High-Speed A/D Converter, refer to the "dsPIC33/PIC24 Family Reference Manual", "10-Bit A/D Converter" (DS39705).

The 10-bit A/D Converter has the following key features:

- · Successive Approximation (SAR) conversion
- Conversion speeds of up to 500 ksps
- · Up to 12 analog input pins
- External voltage reference input pins
- · Internal band gap reference input
- · Automatic Channel Scan mode
- · Selectable conversion trigger source
- · Two-word conversion result buffer
- · Selectable Buffer Fill modes
- · Four result alignment options
- · Operation during CPU Sleep and Idle modes

Depending on the particular device, PIC24F16KL402 family devices implement up to 12 analog input pins, designated AN0 through AN4 and AN9 through AN15. In addition, there are two analog input pins for external voltage reference connections (VREF+ and VREF-). These voltage reference inputs may be shared with other analog input pins. A block diagram of the A/D Converter is displayed in Figure 19-1.

To perform an A/D conversion:

- 1. Configure the A/D module:
  - a) Configure port pins as analog inputs and/ or select band gap reference inputs (ANSA<3:0>, ANSB<15:12,4:0> and ANCFG<0>).
  - b) Select the voltage reference source to match the expected range on analog inputs (AD1CON2<15:13>).
  - c) Select the analog conversion clock to match the desired data rate with the processor clock (AD1CON3<7:0>).
  - d) Select the appropriate sample/conversion sequence (AD1CON1<7:5> and AD1CON3<12:8>).
  - e) Select how conversion results are presented in the buffer (AD1CON1<9:8>).
  - f) Select interrupt rate (AD1CON2<5:2>).
  - g) Turn on A/D module (AD1CON1<15>).
  - Configure A/D interrupt (if required):
  - a) Clear the AD1IF bit.

2.

b) Select A/D interrupt priority.





| R/W-0         | U-0                                                                                                                                                                                                          | R/W-0                           | U-0             | U-0               | U-0               | U-0             | U-0           |  |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------|-------------------|-------------------|-----------------|---------------|--|--|--|--|--|
| HLVDEN        |                                                                                                                                                                                                              | HLSIDL                          | —               | _                 |                   |                 | —             |  |  |  |  |  |
| bit 15        |                                                                                                                                                                                                              |                                 |                 | -                 |                   |                 | bit 8         |  |  |  |  |  |
|               |                                                                                                                                                                                                              |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
| R/W-0         | R/W-0                                                                                                                                                                                                        | R/W-0                           | U-0             | R/W-0             | R/W-0             | R/W-0           | R/W-0         |  |  |  |  |  |
| VDIR          | BGVST                                                                                                                                                                                                        | IRVST                           | —               | HLVDL3            | HLVDL2            | HLVDL1          | HLVDL0        |  |  |  |  |  |
| bit 7         |                                                                                                                                                                                                              |                                 |                 |                   |                   |                 | bit (         |  |  |  |  |  |
| Legend:       |                                                                                                                                                                                                              |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
| R = Readabl   | le bit                                                                                                                                                                                                       | W = Writable                    | bit             | U = Unimplem      | nented bit, read  | l as '0'        |               |  |  |  |  |  |
| -n = Value at | POR                                                                                                                                                                                                          | '1' = Bit is set                |                 | '0' = Bit is clea | ared              | x = Bit is unkn | iown          |  |  |  |  |  |
|               |                                                                                                                                                                                                              |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
| bit 15        | HLVDEN: Hig                                                                                                                                                                                                  | gh/Low-Voltage                  | Detect Power    | Enable bit        |                   |                 |               |  |  |  |  |  |
|               | 1 = HLVD is                                                                                                                                                                                                  |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
|               | 0 = HLVD is                                                                                                                                                                                                  |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
| bit 14        | -                                                                                                                                                                                                            | ted: Read as '(                 |                 |                   |                   |                 |               |  |  |  |  |  |
| bit 13        |                                                                                                                                                                                                              | /D Stop in Idle N               |                 | the device enter  | rs Idlo modo      |                 |               |  |  |  |  |  |
|               | <ul> <li>1 = Discontinues module operation when the device enters Idle mode</li> <li>0 = Continues module operation in Idle mode</li> </ul>                                                                  |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
| bit 12-8      | Unimplemented: Read as '0'                                                                                                                                                                                   |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
| bit 7         | VDIR: Voltage                                                                                                                                                                                                | e Change Direc                  | tion Select bit |                   |                   |                 |               |  |  |  |  |  |
|               | <ul> <li>1 = Event occurs when the voltage equals or exceeds the trip point (HLVDL&lt;3:0&gt;)</li> <li>0 = Event occurs when the voltage equals or falls below the trip point (HLVDL&lt;3:0&gt;)</li> </ul> |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
|               |                                                                                                                                                                                                              |                                 | •               |                   | ne trip point (HL | VDL<3:0>)       |               |  |  |  |  |  |
| bit 6         |                                                                                                                                                                                                              | d Gap Voltage S                 | -               |                   |                   |                 |               |  |  |  |  |  |
|               |                                                                                                                                                                                                              | that the band g that the band g |                 |                   |                   |                 |               |  |  |  |  |  |
| bit 5         |                                                                                                                                                                                                              | •                               |                 |                   |                   |                 |               |  |  |  |  |  |
|               | <ul><li><b>IRVST:</b> Internal Reference Voltage Stable Flag bit</li><li>1 = Indicates that the internal reference voltage is stable and the High-Voltage Detect logic generates</li></ul>                   |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
|               | the interrupt flag at the specified voltage range                                                                                                                                                            |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
|               | 0 = Indicates that the internal reference voltage is unstable and the High-Voltage Detect logic will not<br>generate the interrupt flag at the specified voltage range, and the HLVD interrupt should not be |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
|               | enabled                                                                                                                                                                                                      |                                 | ay at the spe   | uneu voltage la   | inge, and the f   |                 | SHOULD HOL DE |  |  |  |  |  |
| bit 4         | Unimplemen                                                                                                                                                                                                   | ted: Read as '0                 | )'              |                   |                   |                 |               |  |  |  |  |  |
| bit 3-0       | -                                                                                                                                                                                                            | : High/Low-Volt                 |                 | Limit bits        |                   |                 |               |  |  |  |  |  |
|               | 1111 = Exter                                                                                                                                                                                                 | nal analog inpu                 | -               | it comes from th  | e HLVDIN pin)     |                 |               |  |  |  |  |  |
|               | 1110 = Trip F                                                                                                                                                                                                | Point 14 <sup>(1)</sup>         |                 |                   |                   |                 |               |  |  |  |  |  |
|               | 1101 = Trip F<br>1100 = Trip F                                                                                                                                                                               |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
|               | •<br>•                                                                                                                                                                                                       |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
|               |                                                                                                                                                                                                              |                                 |                 |                   |                   |                 |               |  |  |  |  |  |
|               | 0000 = Trip F                                                                                                                                                                                                | oint ∩(1)                       |                 |                   |                   |                 |               |  |  |  |  |  |
|               | 0000 – mpi                                                                                                                                                                                                   | Sint O                          |                 |                   |                   |                 |               |  |  |  |  |  |

### REGISTER 22-1: HLVDCON: HIGH/LOW-VOLTAGE DETECT CONTROL REGISTER



## 24.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- · Integrated Development Environment
- MPLAB<sup>®</sup> X IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB XC Compiler
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
  - MPLAB X SIM Software Simulator
- · Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

## 24.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- Call graph window
- Project-Based Workspaces:
- · Multiple projects
- Multiple tools
- Multiple configurations
- · Simultaneous debugging sessions
- File History and Bug Tracking:
- · Local file history feature
- Built-in support for Bugzilla issue tracker



## TABLE 26-27: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0)

| Param<br>No. | Symbol                | Characteristic                             | Min | Max | Units | Conditions |
|--------------|-----------------------|--------------------------------------------|-----|-----|-------|------------|
| 73           | TDIV2scH,<br>TDIV2scL | Setup Time of SDIx Data Input to SCKx Edge | 20  |     | ns    |            |
| 74           | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge  | 40  | _   | ns    |            |
| 75           | TDOR                  | SDOx Data Output Rise Time                 | _   | 25  | ns    |            |
| 76           | TDOF                  | SDOx Data Output Fall Time                 | _   | 25  | ns    |            |
| 78           | TscR                  | SCKx Output Rise Time (Master mode)        | _   | 25  | ns    |            |
| 79           | TscF                  | SCKx Output Fall Time (Master mode)        | _   | 25  | ns    |            |
|              | FSCK                  | SCKx Frequency                             | —   | 10  | MHz   |            |

## FIGURE 26-14: MSSPx I<sup>2</sup>C<sup>™</sup> BUS DATA TIMING



## TABLE 26-34: I<sup>2</sup>C<sup>™</sup> BUS DATA REQUIREMENTS (MASTER MODE)

| Param.<br>No. | Symbol  | Characteristic             |              | Min              | Max  | Units | Conditions                          |
|---------------|---------|----------------------------|--------------|------------------|------|-------|-------------------------------------|
| 100           | Thigh   | Clock High Time            | 100 kHz mode | 2(Tosc)(BRG + 1) | —    |       |                                     |
|               |         |                            | 400 kHz mode | 2(Tosc)(BRG + 1) | —    |       |                                     |
| 101           | TLOW    | Clock Low Time             | 100 kHz mode | 2(Tosc)(BRG + 1) | _    | —     |                                     |
|               |         |                            | 400 kHz mode | 2(Tosc)(BRG + 1) | —    | _     |                                     |
| 102           | TR      | SDAx and SCLx              | 100 kHz mode | —                | 1000 | ns    | CB is specified to be from          |
|               |         | Rise Time                  | 400 kHz mode | 20 + 0.1 Св      | 300  | ns    | 10 to 400 pF                        |
| 103           | TF      | SDAx and SCLx              | 100 kHz mode | —                | 300  | ns    | CB is specified to be from          |
|               |         | Fall Time                  | 400 kHz mode | 20 + 0.1 Св      | 300  | ns    | 10 to 400 pF                        |
| 90            | TSU:STA | Start Condition            | 100 kHz mode | 2(Tosc)(BRG + 1) | _    | _     | Only relevant for Repeated          |
|               |         | Setup Time                 | 400 kHz mode | 2(Tosc)(BRG + 1) | _    | —     | Start condition                     |
| 91            | THD:STA | Start Condition            | 100 kHz mode | 2(Tosc)(BRG + 1) | —    |       | After this period, the first        |
|               |         | Hold Time                  | 400 kHz mode | 2(Tosc)(BRG + 1) | _    | —     | clock pulse is generated            |
| 106           | THD:DAT | Data Input                 | 100 kHz mode | 0                | _    | ns    |                                     |
|               |         | Hold Time                  | 400 kHz mode | 0                | 0.9  | μS    |                                     |
| 107           | TSU:DAT | Data Input                 | 100 kHz mode | 250              |      | ns    | (Note 1)                            |
|               |         | Setup Time                 | 400 kHz mode | 100              | —    | ns    |                                     |
| 92            | TSU:STO | Stop Condition             | 100 kHz mode | 2(Tosc)(BRG + 1) | —    | —     |                                     |
|               |         | Setup Time                 | 400 kHz mode | 2(Tosc)(BRG + 1) | —    | _     |                                     |
| 109           | ΤΑΑ     | Output Valid               | 100 kHz mode | —                | 3500 | ns    |                                     |
|               |         | from Clock                 | 400 kHz mode | —                | 1000 | ns    |                                     |
| 110           | TBUF    | Bus Free Time 100 kHz mode |              | 4.7              |      | μS    | Time the bus must be free           |
|               |         |                            | 400 kHz mode | 1.3              | —    | μS    | before a new transmission can start |
| D102          | Св      | Bus Capacitive L           | oading       | —                | 400  | pF    |                                     |

Note 1: A Fast mode I<sup>2</sup>C bus device can be used in a Standard mode I<sup>2</sup>C bus system, but Parameter 107 ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCLx signal. If such a device does stretch the LOW period of the SCLx signal, it must output the next data bit to the SDAx line, Parameter 102 + Parameter 107 = 1000 + 250 = 1250 ns (for 100 kHz mode), before the SCLx line is released.

## 20-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    | INCHES |          |       |  |
|----------------------------|----------|--------|----------|-------|--|
| Dimension                  | n Limits | MIN    | NOM      | MAX   |  |
| Number of Pins             | Ν        |        | 20       |       |  |
| Pitch                      | е        |        | .100 BSC |       |  |
| Top to Seating Plane       | Α        | -      | -        | .210  |  |
| Molded Package Thickness   | A2       | .115   | .130     | .195  |  |
| Base to Seating Plane      | A1       | .015   | -        | -     |  |
| Shoulder to Shoulder Width | Е        | .300   | .310     | .325  |  |
| Molded Package Width       | E1       | .240   | .250     | .280  |  |
| Overall Length             | D        | .980   | 1.030    | 1.060 |  |
| Tip to Seating Plane       | L        | .115   | .130     | .150  |  |
| Lead Thickness             | С        | .008   | .010     | .015  |  |
| Upper Lead Width           | b1       | .045   | .060     | .070  |  |
| Lower Lead Width           | b        | .014   | .018     | .022  |  |
| Overall Row Spacing §      | eВ       | _      | _        | .430  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-019B

## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | MILLIMETERS |           |           |      |  |  |
|--------------------------|-------------|-----------|-----------|------|--|--|
| Dimension                | Limits      | MIN       | NOM       | MAX  |  |  |
| Number of Pins           | N           |           | 28        |      |  |  |
| Pitch                    | е           |           | 1.27 BSC  |      |  |  |
| Overall Height           | A           | -         | -         | 2.65 |  |  |
| Molded Package Thickness | A2          | 2.05      | -         | -    |  |  |
| Standoff §               | A1          | 0.10      | -         | 0.30 |  |  |
| Overall Width            | E           |           | 10.30 BSC |      |  |  |
| Molded Package Width     | E1          | 7.50 BSC  |           |      |  |  |
| Overall Length           | D           | 17.90 BSC |           |      |  |  |
| Chamfer (Optional)       | h           | 0.25      | -         | 0.75 |  |  |
| Foot Length              | L           | 0.40      | -         | 1.27 |  |  |
| Footprint                | L1          |           | 1.40 REF  |      |  |  |
| Lead Angle               | Θ           | 0°        | -         | -    |  |  |
| Foot Angle               | $\varphi$   | 0°        | -         | 8°   |  |  |
| Lead Thickness           | С           | 0.18      | -         | 0.33 |  |  |
| Lead Width               | b           | 0.31      | -         | 0.51 |  |  |
| Mold Draft Angle Top     | α           | 5°        | -         | 15°  |  |  |
| Mold Draft Angle Bottom  | β           | 5°        | -         | 15°  |  |  |

Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2