

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 32MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                              |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                  |
| Number of I/O              | 24                                                                           |
| Program Memory Size        | 8KB (2.75K x 24)                                                             |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 256 x 8                                                                      |
| RAM Size                   | 1K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | -                                                                            |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 28-VFQFN Exposed Pad                                                         |
| Supplier Device Package    | 28-QFN (5x5)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24f08kl302-i-mq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.0 DEVICE OVERVIEW

This document contains device-specific information for the following devices:

- PIC24F04KL100
   PIC24F04KL101
- PIC24F08KL200
- PIC24F08KL201PIC24F08KL302
- PIC24F08KL301
  PIC24F08KL401
- PIC24F16KL401
- PIC24F08KL402 PIC24F16KL402

The PIC24F16KL402 family adds an entire range of economical, low pin count and low-power devices to Microchip's portfolio of 16-bit microcontrollers. Aimed at applications that require low-power consumption but more computational ability than an 8-bit platform can provide, these devices offer a range of tailored peripheral sets that allow the designer to optimize both price point and features with no sacrifice of functionality.

## 1.1 Core Features

### 1.1.1 16-BIT ARCHITECTURE

Central to all PIC24F devices is the 16-bit modified Harvard architecture, first introduced with Microchip's dsPIC<sup>®</sup> digital signal controllers. The PIC24F CPU core offers a wide range of enhancements, such as:

- 16-bit data and 24-bit address paths with the ability to move information between data and memory spaces
- Linear addressing of up to 12 Mbytes (program space) and 64 Kbytes (data)
- A 16-element Working register array with built-in software stack support
- A 17 x 17 hardware multiplier with support for integer math
- Hardware support for 32-bit by 16-bit division
- An instruction set that supports multiple addressing modes and is optimized for high-level languages, such as C
- Operational performance up to 16 MIPS

#### 1.1.2 POWER-SAVING TECHNOLOGY

All of the devices in the PIC24F16KL402 family incorporate a range of features that can significantly reduce power consumption during operation. Key features include:

• **On-the-Fly Clock Switching:** The device clock can be changed under software control to the Timer1 source, or the internal, Low-Power RC (LPRC) oscillator during operation, allowing the user to incorporate power-saving ideas into their software designs.

- **Doze Mode Operation:** When timing-sensitive applications, such as serial communications, require the uninterrupted operation of peripherals, the CPU clock speed can be selectively reduced, allowing incremental power savings without missing a beat.
- Instruction-Based Power-Saving Modes: The microcontroller can suspend all operations, or selectively shut down its core while leaving its peripherals active, with a single instruction in software.

## 1.1.3 OSCILLATOR OPTIONS AND FEATURES

The PIC24F16KL402 family offers five different oscillator options, allowing users a range of choices in developing application hardware. These include:

- Two Crystal modes using crystals or ceramic resonators.
- Two External Clock modes offering the option of a divide-by-2 clock output.
- Two Fast Internal Oscillators (FRCs): One with a nominal 8 MHz output and the other with a nominal 500 kHz output. These outputs can also be divided under software control to provide clock speed as low as 31 kHz or 2 kHz.
- A Phase Locked Loop (PLL) frequency multiplier, available to the External Oscillator modes and the 8 MHz FRC Oscillator, which allows clock speeds of up to 32 MHz.
- A separate Internal RC Oscillator (LPRC) with a fixed 31 kHz output, which provides a low-power option for timing-insensitive applications.

The internal oscillator block also provides a stable reference source for the Fail-Safe Clock Monitor (FSCM). This option constantly monitors the main clock source against a reference signal provided by the internal oscillator and enables the controller to switch to the internal oscillator, allowing for continued low-speed operation or a safe application shutdown.

## 1.1.4 EASY MIGRATION

The consistent pinout scheme used throughout the entire family also helps in migrating to the next larger device. This is true when moving between devices with the same pin count, or even jumping from 20-pin or 28-pin devices to 44-pin/48-pin devices.

The PIC24F family is pin compatible with devices in the dsPIC33 family, and shares some compatibility with the pinout schema for PIC18 and dsPIC30. This extends the ability of applications to grow, from the relatively simple, to the powerful and complex.

## 3.3.2 DIVIDER

The divide block supports 32-bit/16-bit and 16-bit/16-bit signed and unsigned integer divide operations with the following data sizes:

- 1. 32-bit signed/16-bit signed divide
- 2. 32-bit unsigned/16-bit unsigned divide
- 3. 16-bit signed/16-bit signed divide
- 4. 16-bit unsigned/16-bit unsigned divide

The quotient for all divide instructions ends up in W0 and the remainder in W1. Sixteen-bit signed and unsigned DIV instructions can specify any W register for both the 16-bit divisor (Wn), and any W register (aligned) pair (W(m + 1):Wm) for the 32-bit dividend. The divide algorithm takes one cycle per bit of divisor, so both 32-bit/16-bit and 16-bit/16-bit instructions take the same number of cycles to execute.

## 3.3.3 MULTI-BIT SHIFT SUPPORT

The PIC24F ALU supports both single bit and single-cycle, multi-bit arithmetic and logic shifts. Multi-bit shifts are implemented using a shifter block, capable of performing up to a 15-bit arithmetic right shift, or up to a 15-bit left shift, in a single cycle. All multi-bit shift instructions only support Register Direct Addressing for both the operand source and result destination.

A full summary of instructions that use the shift operation is provided in Table 3-2.

#### TABLE 3-2: INSTRUCTIONS THAT USE THE SINGLE AND MULTI-BIT SHIFT OPERATION

| Instruction | Description                                                 |
|-------------|-------------------------------------------------------------|
| ASR         | Arithmetic shift right source register by one or more bits. |
| SL          | Shift left source register by one or more bits.             |
| LSR         | Logical shift right source register by one or more bits.    |

## 4.0 MEMORY ORGANIZATION

As Harvard architecture devices, the PIC24F microcontrollers feature separate program and data memory space and bussing. This architecture also allows the direct access of program memory from the data space during code execution.

#### 4.1 **Program Address Space**

The program address memory space of the PIC24F16KL402 family is 4M instructions. The space is addressable by a 24-bit value derived from either the 23-bit Program Counter (PC) during program execution, or from a table operation or data space remapping, as described in **Section 4.3 "Interfacing Program and Data Memory Spaces"**.

User access to the program memory space is restricted to the lower half of the address range (000000h to 7FFFFFh). The exception is the use of TBLRD/TBLWT operations, which use TBLPAG<7> to permit access to the Configuration bits and Device ID sections of the configuration memory space.

Memory maps for the PIC24F16KL402 family of devices are shown in Figure 4-1.

## FIGURE 4-1: PROGRAM SPACE MEMORY MAP FOR PIC24F16KL402 FAMILY DEVICES

|               | PIC24F04KLXXX                                  | PIC24F08KL2XX                                  |           | PIC24F08KL3XX                                  |   | PIC24F08KL4XX                                  |  | PIC24F16KLXXX                         |                                   |
|---------------|------------------------------------------------|------------------------------------------------|-----------|------------------------------------------------|---|------------------------------------------------|--|---------------------------------------|-----------------------------------|
|               | GOTO Instruction                               | GOTO Instruction                               | ſ         | GOTO Instruction                               | 1 | GOTO Instruction                               |  | GOTO Instruction                      | 000000h                           |
| Ē             | Reset Address                                  | Reset Address                                  |           | Reset Address                                  |   | Reset Address                                  |  | Reset Address                         | 000002h                           |
|               | Interrupt Vector Table                         | Interrupt Vector Table                         |           | Interrupt Vector Table                         |   | Interrupt Vector Table                         |  | Interrupt Vector Table                | 00000411<br>0000FFh               |
|               | Reserved                                       | Reserved                                       |           | Reserved                                       |   | Reserved                                       |  | Reserved                              | 000100h                           |
|               | Alternate Vector Table                         | Alternate Vector Table                         |           | Alternate Vector Table                         |   | Alternate Vector Table                         |  | Alternate Vector Table                | 000104h                           |
| Space         | Flash<br>Program Memory<br>(1408 instructions) | Flash<br>Program Memory<br>(2816 instructions) |           | Flash<br>Program Memory<br>(2816 instructions) |   | Flash<br>Program Memory<br>(2816 instructions) |  | Flash                                 | 000200h                           |
| User Memory   | Unimplemented<br>Read '0'                      |                                                |           | Unimplemented                                  | _ | Unimplemented                                  |  | Program Memory<br>(5632 instructions) | 0015FEh                           |
|               |                                                | Unimplemented<br>Read '0'                      |           |                                                |   |                                                |  | Unimplemented<br>Read '0'             | - 7FFE00h                         |
| ¥             |                                                |                                                | _         | Data EEPROM<br>(256 bytes)                     |   | (512 bytes)                                    |  | Data EEPROM<br>(512 bytes)            | - 7FFF00h<br>7FFFFFh<br>- 800000h |
| Ī             | Reserved                                       | Reserved                                       |           | Reserved                                       |   | Reserved                                       |  | Reserved                              | 800800h                           |
| ace           | Unique ID                                      | Unique ID                                      | Unique ID |                                                |   | Unique ID                                      |  | Unique ID                             | 800802h<br>800808h                |
| lory Sp       | Reserved                                       | Reserved                                       |           | Reserved                                       |   | Reserved                                       |  | Reserved                              | 00000A11                          |
| n Merr        | Device Config Registers                        | Device Config Registers                        |           | Device Config Registers                        |   | Device Config Registers                        |  | Device Config Registers               | F80000h<br>F8000Eh                |
| Configuratior | Reserved                                       | Reserved Reserved                              |           | Reserved                                       |   | Reserved                                       |  | Reserved                              |                                   |
| Ţ             | DEVID (2)                                      | DEVID (2)                                      |           | DEVID (2)                                      |   | DEVID (2)                                      |  | DEVID (2)                             | FEFFFEh<br>FF0000h<br>FFFFFFh     |

Note: Memory areas are not displayed to scale.

### TABLE 4-10: PORTA REGISTER MAP

| File<br>Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 <sup>(1)</sup> | Bit 6  | Bit 5 <sup>(2)</sup> | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|------|--------|--------|--------|--------|--------|--------|-------|-------|----------------------|--------|----------------------|--------|--------|--------|--------|--------|---------------|
| FRISA        | 02C0 | _      | _      | _      | _      | _      | _      | _     |       | TRISA7               | TRISA6 | _                    | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 00DF          |
| PORTA        | 02C2 | _      | _      | _      | _      | -      | _      | _     | _     | RA7                  | RA6    | RA5                  | RA4    | RA3    | RA2    | RA1    | RA0    | xxxx          |
| ATA          | 02C4 | _      | _      | _      | _      | -      | _      | _     | _     | LATA7                | LATA6  | _                    | LATA4  | LATA3  | LATA2  | LATA1  | LATA0  | xxxx          |
| ODCA         | 02C6 | —      | —      | —      | _      | _      | _      | —     | _     | ODA7                 | ODA6   |                      | ODA4   | ODA3   | ODA2   | ODA1   | ODA0   | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: These ports and their associated bits are unimplemented on 14-pin and 20-pin devices; read as '0'.

2: PORTA<5> is unavailable when MCLR functionality is enabled (MCLRE Configuration bit = 1).

#### TABLE 4-11: PORTB REGISTER MAP

| File<br>Name | Addr | Bit 15  | Bit 14  | Bit 13 <sup>(1)</sup> | Bit 12 <sup>(1)</sup> | Bit 11 <sup>(2)</sup> | Bit 10 <sup>(2)</sup> | Bit 9  | Bit 8  | Bit 7 <sup>(1)</sup> | Bit 6 <sup>(2)</sup> | Bit 5 <sup>(2)</sup> | Bit 4  | Bit 3 <sup>(2)</sup> | Bit 2 <sup>(1)</sup> | Bit 1 <sup>(1)</sup> | Bit 0  | All<br>Resets |
|--------------|------|---------|---------|-----------------------|-----------------------|-----------------------|-----------------------|--------|--------|----------------------|----------------------|----------------------|--------|----------------------|----------------------|----------------------|--------|---------------|
| TRISB        | 02C8 | TRISB15 | TRISB14 | TRISB13               | TRISB12               | TRISB11               | TRISB10               | TRISB9 | TRISB8 | TRISB7               | TRISB6               | TRISB5               | TRISB4 | TRISB3               | TRISB2               | TRISB1               | TRISB0 | FFFF          |
| PORTB        | 02CA | RB15    | RB14    | RB13                  | RB12                  | RB11                  | RB10                  | RB9    | RB8    | RB7                  | RB6                  | RB5                  | RB4    | RB3                  | RB2                  | RB1                  | RB0    | xxxx          |
| LATB         | 02CC | LATB15  | LATB14  | LATB13                | LATB12                | LATB11                | LATB10                | LATB9  | LATB8  | LATB7                | LATB6                | LATB5                | LATB4  | LATB3                | LATB2                | LATB1                | LATB0  | xxxx          |
| ODCB         | 02CE | ODB15   | ODB14   | ODB13                 | ODB12                 | ODB11                 | ODB10                 | ODB9   | ODB8   | ODB7                 | ODB6                 | ODB5                 | ODB4   | ODB3                 | ODB2                 | ODB1                 | ODB0   | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: These ports and their associated bits are unimplemented on 14-pin and 20-pin devices.

2: These ports and their associated bits are unimplemented in 14-pin devices.

## TABLE 4-12: PAD CONFIGURATION REGISTER MAP

| File<br>Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11                 | Bit 10     | Bit 9   | Bit 8   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|------|--------|--------|--------|--------|------------------------|------------|---------|---------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| PADCFG       | 02FC | _      | —      | —      | _      | SDO2DIS <sup>(1)</sup> | SCK2DIS(1) | SDO1DIS | SCK1DIS | _     | —     | —     | —     | —     | —     | _     | -     | 0000          |

Legend: - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: These bits are unimplemented on PIC24FXXKL10X and PIC24FXXKL20X family devices; read as '0'.

## 5.0 FLASH PROGRAM MEMORY

| Note: | This data sheet summarizes the features of |  |  |  |  |  |  |
|-------|--------------------------------------------|--|--|--|--|--|--|
|       | this group of PIC24F devices. It is not    |  |  |  |  |  |  |
|       | intended to be a comprehensive reference   |  |  |  |  |  |  |
|       | source. For more information on Flash      |  |  |  |  |  |  |
|       | Programming, refer to the "dsPIC33/PIC24   |  |  |  |  |  |  |
|       | Family Reference Manual", "Program         |  |  |  |  |  |  |
|       | Memory" (DS39715).                         |  |  |  |  |  |  |

The PIC24F16KL402 family of devices contains internal Flash program memory for storing and executing application code. The memory is readable, writable and erasable when operating with VDD over 1.8V.

Flash memory can be programmed in three ways:

- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- Run-Time Self Programming (RTSP)
- Enhanced In-Circuit Serial Programming (Enhanced ICSP)

ICSP allows a PIC24F device to be serially programmed while in the end application circuit. This is simply done with two lines for the programming clock and programming data (which are named PGECx and PGEDx, respectively), and three other lines for power (VDD), ground (VSS) and Master Clear/Program mode Entry voltage (MCLR/VPP). This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or custom firmware to be programmed. Run-Time Self Programming (RTSP) is accomplished using TBLRD (Table Read) and TBLWT (Table Write) instructions. With RTSP, the user may write program memory data in blocks of 32 instructions (96 bytes) at a time, and erase program memory in blocks of 32, 64 and 128 instructions (96,192 and 384 bytes) at a time.

The NVMOP<1:0> (NVMCON<1:0>) bits decide the erase block size.

## 5.1 Table Instructions and Flash Programming

Regardless of the method used, Flash memory programming is done with the Table Read and Table Write instructions. These allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. The 24-bit target address in the program memory is formed using the TBLPAG<7:0> bits and the Effective Address (EA) from a W register, specified in the table instruction, as depicted in Figure 5-1.

The TBLRDL and TBLWTL instructions are used to read or write to bits<15:0> of program memory. TBLRDL and TBLWTL can access program memory in both Word and Byte modes.

The TBLRDH and TBLWTH instructions are used to read or write to bits<23:16> of program memory. TBLRDH and TBLWTH can also access program memory in Word or Byte mode.





#### 5.5.1 PROGRAMMING ALGORITHM FOR FLASH PROGRAM MEMORY

The user can program one row of Flash program memory at a time by erasing the programmable row. The general process is as follows:

- 1. Read a row of program memory (32 instructions) and store in data RAM.
- 2. Update the program data in RAM with the desired new data.
- 3. Erase a row (see Example 5-1):
  - a) Set the NVMOPx bits (NVMCON<5:0>) to '011000' to configure for row erase. Set the ERASE (NVMCON<6>) and WREN (NVMCON<14>) bits.
  - b) Write the starting address of the block to be erased into the TBLPAG and W registers.
  - c) Write 55h to NVMKEY.
  - d) Write AAh to NVMKEY.
  - e) Set the WR bit (NVMCON<15>). The erase cycle begins and the CPU stalls for the duration of the erase cycle. When the erase is done, the WR bit is cleared automatically.

- 4. Write the first 32 instructions from data RAM into the program memory buffers (see Example 5-1).
- 5. Write the program block to Flash memory:
  - a) Set the NVMOPx bits to '000100' to configure for row programming. Clear the ERASE bit and set the WREN bit.
  - b) Write 55h to NVMKEY.
  - c) Write AAh to NVMKEY.
  - d) Set the WR bit. The programming cycle begins and the CPU stalls for the duration of the write cycle. When the write to Flash memory is done, the WR bit is cleared automatically.

For protection against accidental operations, the write initiate sequence for NVMKEY must be used to allow any erase or program operation to proceed. After the programming command has been executed, the user must wait for the programming time until programming is complete. The two instructions following the start of the programming sequence should be NOPS, as shown in Example 5-5.

| ; Set up NVMCON for : | row erase operation               |                                     |
|-----------------------|-----------------------------------|-------------------------------------|
| MOV #0x40             | 58, WO ;                          |                                     |
| MOV W0, N             | VMCON ;                           | Initialize NVMCON                   |
| ; Init pointer to ro  | w to be ERASED                    |                                     |
| MOV #tblp             | age(PROG_ADDR), W0 ;              |                                     |
| MOV W0, T             | BLPAG ;                           | Initialize PM Page Boundary SFR     |
| MOV #tblo             | <pre>ffset(PROG_ADDR), W0 ;</pre> | Initialize in-page EA[15:0] pointer |
| TBLWTL W0, [          | w0] ;                             | Set base address of erase block     |
| DISI #5               | ;                                 | Block all interrupts                |
|                       |                                   | for next 5 instructions             |
| MOV #0x55             | , WO                              |                                     |
| MOV W0, N             | VMKEY ;                           | Write the 55 key                    |
| MOV #0xAA             | , W1 ;                            |                                     |
| MOV W1, N             | VMKEY ;                           | Write the AA key                    |
| BSET NVMCO            | N, #WR ;                          | Start the erase sequence            |
| NOP                   | i                                 | Insert two NOPs after the erase     |
| NOP                   | ;                                 | command is asserted                 |
|                       |                                   |                                     |

#### EXAMPLE 5-1: ERASING A PROGRAM MEMORY ROW – ASSEMBLY LANGUAGE CODE

#### EXAMPLE 5-2: ERASING A PROGRAM MEMORY ROW – 'C' LANGUAGE CODE

| // C example using MPLAB C30                                                                  |                                                                                |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| <pre>intattribute ((space(auto_psv))) progAddr = &amp;progAddr<br/>unsigned int offset;</pre> | // Global variable located in Pgm Memory                                       |
| //Set up pointer to the first memory location to be written                                   |                                                                                |
| TBLPAG =builtin_tblpage(&progAddr);<br>offset = &progAddr & 0xFFFF;                           | // Initialize PM Page Boundary SFR<br>// Initialize lower word of address      |
| <pre>builtin_tblwtl(offset, 0x0000);</pre>                                                    | <pre>// Set base address of erase block // with dummy latch write</pre>        |
| NVMCON = 0x4058;                                                                              | // Initialize NVMCON                                                           |
| asm("DISI #5");                                                                               | <pre>// Block all interrupts for next 5 // instructions</pre>                  |
| builtin_write_NVM();                                                                          | // Instructions<br>// C30 function to perform unlock<br>// sequence and set WR |

#### EXAMPLE 5-3: LOADING THE WRITE BUFFERS – ASSEMBLY LANGUAGE CODE

| ; | Set up NVMCO | N for row programming operati | ons  |                                       |
|---|--------------|-------------------------------|------|---------------------------------------|
|   | MOV          | #0x4004, W0                   | ;    |                                       |
|   | MOV          | W0, NVMCON                    | ;    | Initialize NVMCON                     |
| ; | Set up a poi | nter to the first program mem | ory  | location to be written                |
| ; | program memo | ry selected, and writes enabl | ed   |                                       |
|   | MOV          | #0x0000, W0                   | ;    |                                       |
|   | MOV          | W0, TBLPAG                    | ;    | Initialize PM Page Boundary SFR       |
|   | MOV          | #0x6000, W0                   | ;    | An example program memory address     |
| ; | Perform the  | TBLWT instructions to write t | he i | latches                               |
| ; | 0th_program_ | word                          |      |                                       |
|   | MOV          | #LOW_WORD_0, W2               | ;    |                                       |
|   | MOV          | <pre>#HIGH_BYTE_0, W3</pre>   | ;    |                                       |
|   | TBLWTL       | W2, [W0]                      | ;    | Write PM low word into program latch  |
|   | TBLWTH       | W3, [W0++]                    | ;    | Write PM high byte into program latch |
| ; | lst_program_ | word                          |      |                                       |
|   | MOV          | #LOW_WORD_1, W2               | ;    |                                       |
|   | MOV          | #HIGH_BYTE_1, W3              | ;    |                                       |
|   | TBLWTL       | W2, [W0]                      | ;    | Write PM low word into program latch  |
|   | TBLWTH       | W3, [W0++]                    | ;    | Write PM high byte into program latch |
| ; | 2nd_program  | _word                         |      |                                       |
|   | MOV          | #LOW_WORD_2, W2               | ;    |                                       |
|   | MOV          | <pre>#HIGH_BYTE_2, W3</pre>   | ;    |                                       |
|   | TBLWTL       | W2, [W0]                      | ;    | Write PM low word into program latch  |
|   | TBLWTH       | W3, [W0++]                    | ;    | Write PM high byte into program latch |
|   | •            |                               |      |                                       |
|   | •            |                               |      |                                       |
|   | •            | <b>1</b>                      |      |                                       |
| , | 3∠na_program | _WOLA                         |      |                                       |
|   | MOV          | $\# UW WUKD_{31}, WZ$         |      |                                       |
|   |              | HUTRU RITE ST' MS             | ;    | White DM los word into measure lately |
|   | TRTMLT       | ₩2, [WU]<br>W2 [W0]           | ;    | Write PM IOW Word Into program latch  |
|   | IBTMIH       | W3, [WU]                      | '    | write PM high byte into program latch |

## 6.0 DATA EEPROM MEMORY

| Note: | This data sheet summarizes the features of |
|-------|--------------------------------------------|
|       | this group of PIC24F devices. It is not    |
|       | intended to be a comprehensive reference   |
|       | source. For more information on Data       |
|       | EEPROM, refer to the "dsPIC33/PIC24        |
|       | Family Reference Manual", "Data            |
|       | EEPROM" (DS39720).                         |

The data EEPROM memory is a Nonvolatile Memory (NVM), separate from the program and volatile data RAM. Data EEPROM memory is based on the same Flash technology as program memory, and is optimized for both long retention and a higher number of erase/write cycles.

The data EEPROM is mapped to the top of the user program memory space, with the top address at program memory address, 7FFFFh. For PIC24FXXKL4XX devices, the size of the data EEPROM is 256 words (7FFE00h to 7FFFFh). For PIC24FXXKL3XX devices, the size of the data EEPROM is 128 words (7FFF0h to 7FFFFh). The data EEPROM is not implemented in PIC24F08KL20X or PIC24F04KL10X devices.

The data EEPROM is organized as 16-bit wide memory. Each word is directly addressable, and is readable and writable during normal operation over the entire VDD range.

Unlike the Flash program memory, normal program execution is not stopped during a data EEPROM program or erase operation.

The data EEPROM programming operations are controlled using the three NVM Control registers:

- NVMCON: Nonvolatile Memory Control Register
- NVMKEY: Nonvolatile Memory Key Register
- NVMADR: Nonvolatile Memory Address Register

## 6.1 NVMCON Register

The NVMCON register (Register 6-1) is also the primary control register for data EEPROM program/erase operations. The upper byte contains the control bits used to start the program or erase cycle, and the flag bit to indicate if the operation was successfully performed. The lower byte of NVMCOM configures the type of NVM operation that will be performed.

### 6.2 NVMKEY Register

The NVMKEY is a write-only register that is used to prevent accidental writes or erasures of data EEPROM locations.

To start any programming or erase sequence, the following instructions must be executed first, in the exact order provided:

- 1. Write 55h to NVMKEY.
- 2. Write AAh to NVMKEY.

After this sequence, a write will be allowed to the NVMCON register for one instruction cycle. In most cases, the user will simply need to set the WR bit in the NVMCON register to start the program or erase cycle. Interrupts should be disabled during the unlock sequence.

The MPLAB® C30 C compiler provides a defined library procedure (builtin\_write\_NVM) to perform the unlock sequence. Example 6-1 illustrates how the unlock sequence can be performed with in-line assembly.

| <pre>//Disable Interrupts For 5 instru<br/>asm volatile("disi #5");<br/>//Issue Unlock Sequence</pre> | actions |
|-------------------------------------------------------------------------------------------------------|---------|
| asm volatile ("mov #0x55, W0                                                                          | \n"     |
| "mov W0, NVMKEY                                                                                       | \n"     |
| "mov #0xAA, W1                                                                                        | \n"     |
| "mov W1, NVMKEY                                                                                       | \n");   |
| // Perform Write/Erase operations                                                                     | 3       |
| asm volatile ("bset NVMCON, #WR                                                                       | \n"     |
| "nop                                                                                                  | \n"     |
| "nop                                                                                                  | \n");   |
|                                                                                                       |         |

## EXAMPLE 6-1: DATA EEPROM UNLOCK SEQUENCE

#### 6.4.3 READING THE DATA EEPROM

To read a word from data EEPROM, the Table Read instruction is used. Since the EEPROM array is only 16 bits wide, only the TBLRDL instruction is needed. The read operation is performed by loading TBLPAG and WREG with the address of the EEPROM location followed by a TBLRDL instruction.

A typical read sequence using the Table Pointer management (builtin\_tblpage and builtin\_tbloffset) and Table Read (builtin\_tblrdl) procedures from the C30 compiler library is provided in Example 6-5.

Program Space Visibility (PSV) can also be used to read locations in the data EEPROM.

#### EXAMPLE 6-5: READING THE DATA EEPROM USING THE TBLRD COMMAND

| <pre>intattribute ((space(eedata))) eeData = 0x1234;<br/>int data;<br/>unsigned int offset;</pre>                                                                         | // Global variable located in EEPROM<br>// Data read from EEPROM                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| <pre>// Set up a pointer to the EEPROM location to be e TBLPAG =builtin_tblpage(&amp;eeData); offset =builtin_tbloffset(&amp;eeData); data =builtin_tblrdl(offset);</pre> | erased<br>// Initialize EE Data page pointer<br>// Initizlize lower word of address<br>// Write EEPROM data to write latch |

#### 7.2.1 POR AND LONG OSCILLATOR START-UP TIMES

The oscillator start-up circuitry and its associated delay timers are not linked to the device Reset delays that occur at power-up. Some crystal circuits (especially low-frequency crystals) will have a relatively long start-up time. Therefore, one or more of the following conditions is possible after SYSRST is released:

- The oscillator circuit has not begun to oscillate.
- The Oscillator Start-up Timer (OST) has not expired (if a crystal oscillator is used).
- The PLL has not achieved a lock (if PLL is used).

The device will not begin to execute code until a valid clock source has been released to the system. Therefore, the oscillator and PLL start-up delays must be considered when the Reset delay time must be known.

#### 7.2.2 FAIL-SAFE CLOCK MONITOR (FSCM) AND DEVICE RESETS

If the FSCM is enabled, it will begin to monitor the system clock source when SYSRST is released. If a valid clock source is not available at this time, the device will automatically switch to the FRC oscillator and the user can switch to the desired crystal oscillator in the Trap Service Routine (TSR).

### 7.3 Special Function Register Reset States

Most of the Special Function Registers (SFRs) associated with the PIC24F CPU and peripherals are reset to a particular value at a device Reset. The SFRs are grouped by their peripheral or CPU function and their Reset values are specified in each section of this manual.

The Reset value for each SFR does not depend on the type of Reset, with the exception of four registers. The Reset value for the Reset Control register, RCON, will depend on the type of device Reset. The Reset value for the Oscillator Control register, OSCCON, will depend on the type of Reset and the programmed values of the FNOSC bits in the Flash Configuration Word (FOSCSEL); see Table 7-2. The RCFGCAL and NVMCON registers are only affected by a POR.

## 7.4 Brown-out Reset (BOR)

PIC24F16KL402 family devices implement a BOR circuit, which provides the user several configuration and power-saving options. The BOR is controlled by the BORV<1:0> and BOREN<1:0> Configuration bits (FPOR<6:5,1:0>). There are a total of four BOR configurations, which are provided in Table 7-3.

The BOR threshold is set by the BORV<1:0> bits. If BOR is enabled (any values of BOREN<1:0>, except '00'), any drop of VDD below the set threshold point will reset the device. The chip will remain in BOR until VDD rises above the threshold.

If the Power-up Timer is enabled, it will be invoked after VDD rises above the threshold. Then, it will keep the chip in Reset for an additional time delay, TPWRT, if VDD drops below the threshold while the power-up timer is running. The chip goes back into a BOR and the Power-up Timer will be initialized. Once VDD rises above the threshold, the Power-up Timer will execute the additional time delay.

BOR and the Power-up Timer (PWRT) are independently configured. Enabling the BOR Reset does not automatically enable the PWRT.

## 7.4.1 SOFTWARE ENABLED BOR

When BOREN<1:0> = 01, the BOR can be enabled or disabled by the user in software. This is done with the control bit, SBOREN (RCON<13>). Setting SBOREN enables the BOR to function, as previously described. Clearing the SBOREN disables the BOR entirely. The SBOREN bit only operates in this mode; otherwise, it is read as '0'.

Placing BOR under software control gives the user the additional flexibility of tailoring the application to its environment without having to reprogram the device to change the BOR configuration. It also allows the user to tailor the incremental current that the BOR consumes. While the BOR current is typically very small, it may have some impact in low-power applications.

Note: Even when the BOR is under software control, the BOR Reset voltage level is still set by the BORV<1:0> Configuration bits; it can not be changed in software.

#### REGISTER 8-3: INTCON1: INTERRUPT CONTROL REGISTER 1

| R/W-0  | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| NSTDIS | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | R/W-0   | R/W-0   | R/W-0 R/W-0 |                | U-0   |
|-------|-----|-----|---------|---------|-------------|----------------|-------|
| —     | —   | —   | MATHERR | ADDRERR | STKERR      | STKERR OSCFAIL |       |
| bit 7 |     |     |         |         |             |                | bit 0 |

|                                   | Legend:                                                                                                                 |                                                     |                                                                                         |                                    |                    |  |  |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit W = Writable bit |                                                                                                                         |                                                     | W = Writable bit                                                                        | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR                 |                                                                                                                         | POR                                                 | '1' = Bit is set                                                                        | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |
|                                   | bit 15                                                                                                                  | NSTDIS: Inter<br>1 = Interrupt r<br>0 = Interrupt r | rrupt Nesting Disable bit<br>nesting is disabled<br>nesting is enabled                  |                                    |                    |  |  |  |
|                                   | bit 14-5                                                                                                                | Unimplemen                                          | ted: Read as '0'                                                                        |                                    |                    |  |  |  |
|                                   | bit 4 MATHERR: Arithmetic Error Trap Status bit<br>1 = Overflow trap has occurred<br>0 = Overflow trap has not occurred |                                                     |                                                                                         |                                    |                    |  |  |  |
|                                   | bit 3                                                                                                                   | ADDRERR: A<br>1 = Address e<br>0 = Address e        | Address Error Trap Status bit<br>error trap has occurred<br>error trap has not occurred |                                    |                    |  |  |  |
|                                   | bit 2                                                                                                                   | STKERR: Sta                                         | ick Error Trap Status bit                                                               |                                    |                    |  |  |  |

| bit 0 | Unimplemented: Read as '0'                                                                                      |
|-------|-----------------------------------------------------------------------------------------------------------------|
|       | <ul><li>1 = Oscillator failure trap has occurred</li><li>0 = Oscillator failure trap has not occurred</li></ul> |
| bit 1 | OSCFAIL: Oscillator Failure Trap Status bit                                                                     |
|       | <ol> <li>1 = Stack error trap has occurred</li> <li>0 = Stack error trap has not occurred</li> </ol>            |
|       |                                                                                                                 |

**—** 

### 8.4 Interrupt Setup Procedures

#### 8.4.1 INITIALIZATION

To configure an interrupt source:

- 1. Set the NSTDIS Control bit (INTCON1<15>) if nested interrupts are not desired.
- Select the user-assigned priority level for the interrupt source by writing the control bits in the appropriate IPCx register. The priority level will depend on the specific application and the type of interrupt source. If multiple priority levels are not desired, the IPCx register control bits, for all enabled interrupt sources, may be programmed to the same non-zero value.

**Note:** At a device Reset, the IPCx registers are initialized, such that all user interrupt sources are assigned to Priority Level 4.

- 3. Clear the interrupt flag status bit associated with the peripheral in the associated IFSx register.
- 4. Enable the interrupt source by setting the interrupt enable control bit associated with the source in the appropriate IECx register.

#### 8.4.2 INTERRUPT SERVICE ROUTINE

The method that is used to declare an ISR and initialize the IVT with the correct vector address depends on the programming language (i.e., C or assembler) and the language development toolsuite that is used to develop the application. In general, the user must clear the interrupt flag in the appropriate IFSx register for the source of the interrupt that the ISR handles. Otherwise, the ISR will be re-entered immediately after exiting the routine. If the ISR is coded in assembly language, it must be terminated using a RETFIE instruction to unstack the saved PC value, SRL value and old CPU priority level.

### 8.4.3 TRAP SERVICE ROUTINE (TSR)

A Trap Service Routine (TSR) is coded like an ISR, except that the appropriate trap status flag in the INTCON1 register must be cleared to avoid re-entry into the TSR.

#### 8.4.4 INTERRUPT DISABLE

All user interrupts can be disabled using the following procedure:

- 1. Push the current SR value onto the software stack using the PUSH instruction.
- 2. Force the CPU to Priority Level 7 by inclusive ORing the value, OEh, with SRL.

To enable user interrupts, the POP instruction may be used to restore the previous SR value.

Only user interrupts with a priority level of 7 or less can be disabled. Trap sources (Levels 8-15) cannot be disabled.

The DISI instruction provides a convenient way to disable interrupts of Priority Levels 1-6 for a fixed period. Level 7 interrupt sources are not disabled by the DISI instruction.

## 9.1 CPU Clocking Scheme

The system clock source can be provided by one of four sources:

- Primary Oscillator (POSC) on the OSCI and OSCO pins
- Secondary Oscillator (SOSC) on the SOSCI and SOSCO pins

PIC24F16KL402 family devices consist of two types of secondary oscillators:

- High-Power Secondary Oscillator
- Low-Power Secondary Oscillator

These can be selected by using the SOSCSEL (FOSC<5>) bit.

- Fast Internal RC (FRC) Oscillator
  - 8 MHz FRC Oscillator
  - 500 kHz Lower Power FRC Oscillator
- Low-Power Internal RC (LPRC) Oscillator with two modes:
  - High-Power/High-Accuracy mode
  - Low-Power/Low-Accuracy mode

The primary oscillator and 8 MHz FRC sources have the option of using the internal 4x PLL. The frequency of the FRC clock source can optionally be reduced by the programmable clock divider. The selected clock source generates the processor and peripheral clock sources.

The processor clock source is divided by two to produce the internal instruction cycle clock, Fcy. In this document, the instruction cycle clock is also denoted by Fosc/2. The internal instruction cycle clock, Fosc/2, can be provided on the OSCO I/O pin for some operating modes of the primary oscillator.

## 9.2 Initial Configuration on POR

The oscillator source (and operating mode) that is used at a device Power-on Reset (POR) event is selected using Configuration bit settings. The Oscillator Configuration bit settings are located in the Configuration registers in the program memory (for more information, see Section 23.2 "Configuration Bits"). The Primary Configuration bits, Oscillator POSCMD<1:0> (FOSC<1:0>), and the Initial Oscillator Select Configuration bits, FNOSC<2:0> (FOSCSEL<2:0>), select the oscillator source that is used at a POR. The FRC Primary Oscillator with Postscaler (FRCDIV) is the default (unprogrammed) selection. The secondary oscillator, or one of the internal oscillators, may be chosen by programming these bit locations. The EC mode Frequency Range Configuration bits. POSCFREQ<1:0> (FOSC<4:3>), optimize power consumption when running in EC mode. The default configuration is "frequency range is greater than 8 MHz".

The Configuration bits allow users to choose between the various clock modes, shown in Table 9-1.

### 9.2.1 CLOCK SWITCHING MODE CONFIGURATION BITS

The FCKSMx Configuration bits (FOSC<7:6>) are used jointly to configure device clock switching and the FSCM. Clock switching is enabled only when FCKSM1 is programmed ('0'). The FSCM is enabled only when FCKSM<1:0> are both programmed ('00').

| Oscillator Mode                                   | Oscillator Source | POSCMD<1:0> | FNOSC<2:0> | Notes |
|---------------------------------------------------|-------------------|-------------|------------|-------|
| 8 MHz FRC Oscillator with Postscaler (FRCDIV)     | Internal          | 11          | 111        | 1, 2  |
| 500 kHz FRC Oscillator with Postscaler (LPFRCDIV) | Internal          | 11          | 110        | 1     |
| Low-Power RC Oscillator (LPRC)                    | Internal          | 11          | 101        | 1     |
| Secondary (Timer1) Oscillator (SOSC)              | Secondary         | 00          | 100        | 1     |
| Primary Oscillator (HS) with PLL Module (HSPLL)   | Primary           | 10          | 011        |       |
| Primary Oscillator (EC) with PLL Module (ECPLL)   | Primary           | 00          | 011        |       |
| Primary Oscillator (HS)                           | Primary           | 10          | 010        |       |
| Primary Oscillator (XT)                           | Primary           | 01          | 010        |       |
| Primary Oscillator (EC)                           | Primary           | 00          | 010        |       |
| 8 MHz FRC Oscillator with PLL Module (FRCPLL)     | Internal          | 11          | 001        | 1     |
| 8 MHz FRC Oscillator (FRC)                        | Internal          | 11          | 000        | 1     |

#### TABLE 9-1: CONFIGURATION BIT VALUES FOR CLOCK SELECTION

**Note 1:** OSCO pin function is determined by the OSCIOFNC Configuration bit.

2: This is the default oscillator mode for an unprogrammed (erased) device.

The following code sequence for a clock switch is recommended:

- 1. Disable interrupts during the OSCCON register unlock and write sequence.
- Execute the unlock sequence for the OSCCON high byte by writing 78h and 9Ah to OSCCON<15:8>, in two back-to-back instructions.
- 3. Write the new oscillator source to the NOSCx bits in the instruction immediately following the unlock sequence.
- Execute the unlock sequence for the OSCCON low byte by writing 46h and 57h to OSCCON<7:0>, in two back-to-back instructions.
- 5. Set the OSWEN bit in the instruction immediately following the unlock sequence.
- 6. Continue to execute code that is not clock-sensitive (optional).
- 7. Invoke an appropriate amount of software delay (cycle counting) to allow the selected oscillator and/or PLL to start and stabilize.
- 8. Check to see if OSWEN is '0'. If it is, the switch was successful. If OSWEN is still set, then check the LOCK bit to determine the cause of failure.

The core sequence for unlocking the OSCCON register and initiating a clock switch is shown in Example 9-1.

#### EXAMPLE 9-1: BASIC CODE SEQUENCE FOR CLOCK SWITCHING

| ;Place the new oscillator selection in WO |
|-------------------------------------------|
| ;OSCCONH (high byte) Unlock Sequence      |
| MOV #OSCCONH, w1                          |
| MOV #0x78, w2                             |
| MOV #0x9A, w3                             |
| MOV.b w2, [w1]                            |
| MOV.b w3, [w1]                            |
| ;Set new oscillator selection             |
| MOV.b WREG, OSCCONH                       |
| ;OSCCONL (low byte) unlock sequence       |
| MOV #OSCCONL, w1                          |
| MOV #0x46, w2                             |
| MOV #0x57, w3                             |
| MOV.b w2, [w1]                            |
| MOV.b w3, [w1]                            |
| ;Start oscillator switch operation        |
| BSET OSCCON, #0                           |

## 9.5 Reference Clock Output

In addition to the CLKO output (Fosc/2) available in certain oscillator modes, the device clock in the PIC24F16KL402 family devices can also be configured to provide a reference clock output signal to a port pin. This feature is available in all oscillator configurations and allows the user to select a greater range of clock submultiples to drive external devices in the application.

This reference clock output is controlled by the REFOCON register (Register 9-4). Setting the ROEN bit (REFOCON<15>) makes the clock signal available on the REFO pin. The RODIV bits (REFOCON<11:8>) enable the selection of 16 different clock divider options.

The ROSSLP and ROSEL bits (REFOCON<13:12>) control the availability of the reference output during Sleep mode. The ROSEL bit determines if the oscillator on OSC1 and OSC2, or the current system clock source, is used for the reference clock output. The ROSSLP bit determines if the reference source is available on REFO when the device is in Sleep mode.

To use the reference clock output in Sleep mode, both the ROSSLP and ROSEL bits must be set. The device clock must also be configured for one of the primary modes (EC, HS or XT). Therefore, if the ROSEL bit is also not set, the oscillator on OSC1 and OSC2 will be powered down when the device enters Sleep mode. Clearing the ROSEL bit allows the reference output frequency to change as the system clock changes during any clock switches.

NOTES:

## 18.1 UART Baud Rate Generator (BRG)

The UART module includes a dedicated 16-bit Baud Rate Generator (BRG). The UxBRG register controls the period of a free-running, 16-bit timer. Equation 18-1 provides the formula for computation of the baud rate with BRGH = 0.

## EQUATION 18-1: UARTx BAUD RATE WITH BRGH = $0^{(1)}$

Baud Rate =  $\frac{FCY}{16 \cdot (UxBRG + 1)}$ UxBRG =  $\frac{FCY}{16 \cdot Baud Rate} - 1$ 

**Note 1:** Based on Fcy = Fosc/2; Doze mode and PLL are disabled.

Example 18-1 provides the calculation of the baud rate error for the following conditions:

- Fcy = 4 MHz
- Desired Baud Rate = 9600

The maximum baud rate (BRGH = 0) possible is FCY/16 (for UxBRG = 0) and the minimum baud rate possible is FCY/(16 \* 65536).

Equation 18-2 shows the formula for computation of the baud rate with BRGH = 1.

## EQUATION 18-2: UARTx BAUD RATE WITH BRGH = $1^{(1)}$

Baud Rate = 
$$\frac{FCY}{4 \cdot (UxBRG + 1)}$$
  
 $UxBRG = \frac{FCY}{4 \cdot Baud Rate} - 1$   
Note 1: Based on FCY = FOSC/2; Doze mode  
and PLL are disabled.

The maximum baud rate (BRGH = 1) possible is FcY/4 (for UxBRG = 0) and the minimum baud rate possible is FcY/(4 \* 65536).

Writing a new value to the UxBRG register causes the BRG timer to be reset (cleared). This ensures the BRG does not wait for a timer overflow before generating the new baud rate.

### EXAMPLE 18-1: BAUD RATE ERROR CALCULATION (BRGH = 0)<sup>(1)</sup>

```
Desired Baud Rate
                    = FCY/(16 (UxBRG + 1))
Solving for UxBRG Value:
       UxBRG
                    = ((FCY/Desired Baud Rate)/16) - 1
       UxBRG
                   = ((400000/9600)/16) - 1
                    = 25
       UxBRG
Calculated Baud Rate = 400000/(16(25+1))
                    = 9615
Error
                    = (Calculated Baud Rate – Desired Baud Rate)
                       Desired Baud Rate
                    = (9615 - 9600)/9600
                    = 0.16\%
Note 1: Based on FCY = FOSC/2; Doze mode and PLL are disabled.
```

| R/W-0               | U-0                                                                                                                                                                                                                                                                                                                                                                                                          | U-0                                                                         | U-0                              | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------|-------------------|------------------|-----------------|--------|--|
| CH0NB               |                                                                                                                                                                                                                                                                                                                                                                                                              | —                                                                           | _                                | CH0SB3            | CH0SB2           | CH0SB1          | CH0SB0 |  |
| bit 15              |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                             |                                  |                   |                  |                 | bit 8  |  |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                             |                                  |                   |                  |                 |        |  |
| R/W-0               | U-0                                                                                                                                                                                                                                                                                                                                                                                                          | U-0                                                                         | U-0                              | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |
| CH0NA               |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                             |                                  | CH0SA3            | CH0SA2           | CH0SA1          | CH0SA0 |  |
| bit 7               |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                             |                                  |                   |                  |                 | bit 0  |  |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                             |                                  |                   |                  |                 |        |  |
| Legend:             |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                             |                                  |                   |                  |                 |        |  |
| R = Readab          | le bit                                                                                                                                                                                                                                                                                                                                                                                                       | W = Writable b                                                              | it                               | U = Unimplen      | nented bit, read | l as '0'        |        |  |
| -n = Value a        | t POR                                                                                                                                                                                                                                                                                                                                                                                                        | '1' = Bit is set                                                            |                                  | '0' = Bit is clea | ared             | x = Bit is unkr | nown   |  |
| bit 15<br>bit 14-12 | CH0NB: Char<br>1 = Channel (<br>0 = Channel (<br>Unimplemen                                                                                                                                                                                                                                                                                                                                                  | nnel 0 Negative<br>) negative input<br>) negative input<br>ted: Read as '0' | Input Select<br>is AN1<br>is VR- | for MUX B Multi   | iplexer Setting  | bit             |        |  |
| hit 11_8            | CH0SB-3.0>                                                                                                                                                                                                                                                                                                                                                                                                   | · Channel 0 Pos                                                             | sitive Input Se                  | ect for MLIX B    | Multiplever Se   | ttina hits      |        |  |
|                     | 1111 = AN15<br>1110 = AN14<br>1101 = AN13<br>1100 = AN12 <sup>(1)</sup><br>1011 = AN11 <sup>(1)</sup><br>1010 = AN10<br>1001 = AN9<br>1000 = Upper guardband rail (0.785 * VDD)<br>0111 = Lower guardband rail (0.215 * VDD)<br>0110 = Internal band gap reference (VBG)<br>0101 = Reserved; do not use<br>0100 = AN4 <sup>(1)</sup><br>0011 = AN3 <sup>(1)</sup><br>0011 = AN3 <sup>(1)</sup><br>0010 = AN1 |                                                                             |                                  |                   |                  |                 |        |  |
| bit 7               | <b>CHONA:</b> Channel 0 Negative Input Select for MUX A Multiplexer Setting bit<br>1 = Channel 0 negative input is AN1<br>0 = Channel 0 negative input is VR-                                                                                                                                                                                                                                                |                                                                             |                                  |                   |                  |                 |        |  |
| bit 6-4             | Unimplemen                                                                                                                                                                                                                                                                                                                                                                                                   | ted: Read as '0                                                             | ,                                |                   |                  |                 |        |  |
| bit 3-0             | CH0SA<3:0>                                                                                                                                                                                                                                                                                                                                                                                                   | : Channel 0 Pos                                                             | sitive Input Se                  | elect for MUX A   | Multiplexer Set  | tting bits      |        |  |
|                     | Bit combinations are identical to those for CH0SB<3:0> (above).                                                                                                                                                                                                                                                                                                                                              |                                                                             |                                  |                   |                  |                 |        |  |

## REGISTER 19-4: AD1CHS: A/D INPUT SELECT REGISTER

Note 1: Unimplemented on 14-pin devices; do not use.





#### TABLE 26-22: CLKO AND I/O TIMING REQUIREMENTS

| AC CHARACTERISTICS |      |                                       | Standard O<br>Operating te | perating Co<br>emperature | onditions: | $\begin{array}{l} \textbf{1.8V to 3.0}\\ -40^\circ C \leq TA\\ -40^\circ C \leq TA \end{array}$ | <b>I.8V to 3.6V</b><br>$40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |  |  |
|--------------------|------|---------------------------------------|----------------------------|---------------------------|------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Param<br>No.       | Sym  | Characteristic                        | Min                        | Typ <sup>(1)</sup>        | Мах        | Units                                                                                           | Conditions                                                                                                                         |  |  |
| DO31               | TIOR | Port Output Rise Time                 | _                          | 10                        | 25         | ns                                                                                              |                                                                                                                                    |  |  |
| DO32               | TIOF | Port Output Fall Time                 | _                          | 10                        | 25         | ns                                                                                              |                                                                                                                                    |  |  |
| DI35               | Tinp | INTx pin High or Low<br>Time (output) | 20                         | —                         | —          | ns                                                                                              |                                                                                                                                    |  |  |
| DI40               | Trbp | CNx High or Low Time (input)          | 2                          | —                         | —          | Тсү                                                                                             |                                                                                                                                    |  |  |

**Note 1:** Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.



#### FIGURE 26-10: EXAMPLE SPI SLAVE MODE TIMING (CKE = 1)

| Param<br>No. | Symbol                | Characteristic                                                                                    |              | Min           | Max | Units    | Conditions |
|--------------|-----------------------|---------------------------------------------------------------------------------------------------|--------------|---------------|-----|----------|------------|
| 70           | TssL2scH,<br>TssL2scL | $\overline{\text{SSx}} \downarrow \text{to SCKx} \downarrow \text{or SCKx} \uparrow \text{Input}$ |              | 3 Тсү         | —   | ns       |            |
| 70A          | TssL2WB               | SSx to Write to SSPxBUF                                                                           |              | 3 Tcy         | _   | ns       |            |
| 71           | TscH                  | SCKx Input High Time                                                                              | Continuous   | 1.25 Tcy + 30 | _   | ns       |            |
| 71A          |                       | (Slave mode)                                                                                      | Single Byte  | 40            | _   | ns       | (Note 1)   |
| 72           | TscL                  | SCKx Input Low Time                                                                               | Continuous   | 1.25 Tcy + 30 | —   | ns       |            |
| 72A          |                       | (Slave mode)                                                                                      | Single Byte  | 40            | _   | ns       | (Note 1)   |
| 73A          | Тв2в                  | Last Clock Edge of Byte 1 to the First                                                            | 1.5 Tcy + 40 | —             | ns  | (Note 2) |            |
| 74           | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SC                                                                | Kx Edge      | 40            | —   | ns       |            |
| 75           | TDOR                  | SDOx Data Output Rise Time                                                                        |              | _             | 25  | ns       |            |
| 76           | TDOF                  | SDOx Data Output Fall Time                                                                        |              | _             | 25  | ns       |            |
| 77           | TssH2doZ              | SSx ↑ to SDOx Output High-Impeda                                                                  | ance         | 10            | 50  | ns       |            |
| 80           | TscH2doV,<br>TscL2doV | SDOx Data Output Valid After SCKx Edge                                                            |              | —             | 50  | ns       |            |
| 82           | TssL2DoV              | SDOx Data Output Valid After SSx                                                                  | —            | 50            | ns  |          |            |
| 83           | TscH2ssH,<br>TscL2ssH | SSx ↑ After SCKx Edge                                                                             |              | 1.5 Tcy + 40  | —   | ns       |            |
|              | FSCK                  | SCKx Frequency                                                                                    |              | _             | 10  | MHz      |            |

#### TABLE 26-30: EXAMPLE SPI SLAVE MODE REQUIREMENTS (CKE = 1)

**Note 1:** Requires the use of Parameter 73A.

2: Only if Parameters 71A and 72A are used.

| Param.<br>No. | Symbol  | Characteris                | tic          | Min         | Max  | Units | Conditions                                 |
|---------------|---------|----------------------------|--------------|-------------|------|-------|--------------------------------------------|
| 100           | Тнідн   | Clock High Time            | 100 kHz mode | 4.0         | —    | μS    | Must operate at a minimum of 1.5 MHz       |
|               |         |                            | 400 kHz mode | 0.6         | —    | μS    | Must operate at a minimum of 10 MHz        |
|               |         |                            | MSSP module  | 1.5         | —    | Тсү   |                                            |
| 101           | TLOW    | Clock Low Time             | 100 kHz mode | 4.7         | _    | μS    | Must operate at a minimum of 1.5 MHz       |
|               |         |                            | 400 kHz mode | 1.3         | _    | μS    | Must operate at a minimum of 10 MHz        |
|               |         |                            | MSSP module  | 1.5         | —    | Тсү   |                                            |
| 102           | TR      | SDAx and SCLx Rise Time    | 100 kHz mode | —           | 1000 | ns    |                                            |
|               |         |                            | 400 kHz mode | 20 + 0.1 Св | 300  | ns    | CB is specified to be from<br>10 to 400 pF |
| 103           | TF      | SDAx and SCLx Fall Time    | 100 kHz mode | —           | 300  | ns    |                                            |
|               |         |                            | 400 kHz mode | 20 + 0.1 Св | 300  | ns    | CB is specified to be from<br>10 to 400 pF |
| 90            | TSU:STA | Start Condition Setup Time | 100 kHz mode | 4.7         | —    | μS    | Only relevant for Repeated                 |
|               |         |                            | 400 kHz mode | 0.6         | —    | μS    | Start condition                            |
| 91            | THD:STA | Start Condition Hold Time  | 100 kHz mode | 4.0         | —    | μS    | After this period, the first clock         |
|               |         |                            | 400 kHz mode | 0.6         | —    | μS    | pulse is generated                         |
| 106           | THD:DAT | Data Input Hold Time       | 100 kHz mode | 0           | —    | ns    |                                            |
|               |         |                            | 400 kHz mode | 0           | 0.9  | μs    |                                            |
| 107           | TSU:DAT | Data Input Setup Time      | 100 kHz mode | 250         | —    | ns    | (Note 2)                                   |
|               |         |                            | 400 kHz mode | 100         | —    | ns    |                                            |
| 92            | Tsu:sto | Stop Condition Setup Time  | 100 kHz mode | 4.7         | —    | μs    |                                            |
|               |         |                            | 400 kHz mode | 0.6         | —    | μS    |                                            |
| 109           | ΤΑΑ     | Output Valid from Clock    | 100 kHz mode | —           | 3500 | ns    | (Note 1)                                   |
|               |         |                            | 400 kHz mode | —           | —    | ns    |                                            |
| 110           | TBUF    | Bus Free Time              | 100 kHz mode | 4.7         |      | μS    | Time the bus must be free before           |
|               |         |                            | 400 kHz mode | 1.3         |      | μS    | a new transmission can start               |
| D102          | Св      | Bus Capacitive Loading     |              | —           | 400  | pF    |                                            |

## TABLE 26-32: I<sup>2</sup>C<sup>™</sup> BUS DATA REQUIREMENTS (SLAVE MODE)

**Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCLx to avoid unintended generation of Start or Stop conditions.

2: A Fast mode I<sup>2</sup>C<sup>™</sup> bus device can be used in a Standard mode I<sup>2</sup>C bus system, but the requirement, Tsu:DAT ≥ 250 ns, must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCLx signal. If such a device does stretch the LOW period of the SCLx signal, it must output the next data bit to the SDAx line, TR max. + Tsu:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCLx line is released.