



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 16-Bit                                                                      |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                 |
| Number of I/O              | 18                                                                          |
| Program Memory Size        | 16KB (5.5K x 24)                                                            |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 512 x 8                                                                     |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 12x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                          |
| Mounting Type              | Through Hole                                                                |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                                     |
| Supplier Device Package    | 20-PDIP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24f16kl401-e-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.2 Power Supply Pins

### 2.2.1 DECOUPLING CAPACITORS

The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD and AVSS, is required.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: A 0.1  $\mu$ F (100 nF), 10-20V capacitor is recommended. The capacitor should be a low-ESR device, with a resonance frequency in the range of 200 MHz and higher. Ceramic capacitors are recommended.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is no greater than 0.25 inch (6 mm).
- Handling high-frequency noise: If the board is experiencing high-frequency noise (upward of tens of MHz), add a second ceramic type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu$ F to 0.001  $\mu$ F. Place this second capacitor next to each primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible (e.g., 0.1  $\mu$ F in parallel with 0.001  $\mu$ F).
- Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB trace inductance.

#### 2.2.2 TANK CAPACITORS

On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits, including microcontrollers, to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7  $\mu F$  to 47  $\mu F$ .

## 2.3 Master Clear (MCLR) Pin

The MCLR pin provides two specific device functions: Device Reset, and Device Programming and Debugging. If programming and debugging are not required in the end application, a direct connection to VDD may be all that is required. The addition of other components, to help increase the application's resistance to spurious Resets from voltage sags, may be beneficial. A typical configuration is shown in Figure 2-1. Other circuit designs may be implemented, depending on the application's requirements.

During programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the MCLR pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R1 and C1 will need to be adjusted based on the application and PCB requirements. For example, it is recommended that the capacitor, C1, be isolated from the MCLR pin during programming and debugging operations by using a jumper (Figure 2-2). The jumper is replaced for normal run-time operations.

Any components associated with the  $\overline{\text{MCLR}}$  pin should be placed within 0.25 inch (6 mm) of the pin.

#### FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS





| Register(s) Name | Description                                    |
|------------------|------------------------------------------------|
| W0 through W15   | Working Register Array                         |
| PC               | 23-Bit Program Counter                         |
| SR               | ALU STATUS Register                            |
| SPLIM            | Stack Pointer Limit Value Register             |
| TBLPAG           | Table Memory Page Address Register             |
| PSVPAG           | Program Space Visibility Page Address Register |
| RCOUNT           | REPEAT Loop Counter Register                   |
| CORCON           | CPU Control Register                           |

| File<br>Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12    | Bit 11                | Bit 10 | Bit 9  | Bit 8  | Bit 7   | Bit 6 | Bit 5 | Bit 4                | Bit 3                | Bit 2                | Bit 1  | Bit 0  | All<br>Resets |
|--------------|------|--------|--------|--------|-----------|-----------------------|--------|--------|--------|---------|-------|-------|----------------------|----------------------|----------------------|--------|--------|---------------|
| ADC1BUF0     | 0300 |        |        |        |           |                       |        |        | A/D B  | uffer 0 |       |       |                      |                      |                      |        |        | xxxx          |
| ADC1BUF1     | 0302 |        |        |        |           |                       |        |        | A/D B  | uffer 1 |       |       |                      |                      |                      |        |        | xxxx          |
| AD1CON1      | 0320 | ADON   | _      | ADSIDL | _         | _                     | _      | FORM1  | FORM0  | SSRC2   | SSRC1 | SSRC0 | _                    | _                    | ASAM                 | SAMP   | DONE   | 0000          |
| AD1CON2      | 0322 | VCFG2  | VCFG1  | VCFG0  | OFFCAL    | —                     | CSCNA  | —      | _      | r       | _     | SMPI3 | SMPI2                | SMPI1                | SMPI0                | r      | ALTS   | 0000          |
| AD1CON3      | 0324 | ADRC   | EXTSAM | PUMPEN | SAMC4     | SAMC3                 | SAMC2  | SAMC1  | SAMC0  | _       | —     | ADCS5 | ADCS4                | ADCS3                | ADCS2                | ADCS1  | ADCS0  | 0000          |
| AD1CHS       | 0328 | CH0NB  | _      | _      | —         | CH0SB3                | CH0SB2 | CH0SB1 | CH0SB0 | CH0NA   | _     |       | —                    | CH0SA3               | CH0SA2               | CH0SA1 | CH0SA0 | 0000          |
| AD1CSSL      | 0330 | CSSL15 | CSSL14 | CSSL13 | CSSL12(1) | CSSL11 <sup>(1)</sup> | CSSL10 | CSSL9  | CSSL8  | CSSL7   | CSSL6 |       | CSSL4 <sup>(1)</sup> | CSSL3 <sup>(1)</sup> | CSSL2 <sup>(1)</sup> | CSSL1  | CSSL0  | 0000          |

Legend: — = unimplemented, read as '0', r = reserved bit. Reset values are shown in hexadecimal.

Note 1: These bits are unimplemented in 14-pin devices; read as '0'.

#### TABLE 4-14: ANALOG SELECT REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12                | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3    | Bit 2                | Bit 1                | Bit 0                | All<br>Resets       |
|-----------|------|--------|--------|--------|-----------------------|--------|--------|-------|-------|-------|-------|-------|-------|----------|----------------------|----------------------|----------------------|---------------------|
| ANCFG     | 04DE | _      |        | —      | —                     | _      | —      | _     | —     |       | —     | —     | —     | —        |                      | —                    | VBGEN                | 0000                |
| ANSA      | 04E0 | _      | _      | _      | _                     | _      | _      | _     | _     | -     | _     | _     | _     | ANSA3    | ANSA2                | ANSA1                | ANSA0                | 000F                |
| ANSB      | 04E2 | ANSB15 | ANSB14 | ANSB13 | ANSB12 <sup>(1)</sup> | _      | —      | —     | _     | -     | —     | —     | ANSB4 | ANSB3(2) | ANSB2 <sup>(1)</sup> | ANSB1 <sup>(1)</sup> | ANSB0 <sup>(1)</sup> | F01F <sup>(3)</sup> |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: These bits are unimplemented in 14-pin devices; read as '0'.

2: These bits are unimplemented in 14-pin and 20-pin devices; read as '0'

3: Reset value for 28-pin devices is shown.

#### TABLE 4-15: COMPARATOR REGISTER MAP

| File<br>Name          | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9                | Bit 8 | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-----------------------|------|--------|--------|--------|--------|--------|--------|----------------------|-------|--------|--------|-------|-------|-------|-------|-------|-------|---------------|
| CMSTAT                | 0630 | CMIDL  | —      | _      | —      | —      | _      | C2EVT <sup>(1)</sup> | C1EVT | —      |        | —     | _     | —     | _     | C2OUT | C10UT | xxxx          |
| CVRCON                | 0632 | _      | _      | _      | -      | _      | _      | _                    | _     | CVREN  | CVROE  | CVRSS | CVR4  | CVR3  | CVR2  | CVR1  | CVR0  | 0000          |
| CM1CON                | 0634 | CON    | COE    | CPOL   | CLPWR  | _      | _      | CEVT                 | COUT  | EVPOL1 | EVPOL0 | _     | CREF  | _     | _     | CCH1  | CCH0  | xxxx          |
| CM2CON <sup>(1)</sup> | 0636 | CON    | COE    | CPOL   | CLPWR  | _      | _      | CEVT                 | COUT  | EVPOL1 | EVPOL0 | _     | CREF  | _     | _     | CCH1  | CCH0  | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: These bits and/or registers are unimplemented in PIC24FXXKL10X/20X devices; read as '0'.

| R/SO-0, HC      | R/W-0                                                            | R/W-0                                                     | R/W-0                                               | U-0                                | U-0                           | U-0                   | U-0                   |
|-----------------|------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------|------------------------------------|-------------------------------|-----------------------|-----------------------|
| WR              | WREN                                                             | WRERR                                                     | PGMONLY                                             |                                    | —                             |                       | _                     |
| bit 15          |                                                                  | •                                                         |                                                     |                                    |                               |                       | bit 8                 |
|                 |                                                                  |                                                           |                                                     |                                    |                               |                       |                       |
| U-0             | R/W-0                                                            | R/W-0                                                     | R/W-0                                               | R/W-0                              | R/W-0                         | R/W-0                 | R/W-0                 |
| _               | ERASE                                                            | NVMOP5 <sup>(1)</sup>                                     | NVMOP4 <sup>(1)</sup>                               | NVMOP3 <sup>(1)</sup>              | NVMOP2 <sup>(1)</sup>         | NVMOP1 <sup>(1)</sup> | NVMOP0 <sup>(1)</sup> |
| bit 7           |                                                                  |                                                           |                                                     |                                    |                               |                       | bit 0                 |
|                 |                                                                  |                                                           |                                                     |                                    |                               |                       |                       |
| Legend:         |                                                                  | HC = Hardware                                             | e Clearable bit                                     | U = Unimpler                       | mented bit, rea               | ad as '0'             |                       |
| R = Readable    | bit                                                              | W = Writable bi                                           | t                                                   | SO = Settable                      | e Only bit                    |                       |                       |
| -n = Value at I | POR                                                              | '1' = Bit is set                                          |                                                     | '0' = Bit is cle                   | ared                          | x = Bit is unkr       | nown                  |
| bit 15          | WR: Write Co<br>1 = Initiates a<br>0 = Write cyc                 | ntrol bit (prograr<br>a data EEPROM<br>le is complete (c  | n or erase)<br>erase or write c<br>leared automati  | cycle (can be s                    | et but not clea<br>are)       | red in software       | e)                    |
| bit 14          | WREN: Write<br>1 = Enables a<br>0 = No operat                    | Enable bit (eras<br>in erase or progr<br>ion allowed (dev | e or program)<br>am operation<br>rice clears this b | it on completic                    | on of the write/              | erase operatio        | n)                    |
| bit 13          | WRERR: Flas                                                      | h Error Flag bit                                          |                                                     |                                    |                               |                       |                       |
|                 | <ul><li>1 = A write of operation</li><li>0 = The write</li></ul> | operation is prei                                         | maturely termin<br>leted successfu                  | ated (any MC                       | CLR or WDT                    | Reset during          | programming           |
| bit 12          | PGMONLY: P                                                       | rogram Only En                                            | able bit                                            |                                    |                               |                       |                       |
|                 | 1 = Write ope<br>0 = Automatio<br>address(e                      | eration is execute<br>c erase-before-v<br>es)             | ed without erasii<br>vrite; write opera             | ng target addre<br>ations are prec | ess(es) first<br>ceded automa | tically by an e       | rase of target        |
| bit 11-7        | Unimplement                                                      | ted: Read as '0'                                          |                                                     |                                    |                               |                       |                       |
| bit 6           | ERASE: Eras                                                      | e Operation Sele                                          | ect bit                                             |                                    |                               |                       |                       |
|                 | 1 = Performs<br>0 = Performs                                     | an erase operat<br>a write operatio                       | ion when WR is<br>n when WR is s                    | s set<br>et                        |                               |                       |                       |
| bit 5-0         | NVMOP<5:0>                                                       | ·: Programming                                            | Operation Com                                       | mand Byte bits                     | (1)                           |                       |                       |
|                 | Erase Operati                                                    | ions (when ERA                                            | <u>SE bit is '1'):</u>                              |                                    |                               |                       |                       |
|                 | 011010 = Era                                                     | ases 8 words                                              |                                                     |                                    |                               |                       |                       |
|                 | 011001 = Era                                                     | ases 1 word                                               |                                                     |                                    |                               |                       |                       |
|                 | 0100xx = Era                                                     | ases entire data                                          | EEPROM                                              |                                    |                               |                       |                       |
|                 | Programming<br>001xxx = Wri                                      | Operations (whe                                           | en ERASE bit is                                     | <u>'0'):</u>                       |                               |                       |                       |

#### REGISTER 6-1: NVMCON: NONVOLATILE MEMORY CONTROL REGISTER

Note 1: These NVMOP configurations are unimplemented on PIC24F04KL10X and PIC24F08KL20X devices.

#### REGISTER 8-3: INTCON1: INTERRUPT CONTROL REGISTER 1

| R/W-0  | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| NSTDIS | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | R/W-0   | R/W-0   | R/W-0  | R/W-0   | U-0   |
|-------|-----|-----|---------|---------|--------|---------|-------|
| —     | —   | —   | MATHERR | ADDRERR | STKERR | OSCFAIL | —     |
| bit 7 |     |     |         |         |        |         | bit 0 |

| Legend:         |                                                     |                                                                                         |                             |                    |
|-----------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------|--------------------|
| R = Readable    | bit                                                 | W = Writable bit                                                                        | U = Unimplemented bit, read | d as '0'           |
| -n = Value at I | n = Value at POR '1' = Bit is set                   |                                                                                         | '0' = Bit is cleared        | x = Bit is unknown |
| bit 15          | NSTDIS: Inter<br>1 = Interrupt r<br>0 = Interrupt r | rrupt Nesting Disable bit<br>nesting is disabled<br>nesting is enabled                  |                             |                    |
| bit 14-5        | Unimplemen                                          | ted: Read as '0'                                                                        |                             |                    |
| bit 4           | MATHERR: A<br>1 = Overflow t<br>0 = Overflow t      | withmetic Error Trap Status bit<br>trap has occurred<br>trap has not occurred           |                             |                    |
| bit 3           | ADDRERR: A<br>1 = Address e<br>0 = Address e        | Address Error Trap Status bit<br>error trap has occurred<br>error trap has not occurred |                             |                    |
| bit 2           | STKERR: Sta                                         | ick Error Trap Status bit                                                               |                             |                    |

| bit 0 | Unimplemented: Read as '0'                                                                                      |
|-------|-----------------------------------------------------------------------------------------------------------------|
|       | <ul><li>1 = Oscillator failure trap has occurred</li><li>0 = Oscillator failure trap has not occurred</li></ul> |
| bit 1 | OSCFAIL: Oscillator Failure Trap Status bit                                                                     |
|       | <ol> <li>1 = Stack error trap has occurred</li> <li>0 = Stack error trap has not occurred</li> </ol>            |
|       |                                                                                                                 |

**—** 

| U-0          | U-0           | U-0              | U-0             | U-0                  | U-0                   | U-0             | R/W-0  |
|--------------|---------------|------------------|-----------------|----------------------|-----------------------|-----------------|--------|
| _            | —             | _                | —               | —                    | _                     |                 | HLVDIF |
| bit 15       |               |                  |                 |                      |                       |                 | bit 8  |
|              |               |                  |                 |                      |                       |                 |        |
| U-0          | U-0           | U-0              | U-0             | U-0                  | R/W-0                 | R/W-0           | U-0    |
| —            | —             | _                | _               | —                    | U2ERIF <sup>(1)</sup> | U1ERIF          |        |
| bit 7        |               |                  |                 |                      |                       |                 | bit 0  |
|              |               |                  |                 |                      |                       |                 |        |
| Legend:      |               |                  |                 |                      |                       |                 |        |
| R = Readab   | ole bit       | W = Writable     | bit             | U = Unimplen         | nented bit, read      | 1 as '0'        |        |
| -n = Value a | at POR        | '1' = Bit is set |                 | '0' = Bit is cle     | ared                  | x = Bit is unkr | nown   |
|              |               |                  |                 |                      |                       |                 |        |
| bit 15-9     | Unimpleme     | nted: Read as '  | 0'              |                      |                       |                 |        |
| bit 8        | HLVDIF: Hig   | gh/Low-Voltage I | Detect Interrup | t Flag Status bi     | t                     |                 |        |
|              | 1 = Interrupt | request has oc   | curred          |                      |                       |                 |        |
|              | 0 = Interrupt | request has no   | t occurred      |                      |                       |                 |        |
| bit 7-3      | Unimpleme     | nted: Read as '  | 0'              |                      |                       |                 |        |
| bit 2        | U2ERIF: UA    | RT2 Error Interr | upt Flag Status | s bit <sup>(1)</sup> |                       |                 |        |
|              | 1 = Interrupt | request has oc   | curred          |                      |                       |                 |        |
|              | 0 = Interrupt | request has no   | t occurred      |                      |                       |                 |        |
| bit 1        | U1ERIF: UA    | RT1 Error Interr | upt Flag Status | s bit                |                       |                 |        |
|              | 1 = Interrupt | request has oc   | curred          |                      |                       |                 |        |
|              | 0 = Interrupt | request has no   | toccurred       |                      |                       |                 |        |
| bit 0        | Unimpleme     | nted: Read as '  | 0'              |                      |                       |                 |        |

#### REGISTER 8-9: IFS4: INTERRUPT FLAG STATUS REGISTER 4

Note 1: This bit is unimplemented on PIC24FXXKL10X and PIC24FXXKL20X devices.

### REGISTER 8-10: IFS5: INTERRUPT FLAG STATUS REGISTER 5

| U-0             | U-0 | U-0              | U-0 | U-0                                     | U-0 | U-0  | U-0     |
|-----------------|-----|------------------|-----|-----------------------------------------|-----|------|---------|
|                 | _   |                  |     | —                                       |     |      | _       |
| bit 15          |     |                  |     |                                         |     |      | bit 8   |
|                 |     |                  |     |                                         |     |      |         |
| U-0             | U-0 | U-0              | U-0 | U-0                                     | U-0 | U-0  | R/W-0   |
| _               | —   | _                | —   | —                                       | _   | -    | ULPWUIF |
| bit 7           |     |                  |     |                                         |     |      | bit 0   |
|                 |     |                  |     |                                         |     |      |         |
| Legend:         |     |                  |     |                                         |     |      |         |
| R = Readable    | bit | W = Writable I   | bit | U = Unimplemented bit, read as '0'      |     |      |         |
| -n = Value at F | POR | '1' = Bit is set |     | '0' = Bit is cleared x = Bit is unknown |     | iown |         |

bit 15-1 Unimplemented: Read as '0'

bit 0 ULPWUIF: Ultra Low-Power Wake-up Interrupt Flag Status bit

1 = Interrupt request has occurred

0 = Interrupt request has not occurred

### REGISTER 8-13: IEC2: INTERRUPT ENABLE CONTROL REGISTER 2

| 11-0   | 11-0 | 11-0  | 11-0 | 11-0 | 11-0 | 11-0 | 11-0  |
|--------|------|-------|------|------|------|------|-------|
| 00     | 00   | 00    | 00   | 00   | 00   | 00   | 00    |
| _      | —    | —     |      |      |      |      |       |
| bit 15 |      |       |      |      |      |      | bit 8 |
|        |      |       |      |      |      |      |       |
| U-0    | U-0  | R/W-0 | U-0  | U-0  | U-0  | U-0  | U-0   |
| _      | _    | T3GIE | _    | _    | _    | _    | _     |
| bit 7  |      |       |      |      |      |      | bit 0 |

| DIL | 1 |   |
|-----|---|---|
|     | _ | _ |

bit 1

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-6 | Unimplemented: Read as '0'                       |
|----------|--------------------------------------------------|
| bit 5    | T3GIF: Timer3 External Gate Interrupt Enable bit |
|          | 1 = Interrupt request is enabled                 |
|          | 0 = Interrupt request is not enabled             |
|          |                                                  |

Unimplemented: Read as '0' bit 4-0

### **REGISTER 8-14: IEC3: INTERRUPT ENABLE CONTROL REGISTER 3**

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | U-0 | U-0 | R/W-0                 | R/W-0                 | U-0   |
|-------|-----|-----|-----|-----|-----------------------|-----------------------|-------|
| —     | —   | —   | —   | —   | BCL2IE <sup>(1)</sup> | SSP2IE <sup>(1)</sup> | —     |
| bit 7 |     |     |     |     |                       |                       | bit 0 |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 15-3 Unimplemented: Read as '0'

BCL2IE: MSSP2 I<sup>2</sup>C<sup>™</sup> Bus Collision Interrupt Enable bit<sup>(1)</sup> bit 2

- 1 = Interrupt request is enabled 0 = Interrupt request is not enabled
- SSP2IF: MSSP2 SPI/I<sup>2</sup>C Event Interrupt Enable bit<sup>(1)</sup>
  - 1 = Interrupt request is enabled
  - 0 = Interrupt request is not enabled
- bit 0 Unimplemented: Read as '0'
- Note 1: These bits are unimplemented on PIC24FXXKL10X and PIC24FXXKL20X devices.

### REGISTER 8-19: IPC2: INTERRUPT PRIORITY CONTROL REGISTER 2

| U-0           | R/W-1                      | R/W-0              | R/W-0             | U-0               | U-0              | U-0             | U-0   |
|---------------|----------------------------|--------------------|-------------------|-------------------|------------------|-----------------|-------|
| —             | U1RXIP2                    | U1RXIP1            | U1RXIP0           |                   | —                |                 | —     |
| bit 15        |                            |                    |                   |                   |                  |                 | bit 8 |
|               |                            |                    |                   |                   |                  |                 |       |
| U-0           | U-0                        | U-0                | U-0               | U-0               | R/W-1            | R/W-0           | R/W-0 |
|               | —                          | —                  | —                 | —                 | T3IP2            | T3IP1           | T3IP0 |
| bit 7         |                            |                    |                   |                   |                  |                 | bit 0 |
|               |                            |                    |                   |                   |                  |                 |       |
| Legend:       |                            |                    |                   |                   |                  |                 |       |
| R = Readable  | e bit                      | W = Writable       | bit               | U = Unimplem      | nented bit, read | d as '0'        |       |
| -n = Value at | POR                        | '1' = Bit is set   |                   | '0' = Bit is clea | ared             | x = Bit is unkr | iown  |
|               |                            |                    |                   |                   |                  |                 |       |
| bit 15        | Unimplemen                 | ted: Read as '     | כי                |                   |                  |                 |       |
| bit 14-12     | U1RXIP<2:0>                | : UART1 Rece       | eiver Interrupt F | Priority bits     |                  |                 |       |
|               | 111 = Interrup             | pt is Priority 7(  | highest priority  | interrupt)        |                  |                 |       |
|               | •                          |                    |                   |                   |                  |                 |       |
|               | •                          |                    |                   |                   |                  |                 |       |
|               | 001 = Interrup             | pt is Priority 1   |                   |                   |                  |                 |       |
|               | 000 = Interru              | pt source is dis   | abled             |                   |                  |                 |       |
| bit 11-3      | Unimplemen                 | ted: Read as '     | כי                |                   |                  |                 |       |
| bit 2-0       | <b>T3IP&lt;2:0&gt;:</b> Ti | imer3 Interrupt    | Priority bits     |                   |                  |                 |       |
|               | 111 = Interrup             | pt is Priority 7 ( | highest priority  | interrupt)        |                  |                 |       |
|               | •                          |                    |                   |                   |                  |                 |       |
|               | •                          |                    |                   |                   |                  |                 |       |
|               | 001 = Interru              | ot is Priority 1   |                   |                   |                  |                 |       |
|               | 000 = Interrup             | ot source is dis   | abled             |                   |                  |                 |       |
|               |                            |                    |                   |                   |                  |                 |       |

| U-0          | R/W-1                          | R/W-0                                | R/W-0            | U-0              | U-0              | U-0             | U-0     |
|--------------|--------------------------------|--------------------------------------|------------------|------------------|------------------|-----------------|---------|
| _            | NVMIP2                         | NVMIP1                               | NVMIP0           | _                | —                | —               |         |
| bit 15       |                                |                                      |                  |                  |                  |                 | bit 8   |
|              |                                |                                      |                  |                  |                  |                 |         |
| U-0          | R/W-1                          | R/W-0                                | R/W-0            | U-0              | R/W-1            | R/W-0           | R/W-0   |
|              | AD1IP2                         | AD1IP1                               | AD1IP0           |                  | U1TXIP2          | U1TXIP1         | U1TXIP0 |
| bit 7        |                                |                                      |                  |                  |                  |                 | bit 0   |
|              |                                |                                      |                  |                  |                  |                 |         |
| Legend:      |                                |                                      |                  |                  |                  |                 |         |
| R = Readab   | ole bit                        | W = Writable                         | bit              | U = Unimplei     | mented bit, read | as '0'          |         |
| -n = Value a | at POR                         | '1' = Bit is set                     |                  | '0' = Bit is cle | eared            | x = Bit is unkr | nown    |
| 54 A F       |                                | ind. Deed as i                       | 01               |                  |                  |                 |         |
|              | Unimplemen                     | ted: Read as                         |                  |                  |                  |                 |         |
| bit 14-12    | NVMIP<2:0>                     | : NVM Interrup                       | t Priority bits  |                  |                  |                 |         |
|              | 111 = Interru                  | pt is Priority 7 (                   | highest priority | y interrupt)     |                  |                 |         |
|              | •                              |                                      |                  |                  |                  |                 |         |
|              | •                              |                                      |                  |                  |                  |                 |         |
|              | 001 = Interru<br>000 = Interru | pt is Priority 1<br>pt source is dis | abled            |                  |                  |                 |         |
| bit 11-7     | Unimplemen                     | ted: Read as '                       | 0'               |                  |                  |                 |         |
| bit 6-4      | AD1IP<2:0>:                    | A/D Conversio                        | on Complete In   | terrupt Priority | bits             |                 |         |
|              | 111 = Interru                  | pt is Priority 7 (                   | highest priority | y interrupt)     |                  |                 |         |
|              | •                              |                                      |                  |                  |                  |                 |         |
|              | •                              |                                      |                  |                  |                  |                 |         |
|              | •<br>001 – Interru             | nt is Priority 1                     |                  |                  |                  |                 |         |
|              | 000 = Interru                  | pt source is dis                     | abled            |                  |                  |                 |         |
| bit 3        | Unimplemen                     | •<br>•ted: Read as '                 | 0'               |                  |                  |                 |         |
| bit 2-0      | U1TXIP<2:0>                    | -: UART1 Tran                        | smitter Interrup | ot Priority bits |                  |                 |         |
|              | 111 = Interru                  | pt is Priority 7 (                   | highest priority | y interrupt)     |                  |                 |         |
|              | •                              | . , , ,                              |                  | , ,              |                  |                 |         |
|              | •                              |                                      |                  |                  |                  |                 |         |
|              | •<br>001 - Interry             | nt is Driarity 1                     |                  |                  |                  |                 |         |
|              | 001 - Interru                  | pt is Fliolity 1                     | abled            |                  |                  |                 |         |
|              |                                |                                      |                  |                  |                  |                 |         |

### REGISTER 8-20: IPC3: INTERRUPT PRIORITY CONTROL REGISTER 3

The following code sequence for a clock switch is recommended:

- 1. Disable interrupts during the OSCCON register unlock and write sequence.
- Execute the unlock sequence for the OSCCON high byte by writing 78h and 9Ah to OSCCON<15:8>, in two back-to-back instructions.
- 3. Write the new oscillator source to the NOSCx bits in the instruction immediately following the unlock sequence.
- Execute the unlock sequence for the OSCCON low byte by writing 46h and 57h to OSCCON<7:0>, in two back-to-back instructions.
- 5. Set the OSWEN bit in the instruction immediately following the unlock sequence.
- 6. Continue to execute code that is not clock-sensitive (optional).
- 7. Invoke an appropriate amount of software delay (cycle counting) to allow the selected oscillator and/or PLL to start and stabilize.
- 8. Check to see if OSWEN is '0'. If it is, the switch was successful. If OSWEN is still set, then check the LOCK bit to determine the cause of failure.

The core sequence for unlocking the OSCCON register and initiating a clock switch is shown in Example 9-1.

#### EXAMPLE 9-1: BASIC CODE SEQUENCE FOR CLOCK SWITCHING

| ;Place the new oscillator selection in WO |
|-------------------------------------------|
| ;OSCCONH (high byte) Unlock Sequence      |
| MOV #OSCCONH, w1                          |
| MOV #0x78, w2                             |
| MOV #0x9A, w3                             |
| MOV.b w2, [w1]                            |
| MOV.b w3, [w1]                            |
| ;Set new oscillator selection             |
| MOV.b WREG, OSCCONH                       |
| ;OSCCONL (low byte) unlock sequence       |
| MOV #OSCCONL, w1                          |
| MOV #0x46, w2                             |
| MOV #0x57, w3                             |
| MOV.b w2, [w1]                            |
| MOV.b w3, [w1]                            |
| ;Start oscillator switch operation        |
| BSET OSCCON, #0                           |

## 9.5 Reference Clock Output

In addition to the CLKO output (Fosc/2) available in certain oscillator modes, the device clock in the PIC24F16KL402 family devices can also be configured to provide a reference clock output signal to a port pin. This feature is available in all oscillator configurations and allows the user to select a greater range of clock submultiples to drive external devices in the application.

This reference clock output is controlled by the REFOCON register (Register 9-4). Setting the ROEN bit (REFOCON<15>) makes the clock signal available on the REFO pin. The RODIV bits (REFOCON<11:8>) enable the selection of 16 different clock divider options.

The ROSSLP and ROSEL bits (REFOCON<13:12>) control the availability of the reference output during Sleep mode. The ROSEL bit determines if the oscillator on OSC1 and OSC2, or the current system clock source, is used for the reference clock output. The ROSSLP bit determines if the reference source is available on REFO when the device is in Sleep mode.

To use the reference clock output in Sleep mode, both the ROSSLP and ROSEL bits must be set. The device clock must also be configured for one of the primary modes (EC, HS or XT). Therefore, if the ROSEL bit is also not set, the oscillator on OSC1 and OSC2 will be powered down when the device enters Sleep mode. Clearing the ROSEL bit allows the reference output frequency to change as the system clock changes during any clock switches.

## 11.0 I/O PORTS

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on the I/O Ports, refer to the *"dsPIC33/PIC24 Family Reference Manual"*, *"I/O Ports with Peripheral Pin Select (PPS)"* (DS39711). Note that the PIC24F16KL402 family devices do not support Peripheral Pin Select features.

All of the device pins (except VDD and VSS) are shared between the peripherals and the parallel I/O ports. All I/O input ports feature Schmitt Trigger inputs for improved noise immunity.

## 11.1 Parallel I/O (PIO) Ports

A parallel I/O port that shares a pin with a peripheral is, in general, subservient to the peripheral. The peripheral's output buffer data and control signals are provided to a pair of multiplexers. The multiplexers select whether the peripheral or the associated port has ownership of the output data and control signals of the I/O pin. Figure 11-1 illustrates how ports are shared with other peripherals and the associated I/O pin to which they are connected. When a peripheral is enabled and the peripheral is actively driving an associated pin, the use of the pin as a general purpose output pin is disabled. The I/O pin may be read, but the output driver for the parallel port bit will be disabled. If a peripheral is enabled, but the peripheral is not actively driving a pin, that pin may be driven by a port.

All port pins have three registers directly associated with their operation as digital I/O. The Data Direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the Data Latch register (LATx), read the latch. Writes to the Data Latch, write the latch. Reads from the port (PORTx), read the port pins, while writes to the port pins, write the latch.

Any bit and its associated data and control registers, that are not valid for a particular device, will be disabled. That means the corresponding LATx and TRISx registers, and the port pin will read as zeros.

When a pin is shared with another peripheral or function that is defined as an input only, it is nevertheless, regarded as a dedicated port because there is no other competing source of outputs.

### FIGURE 11-1: BLOCK DIAGRAM OF A TYPICAL SHARED I/O PORT STRUCTURE



### REGISTER 11-1: ANSA: PORTA ANALOG SELECTION REGISTER

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
|        | —   | —   | —   | _   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |
|        |     |     |     |     |     |     |       |

| U-0   | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|-----|-----|-----|-------|-------|-------|-------|
| —     | —   | —   | —   | ANSA3 | ANSA2 | ANSA1 | ANSA0 |
| bit 7 |     |     |     |       |       |       | bit 0 |

## Legend:

bit 3-0

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-4 Unimplemented: Read as '0'

ANSA<3:0>: Analog Select Control bits

1 = Digital input buffer is not active (use for analog input)

0 = Digital input buffer is active

### REGISTER 11-2: ANSB: PORTB ANALOG SELECTION REGISTER

| R/W-1  | R/W-1  | R/W-1                 | R/W-1                 | U-0 | U-0 | U-0 | U-0   |
|--------|--------|-----------------------|-----------------------|-----|-----|-----|-------|
| ANSB15 | ANSB14 | ANSB13 <sup>(1)</sup> | ANSB12 <sup>(1)</sup> | —   | —   | —   | —     |
| bit 15 |        |                       |                       |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | R/W-1 | R/W-1                | R/W-1                | R/W-1                | R/W-1                |
|-------|-----|-----|-------|----------------------|----------------------|----------------------|----------------------|
| —     | —   | —   | ANSB4 | ANSB3 <sup>(2)</sup> | ANSB2 <sup>(1)</sup> | ANSB1 <sup>(1)</sup> | ANSB0 <sup>(1)</sup> |
| bit 7 |     |     |       |                      |                      |                      | bit 0                |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-12 | ANSB<15:12>: Analog Select Control bits <sup>(1)</sup><br>1 = Digital input buffer is not active (use for analog input)<br>0 = Digital input buffer is active |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 11-5  | Unimplemented: Read as '0'                                                                                                                                    |
| bit 4-0   | ANSB<4:0>: Analog Select Control bits <sup>(2)</sup><br>1 = Digital input buffer is not active (use for analog input)<br>0 = Digital input buffer is active   |

**Note 1:** ANSB<13:12,2:0> are unimplemented on 14-pin devices.

2: ANSB<3> is unimplemented on 14-pin and 20-pin devices.

#### REGISTER 19-1: AD1CON1: A/D CONTROL REGISTER 1

| R/W-0               | U-0 | R/W-0  | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |
|---------------------|-----|--------|-----|-----|-----|-------|-------|
| ADON <sup>(1)</sup> | —   | ADSIDL | —   | —   | —   | FORM1 | FORM0 |
| bit 15              |     |        |     |     |     |       | bit 8 |

| R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0, HSC | R-0, HSC |
|-------|-------|-------|-----|-----|-------|------------|----------|
| SSRC2 | SSRC1 | SSRC0 | —   | _   | ASAM  | SAMP       | DONE     |
| bit 7 |       |       |     |     |       |            | bit 0    |

| Legend:       | HSC = Hardware Settable/0                                                                                                                                                                                                                                               | Clearable bit                                                                         |                     |  |  |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------|--|--|--|--|--|
| R = Readable  | e bit W = Writable bit                                                                                                                                                                                                                                                  | U = Unimplemented bit, rea                                                            | d as '0'            |  |  |  |  |  |
| -n = Value at | POR '1' = Bit is set                                                                                                                                                                                                                                                    | '0' = Bit is cleared                                                                  | x = Bit is unknown  |  |  |  |  |  |
|               |                                                                                                                                                                                                                                                                         |                                                                                       |                     |  |  |  |  |  |
| bit 15        | ADON: A/D Operating Mode bit <sup>(1)</sup>                                                                                                                                                                                                                             |                                                                                       |                     |  |  |  |  |  |
|               | <ul> <li>1 = A/D Converter module is operating</li> <li>0 = A/D Converter is off</li> </ul>                                                                                                                                                                             |                                                                                       |                     |  |  |  |  |  |
| bit 14        | Unimplemented: Read as '0'                                                                                                                                                                                                                                              |                                                                                       |                     |  |  |  |  |  |
| bit 13        | ADSIDL: A/D Stop in Idle Mode bit                                                                                                                                                                                                                                       |                                                                                       |                     |  |  |  |  |  |
|               | <ul><li>1 = Discontinues module operation when</li><li>0 = Continues module operation in Idle m</li></ul>                                                                                                                                                               | device enters Idle mode<br>ode                                                        |                     |  |  |  |  |  |
| bit 12-10     | Unimplemented: Read as '0'                                                                                                                                                                                                                                              |                                                                                       |                     |  |  |  |  |  |
| bit 9-8       | FORM<1:0>: Data Output Format bits                                                                                                                                                                                                                                      |                                                                                       |                     |  |  |  |  |  |
|               | 11 = Signed fractional (sddd dddd dd00 0000)<br>10 = Fractional (dddd dddd dd00 0000)<br>01 = Signed integer (ssss sssd dddd dddd)<br>00 = Integer (0000 00dd dddd dddd)                                                                                                |                                                                                       |                     |  |  |  |  |  |
| bit 7-5       | SSRC<2:0>: Conversion Trigger Source S                                                                                                                                                                                                                                  | Select bits                                                                           |                     |  |  |  |  |  |
|               | <pre>111 = Internal counter ends sampling and<br/>110 = Reserved<br/>101 = Reserved<br/>100 = Reserved<br/>011 = Reserved<br/>010 = Timer1 compare ends sampling and<br/>001 = Active transition on INT0 pin ends s<br/>000 = Clearing the SAMP bit ends sampling</pre> | starts conversion (auto-conve<br>d starts conversion<br>ampling and starts conversion | rt)                 |  |  |  |  |  |
| bit 4-3       | Unimplemented: Read as '0'                                                                                                                                                                                                                                              | 5                                                                                     |                     |  |  |  |  |  |
| bit 2         | ASAM: A/D Sample Auto-Start bit                                                                                                                                                                                                                                         |                                                                                       |                     |  |  |  |  |  |
|               | <ul> <li>1 = Sampling begins immediately after the</li> <li>0 = Sampling begins when the SAMP bit is</li> </ul>                                                                                                                                                         | e last conversion completes; S<br>s set                                               | AMP bit is auto-set |  |  |  |  |  |
| bit 1         | SAMP: A/D Sample Enable bit                                                                                                                                                                                                                                             |                                                                                       |                     |  |  |  |  |  |
|               | <ul> <li>1 = A/D Sample-and-Hold amplifier is sam</li> <li>0 = A/D Sample-and-Hold amplifier is hold</li> </ul>                                                                                                                                                         | pling input<br>ing                                                                    |                     |  |  |  |  |  |
| bit 0         | DONE: A/D Conversion Status bit                                                                                                                                                                                                                                         |                                                                                       |                     |  |  |  |  |  |
|               | <ol> <li>1 = A/D conversion is done</li> <li>0 = A/D conversion is not done</li> </ol>                                                                                                                                                                                  |                                                                                       |                     |  |  |  |  |  |
|               |                                                                                                                                                                                                                                                                         |                                                                                       |                     |  |  |  |  |  |

**Note 1:** Values of ADC1BUFx registers will not retain their values once the ADON bit is cleared. Read out the conversion values from the buffer before disabling the module.

## 23.4 Watchdog Timer (WDT)

For the PIC24F16KL402 family of devices, the WDT is driven by the LPRC oscillator. When the WDT is enabled, the clock source is also enabled.

The nominal WDT clock source from LPRC is 31 kHz. This feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the FWPSA Configuration bit. With a 31 kHz input, the prescaler yields a nominal WDT time-out period (TWDT) of 1 ms in 5-bit mode or 4 ms in 7-bit mode.

A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the Configuration bits, WDTPS<3:0> (FWDT<3:0>), which allow the selection of a total of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler time-out periods, ranges from 1 ms to 131 seconds can be achieved.

The WDT, prescaler and postscaler are reset:

- · On any device Reset
- On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSCx bits) or by hardware (i.e., Fail-Safe Clock Monitor)
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the device exits Sleep or Idle mode to resume normal operation
- By a CLRWDT instruction during normal execution

If the WDT is enabled in hardware (FWDTEN<1:0> = 11), it will continue to run during Sleep or Idle modes. When the WDT time-out occurs, the device will wake and code execution will continue from where the PWRSAV instruction was executed. The corresponding SLEEP or IDLE bits (RCON<3:2>) will need to be cleared in software after the device wakes up.



The WDT Time-out Flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software.

| Note: | The   | CLRWDT    | and   | PWRSAV    | instructions |
|-------|-------|-----------|-------|-----------|--------------|
|       | clear | the prese | caler | and posts | caler counts |
|       | wher  | n execute | d.    |           |              |

#### 23.4.1 WINDOWED OPERATION

The Watchdog Timer has an optional Fixed Window mode of operation. In this Windowed mode, CLRWDT instructions can only reset the WDT during the last 1/4 of the programmed WDT period. A CLRWDT instruction, executed before that window, causes a WDT Reset similar to a WDT time-out.

Windowed WDT mode is enabled by programming the Configuration bit, WINDIS (FWDT<6>), to '0'.

### 23.4.2 CONTROL REGISTER

The WDT is enabled or disabled by the FWDTEN<1:0> Configuration bits. When both the FWDTEN<1:0> Configuration bits are set, the WDT is always enabled.

The WDT can be optionally controlled in software when the FWDTEN<1:0> Configuration bits have been programmed to '10'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user to enable the WDT for critical code segments, and disable the WDT during non-critical segments, for maximum power savings. When the FWTEN<1:0> bits are set to '01', the WDT is enabled only in Run and Idle modes, and is disabled in Sleep. Software control of the WDT SWDTEN bit (RCON<5>) is disabled with this setting.



NOTES:

### 24.11 Demonstration/Development Boards, Evaluation Kits and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

## 24.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>

NOTES:



## TABLE 26-27: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0)

| Param<br>No. | Symbol                | Characteristic                             | Min | Max | Units | Conditions |
|--------------|-----------------------|--------------------------------------------|-----|-----|-------|------------|
| 73           | TDIV2SCH,<br>TDIV2SCL | Setup Time of SDIx Data Input to SCKx Edge | 20  | _   | ns    |            |
| 74           | TscH2dlL,<br>TscL2dlL | Hold Time of SDIx Data Input to SCKx Edge  | 40  | —   | ns    |            |
| 75           | TDOR                  | SDOx Data Output Rise Time                 |     | 25  | ns    |            |
| 76           | TDOF                  | SDOx Data Output Fall Time                 | —   | 25  | ns    |            |
| 78           | TscR                  | SCKx Output Rise Time (Master mode)        | —   | 25  | ns    |            |
| 79           | TscF                  | SCKx Output Fall Time (Master mode)        |     | 25  | ns    |            |
|              | FSCK                  | SCKx Frequency                             | _   | 10  | MHz   |            |

## 28-Lead Plastic Quad Flat, No Lead Package (MQ) – 5x5 mm Body [QFN] Land Pattern With 0.55 mm Contact Length





|                            | N        | ILLIMETER | S    |      |
|----------------------------|----------|-----------|------|------|
| Dimension                  | MIN      | NOM       | MAX  |      |
| Contact Pitch              | 0.50 BSC |           |      |      |
| Optional Center Pad Width  | W2       |           |      | 3.35 |
| Optional Center Pad Length | T2       |           |      | 3.35 |
| Contact Pad Spacing        | C1       |           | 4.90 |      |
| Contact Pad Spacing        | C2       |           | 4.90 |      |
| Contact Pad Width (X28)    | X1       |           |      | 0.30 |
| Contact Pad Length (X28)   | Y1       |           |      | 0.85 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2140A

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-62077-620-9

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.