Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, HLVD, POR, PWM, WDT | | Number of I/O | 24 | | Program Memory Size | 16KB (5.5K x 24) | | Program Memory Type | FLASH | | EEPROM Size | 512 x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 12x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-VFQFN Exposed Pad | | Supplier Device Package | 28-QFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic24f16kl402-i-mq | #### **Table of Contents** | 1.0 | Device Overview | 9 | |-------|-------------------------------------------------------------|-----| | 2.0 | Guidelines for Getting Started with 16-Bit Microcontrollers | 21 | | 3.0 | CPU | 25 | | 4.0 | Memory Organization | 31 | | 5.0 | Flash Program Memory | 47 | | 6.0 | Data EEPROM Memory | 53 | | 7.0 | Resets | 59 | | 8.0 | Interrupt Controller | 65 | | 9.0 | Oscillator Configuration | 95 | | 10.0 | Power-Saving Features | 105 | | 11.0 | I/O Ports | 111 | | 12.0 | Timer1 | 115 | | 13.0 | Timer2 Module | 117 | | 14.0 | Timer3 Module | 119 | | 15.0 | Timer4 Module | 123 | | 16.0 | Capture/Compare/PWM (CCP) and Enhanced CCP Modules | 125 | | 17.0 | Master Synchronous Serial Port (MSSP) | 135 | | 18.0 | Universal Asynchronous Receiver Transmitter (UART) | 149 | | 19.0 | 10-Bit High-Speed A/D Converter | 157 | | 20.0 | Comparator Module | 167 | | 21.0 | | | | 22.0 | High/Low-Voltage Detect (HLVD) | 173 | | 23.0 | Special Features | 175 | | 24.0 | Development Support | 187 | | 25.0 | Instruction Set Summary | 191 | | 26.0 | | | | 27.0 | Packaging Information | 225 | | Appe | endix A: Revision History | 251 | | Appe | endix B: Migrating from PIC18/PIC24 to PIC24F16KL402 | 251 | | Index | x | 253 | | The I | Microchip Web Site | 257 | | Custo | omer Change Notification Service | 257 | | Custo | omer Support | 257 | | Prod | uct Identification System | 250 | TABLE 1-2: DEVICE FEATURES FOR PIC24F16KL40X/30X DEVICES | TABLE 1-2. DEVICE I EATONES I ON I IO241 TONE-10000 DEVICES | | | | | | | | | | | |-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------|--------------------------------------|---------------|---------------|--|--|--|--| | Features | PIC24F16KL402 | PIC24F08KL402 | PIC24F08KL302 | PIC24F16KL401 | PIC24F08KL401 | PIC24F08KL301 | | | | | | Operating Frequency | DC – 32 MHz | | | | | | | | | | | Program Memory (bytes) | 16K | 8K | 8K | 16K | 8K | 8K | | | | | | Program Memory (instructions) | 5632 | 2816 | 2816 | 5632 | 2816 | 2816 | | | | | | Data Memory (bytes) | 1024 | 1024 | 1024 | 1024 | 1024 | 1024 | | | | | | Data EEPROM Memory (bytes) | 512 | 512 | 256 | 512 | 512 | 256 | | | | | | Interrupt Sources (soft vectors/NMI traps) | 31 (27/4) | 31 (27/4) | 30 (26/4) | 31 (27/4) | 31 (27/4) | 30 (26/4) | | | | | | I/O Ports | | PORTA<7:0><br>PORTB<15:0> | | PORTA<6:0><br>PORTB<15:12,9:7,4,2:0> | | | | | | | | Total I/O Pins | | 24 | | | 18 | | | | | | | Timers (8/16-bit) | 2/2 | 2/2 | 2/2 | 2/2 | 2/2 | 2/2 | | | | | | Capture/Compare/PWM modules: | | | | | | | | | | | | Total | 3 | 3 | 3 | 3 | 3 | 3 | | | | | | Enhanced CCP | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | Input Change Notification Interrupt | 23 | 23 | 23 | 17 | 17 | 17 | | | | | | Serial Communications: | | | | | | | | | | | | UART | 2 | 2 | 2 | 2 | 2 | 2 | | | | | | MSSP | 2 | 2 | 2 | 2 | 2 | 2 | | | | | | 10-Bit Analog-to-Digital Module (input channels) | 12 | 12 | _ | 12 | 12 | _ | | | | | | Analog Comparators | 2 | 2 | 2 | 2 | 2 | 2 | | | | | | Resets (and delays) | POR, BOR, RESET Instruction, MCLR, WDT, Illegal Opcode, REPEAT Instruction, Hardware Traps, Configuration Word Mismatch (PWRT, OST, PLL Lock) | | | | | | | | | | | Instruction Set | 76 Base Instructions, Multiple Addressing Mode Variations | | | | | | | | | | | Packages | 28-Pin SI | PDIP/SSOP/S | OIC/QFN | 20-Pin P | DIP/SSOP/SO | DIC/QFN | | | | | TABLE 1-4: PIC24F16KL40X/30X FAMILY PINOUT DESCRIPTIONS (CONTINUED) | | | Pin N | umber | | | | | |----------|----------------------------------|---------------|-----------------------------------|---------------|-----|--------|-----------------------------------------------------------| | Function | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 20-Pin<br>QFN | 28-Pin<br>SPDIP/<br>SSOP/<br>SOIC | 28-Pin<br>QFN | I/O | Buffer | Description | | SOSCI | 9 | 6 | 11 | 8 | I | ANA | Secondary Oscillator Input | | SOSCO | 10 | 7 | 12 | 9 | 0 | ANA | Secondary Oscillator Output | | SS1 | 12 | 9 | 26 | 23 | 0 | _ | SPI1 Slave Select | | SS2 | 15 | 12 | 23 | 20 | 0 | _ | SPI2 Slave Select | | T1CK | 13 | 10 | 18 | 15 | I | ST | Timer1 Clock | | T3CK | 18 | 15 | 26 | 23 | I | ST | Timer3 Clock | | T3G | 6 | 3 | 6 | 3 | I | ST | Timer3 External Gate Input | | U1CTS | 12 | 9 | 17 | 14 | I | ST | UART1 Clear-to-Send Input | | U1RTS | 13 | 10 | 18 | 15 | 0 | _ | UART1 Request-to-Send Output | | U1RX | 6 | 3 | 6 | 3 | I | ST | UART1 Receive | | U1TX | 11 | 8 | 16 | 13 | 0 | _ | UART1 Transmit | | U2CTS | 10 | 7 | 12 | 9 | I | ST | UART2 Clear-to-Send Input | | U2RTS | 9 | 6 | 11 | 8 | 0 | _ | UART2 Request-to-Send Output | | U2RX | 5 | 2 | 5 | 2 | I | ST | UART2 Receive | | U2TX | 4 | 1 | 4 | 1 | 0 | _ | UART2 Transmit | | ULPWU | 4 | 1 | 4 | 1 | I | ANA | Ultra Low-Power Wake-up Input | | VDD | 20 | 17 | 13, 28 | 10, 25 | Р | _ | Positive Supply for Peripheral Digital Logic and I/O Pins | | VREF+ | 2 | 19 | 2 | 27 | I | ANA | A/D Reference Voltage Input (+) | | VREF- | 3 | 20 | 3 | 28 | I | ANA | A/D Reference Voltage Input (-) | | Vss | 19 | 16 | 8, 27 | 5, 24 | Р | _ | Ground Reference for Logic and I/O Pins | **Legend:** TTL = TTL input buffer ANA = Analog level input/output ST = Schmitt Trigger input buffer $I^2C = I^2C^{TM}/SMBus$ input buffer TABLE 1-5: PIC24F16KL20X/10X FAMILY PINOUT DESCRIPTIONS (CONTINUED) | | | Pin Number | • | | | | |----------|----------------------------------|---------------|--------------------------|-----|--------|-------------------------------------------------------------------------------| | Function | 20-Pin<br>PDIP/<br>SSOP/<br>SOIC | 20-Pin<br>QFN | 14-Pin<br>PDIP/<br>TSSOP | I/O | Buffer | Description | | CVREF | 17 | 14 | 11 | I | ANA | Comparator Voltage Reference Output | | CVREF+ | 2 | 19 | 2 | 1 | ANA | Comparator Reference Positive Input Voltage | | CVREF- | 3 | 20 | 3 | I | ANA | Comparator Reference Negative Input Voltage | | HLVDIN | 15 | 12 | 6 | I | ST | High/Low-Voltage Detect Input | | INT0 | 11 | 8 | 12 | - 1 | ST | Interrupt 0 Input | | INT1 | 17 | 14 | 11 | - 1 | ST | Interrupt 1 Input | | INT2 | 14 | 11 | 10 | I | ST | Interrupt 2 Input | | MCLR | 1 | 18 | 1 | _ | ST | Master Clear (device Reset) Input. This line is brought low to cause a Reset. | | OSCI | 7 | 4 | 4 | ı | ANA | Main Oscillator Input | | OSCO | 8 | 5 | 5 | 0 | ANA | Main Oscillator Output | | PGEC1 | 5 | 2 | _ | I/O | ST | ICSP™ Clock 1 | | PCED1 | 4 | 1 | _ | I/O | ST | ICSP Data 1 | | PGEC2 | 2 | 19 | 2 | I/O | ST | ICSP Clock 2 | | PGED2 | 3 | 20 | 3 | I/O | ST | ICSP Data 2 | | PGEC3 | 10 | 7 | 7 | I/O | ST | ICSP Clock 3 | | PGED3 | 9 | 6 | 6 | I/O | ST | ICSP Data 3 | | RA0 | 2 | 19 | 2 | I/O | ST | PORTA Pins | | RA1 | 3 | 20 | 3 | I/O | ST | | | RA2 | 7 | 4 | 4 | I/O | ST | | | RA3 | 8 | 5 | 5 | I/O | ST | | | RA4 | 10 | 7 | 7 | I/O | ST | | | RA5 | 1 | 18 | 1 | I | ST | | | RA6 | 14 | 11 | 10 | I/O | ST | | | RB0 | 4 | 1 | _ | I/O | ST | PORTB Pins | | RB1 | 5 | 2 | _ | I/O | ST | | | RB2 | 6 | 3 | _ | I/O | ST | | | RB4 | 9 | 6 | 6 | I/O | ST | | | RB7 | 11 | 8 | _ | I/O | ST | | | RB8 | 12 | 9 | 8 | I/O | ST | | | RB9 | 13 | 10 | 9 | I/O | ST | | | RB12 | 15 | 12 | _ | I/O | ST | | | RB13 | 16 | 13 | _ | I/O | ST | | | RB14 | 17 | 14 | 11 | I/O | ST | | | RB15 | 18 | 15 | 12 | I/O | ST | | | REFO | 18 | 15 | 12 | 0 | | Reference Clock Output | **Legend:** TTL = TTL input buffer ANA = Analog level input/output ST = Schmitt Trigger input buffer $I^2C = I^2C^{TM}/SMBus$ input buffer | <b>TABLE 4-8:</b> | MSSP REGISTER MAP | |-------------------|--------------------| | IADLE 4º0. | WISSE REGISTER WAF | | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-------------------------|------|--------|--------|--------|--------|--------|--------|-------|-------|---------------------------------------------------------------------------------------------------------------------|---------|-----------|--------------|---------------------------|------------|----------------|-------|---------------| | SSP1BUF | 0200 | _ | _ | _ | _ | | _ | _ | _ | | | MSSP1 F | Receive Buff | er/Transmit | Register | | | 00xx | | SSP1CON1 | 0202 | _ | _ | _ | _ | _ | _ | _ | _ | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 | | SSP1CON2 | 0204 | _ | _ | _ | _ | _ | _ | _ | _ | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | 0000 | | SSP1CON3 | 0206 | _ | _ | _ | _ | _ | _ | _ | _ | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN | 0000 | | SSP1STAT | 0208 | _ | _ | _ | _ | _ | _ | _ | _ | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | 0000 | | SSP1ADD | 020A | _ | _ | _ | _ | _ | _ | _ | _ | MSSP1 Address Register (I²C™ Slave Mode) MSSP1 Baud Rate Reload Register (I²C Master Mode) | | | | | | 0000 | | | | SSP1MSK | 020C | _ | _ | _ | _ | _ | _ | _ | _ | | М | SSP1 Addr | ess Mask R | egister (I <sup>2</sup> C | Slave Mode | <del>;</del> ) | | 00FF | | SSP2BUF <sup>(1)</sup> | 0210 | _ | _ | _ | _ | _ | _ | _ | _ | | | MSSP2 F | Receive Buff | er/Transmit | Register | | | 00xx | | SSP2CON1 <sup>(1)</sup> | 0212 | _ | _ | _ | _ | _ | _ | _ | _ | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 | | SSP2CON2 <sup>(1)</sup> | 0214 | _ | _ | _ | _ | _ | _ | _ | _ | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | 0000 | | SSP2CON3 <sup>(1)</sup> | 0216 | _ | _ | _ | _ | _ | _ | _ | _ | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN | 0000 | | SSP2STAT <sup>(1)</sup> | 0218 | _ | _ | _ | - | 1 | _ | _ | _ | SMP | CKE | D/Ā | Р | S | R/W | UA | BF | 0000 | | SSP2ADD <sup>(1)</sup> | 021A | _ | _ | _ | | | _ | _ | _ | MSSP2 Address Register (I <sup>2</sup> C Slave Mode) MSSP2 Baud Rate Reload Register (I <sup>2</sup> C Master Mode) | | | | | | 0000 | | | | SSP2MSK <sup>(1)</sup> | 021C | - | _ | _ | _ | _ | _ | _ | | | | | | | | 00FF | | | **Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: These bits and/or registers are unimplemented on PIC24FXXKL10X and PIC24FXXKL20X family devices; read as '0'. #### TABLE 4-9: UART REGISTER MAP | File<br>Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|------|----------|--------|----------|--------|--------|--------|---------|-------------------------|---------------|----------|-------|------------|---------|--------|--------|-------|---------------| | U1MODE | 0220 | UARTEN | _ | USIDL | IREN | RTSMD | | UEN1 | UEN0 | WAKE | LPBACK | ABAUD | RXINV | BRGH | PDSEL1 | PDSEL0 | STSEL | 0000 | | U1STA | 0222 | UTXISEL1 | UTXINV | UTXISEL0 | I | UTXBRK | UTXEN | UTXBF | TRMT | URXISEL1 | URXISEL0 | ADDEN | RIDLE | PERR | FERR | OERR | URXDA | 0110 | | U1TXREG | 0224 | _ | - | _ | - | _ | 1 | 1 | UART1 Transmit Register | | | | | | | | xxxx | | | U1RXREG | 0226 | _ | _ | _ | _ | _ | - | - | | | | UART1 | Receive Re | egister | | | | 0000 | | U1BRG | 0228 | | | | | | | Baud Ra | te Genera | tor Prescaler | Register | | | | | | | 0000 | | U2MODE | 0230 | UARTEN | _ | USIDL | IREN | RTSMD | - | UEN1 | UEN0 | WAKE | LPBACK | ABAUD | RXINV | BRGH | PDSEL1 | PDSEL0 | STSEL | 0000 | | U2STA | 0232 | UTXISEL1 | UTXINV | UTXISEL0 | _ | UTXBRK | UTXEN | UTXBF | TRMT | URXISEL1 | URXISEL0 | ADDEN | RIDLE | PERR | FERR | OERR | URXDA | 0110 | | U2TXREG | 0234 | _ | _ | _ | _ | - | 1 | 1 | UART2 Transmit Register | | | | | | | xxxx | | | | U2RXREG | 0236 | _ | - | _ | _ | _ | _ | _ | UART2 Receive Register | | | | | | 0000 | | | | | U2BRG | 0238 | | | | | | | Baud Ra | ite Genera | tor Prescaler | Register | | | | | | | 0000 | **Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### REGISTER 6-1: NVMCON: NONVOLATILE MEMORY CONTROL REGISTER | R/SO-0, HC | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | |------------|-------|-------|---------|-----|-----|-----|-------| | WR | WREN | WRERR | PGMONLY | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-0 |-------|-------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | _ | ERASE | NVMOP5 <sup>(1)</sup> | NVMOP4 <sup>(1)</sup> | NVMOP3 <sup>(1)</sup> | NVMOP2 <sup>(1)</sup> | NVMOP1 <sup>(1)</sup> | NVMOP0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | HC = Hardware Clearable bit | U = Unimplemented bit, read as '0' | | | | | |-------------------|-----------------------------|------------------------------------|--------------------|--|--|--| | R = Readable bit | W = Writable bit | SO = Settable Only bit | | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | | bit 15 **WR:** Write Control bit (program or erase) 1 = Initiates a data EEPROM erase or write cycle (can be set but not cleared in software) 0 = Write cycle is complete (cleared automatically by hardware) bit 14 WREN: Write Enable bit (erase or program) 1 = Enables an erase or program operation 0 = No operation allowed (device clears this bit on completion of the write/erase operation) bit 13 WRERR: Flash Error Flag bit 1 = A write operation is prematurely terminated (any $\overline{MCLR}$ or WDT Reset during programming operation) 0 = The write operation completed successfully bit 12 **PGMONLY:** Program Only Enable bit 1 = Write operation is executed without erasing target address(es) first 0 = Automatic erase-before-write; write operations are preceded automatically by an erase of target address(es) bit 11-7 **Unimplemented:** Read as '0' bit 6 **ERASE**: Erase Operation Select bit 1 = Performs an erase operation when WR is set 0 = Performs a write operation when WR is set bit 5-0 **NVMOP<5:0>:** Programming Operation Command Byte bits<sup>(1)</sup> Erase Operations (when ERASE bit is '1'): 011010 = Erases 8 words 011001 = Erases 4 words 011000 = Erases 1 word 0100xx = Erases entire data EEPROM Programming Operations (when ERASE bit is '0'): 001xxx = Writes 1 word Note 1: These NVMOP configurations are unimplemented on PIC24F04KL10X and PIC24F08KL20X devices. ### REGISTER 7-1: RCON: RESET CONTROL REGISTER<sup>(1)</sup> (CONTINUED) bit 3 SLEEP: Wake-up from Sleep Flag bit 1 = Device has been in Sleep mode 0 = Device has not been in Sleep mode bit 2 IDLE: Wake-up from Idle Flag bit 1 = Device has been in Idle mode 0 = Device has not been in Idle mode bit 1 BOR: Brown-out Reset Flag bit 1 = A Brown-out Reset has occurred (the BOR is also set after a POR) 0 = A Brown-out Reset has not occurred bit 0 POR: Power-on Reset Flag bit 1 = A Power-up Reset has occurred 0 = A Power-up Reset has not occurred **Note 1:** All of the Reset status bits may be set or cleared in software. Setting one of these bits in software does not cause a device Reset. - 2: If the FWDTEN Configuration bit is '1' (unprogrammed), the WDT is always enabled, regardless of the SWDTEN bit setting. - **3:** The SBOREN bit is forced to '0' when disabled by the Configuration bits, BOREN<1:0> (FPOR<1:0>). When the Configuration bits are set to enable SBOREN, the default Reset state will be '1'. TABLE 7-1: RESET FLAG BIT OPERATION | Flag Bit | Setting Event | Clearing Event | |-------------------|---------------------------------------------------|-------------------------| | TRAPR (RCON<15>) | Trap Conflict Event | POR | | IOPUWR (RCON<14>) | Illegal Opcode or Uninitialized W Register Access | POR | | CM (RCON<9>) | Configuration Mismatch Reset | POR | | EXTR (RCON<7>) | MCLR Reset | POR | | SWR (RCON<6>) | RESET Instruction | POR | | WDTO (RCON<4>) | WDT Time-out | PWRSAV Instruction, POR | | SLEEP (RCON<3>) | PWRSAV #SLEEP Instruction | POR | | IDLE (RCON<2>) | PWRSAV #IDLE Instruction | POR | | BOR (RCON<1>) | POR, BOR | _ | | POR (RCON<0>) | POR | _ | **Note:** All Reset flag bits may be set or cleared by the user software. #### 7.1 Clock Source Selection at Reset If clock switching is enabled, the system clock source at device Reset is chosen, as shown in Table 7-2. If clock switching is disabled, the system clock source is always selected according to the oscillator Configuration bits. For more information, see **Section 9.0 "Oscillator Configuration"**. TABLE 7-2: OSCILLATOR SELECTION vs. TYPE OF RESET (CLOCK SWITCHING ENABLED) | Reset Type | Clock Source Determinant | |------------|---------------------------| | POR | FNOSCx Configuration bits | | BOR | (FNOSC<10:8>) | | MCLR | COSCx Control bits | | WDTO | (OSCCON<14:12>) | | SWR | | #### REGISTER 8-17: IPC0: INTERRUPT PRIORITY CONTROL REGISTER 0 | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |--------|-------|-------|-------|-----|---------|---------|---------| | _ | T1IP2 | T1IP1 | T1IP0 | | CCP1IP2 | CCP1IP1 | CCP1IP0 | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-----|-----|-----|-----|---------|---------|---------| | _ | _ | _ | _ | _ | INT0IP2 | INT0IP1 | INT0IP0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 Unimplemented: Read as '0' bit 14-12 T1IP<2:0>: Timer1 Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) • • 001 = Interrupt is Priority 1 000 = Interrupt source is disabled bit 11 **Unimplemented:** Read as '0' bit 10-8 CCP1IP<2:0>: Capture/Compare/PWM1 Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) - • • 001 = Interrupt is Priority 1 000 = Interrupt source is disabled bit 7-3 **Unimplemented:** Read as '0' bit 2-0 **INT0IP<2:0>:** External Interrupt 0 Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) • • 001 = Interrupt is Priority 1 000 = Interrupt source is disabled #### REGISTER 8-28: IPC18: INTERRUPT PRIORITY CONTROL REGISTER 18 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-----|-----|-----|-----|---------|---------|---------| | _ | _ | _ | _ | _ | HLVDIP2 | HLVDIP1 | HLVDIP0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-3 Unimplemented: Read as '0' bit 2-0 **HLVDIP<2:0>:** High/Low-Voltage Detect Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) • • 001 = Interrupt is Priority 1 000 = Interrupt source is disabled #### REGISTER 8-29: IPC20: INTERRUPT PRIORITY CONTROL REGISTER 20 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-----|-----|-----|-----|----------|----------|----------| | _ | _ | _ | _ | _ | ULPWUIP2 | ULPWUIP1 | ULPWUIP0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-3 **Unimplemented:** Read as '0' bit 6-4 **ULPWUIP<2:0>:** Ultra Low-Power Wake-up Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) • . 001 = Interrupt is Priority 1 000 = Interrupt source is disabled #### REGISTER 10-1: ULPWCON: ULPWU CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | |--------|-----|---------|-----|-----|-----|-----|---------| | ULPEN | _ | ULPSIDL | _ | _ | _ | _ | ULPSINK | | bit 15 | | | | | | | bit 8 | | U-0 |-------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **ULPEN:** ULPWU Module Enable bit 1 = Module is enabled0 = Module is disabled bit 14 Unimplemented: Read as '0' bit 13 ULPSIDL: ULPWU Stop in Idle Select bit 1 = Discontinues module operation when the device enters Idle mode 0 = Continues module operation in Idle mode bit 12-9 **Unimplemented:** Read as '0' bit 8 **ULPSINK:** ULPWU Current Sink Enable bit 1 = Current sink is enabled0 = Current sink is disabled bit 7-0 **Unimplemented:** Read as '0' #### REGISTER 15-1: T4CON: TIMER4 CONTROL REGISTER | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-0 |-------|----------|----------|----------|----------|--------|---------|---------| | _ | T4OUTPS3 | T4OUTPS2 | T4OUTPS1 | T4OUTPS0 | TMR4ON | T4CKPS1 | T4CKPS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '0' = Bit is cleared x = Bit is unknown'1' = Bit is set bit 15-7 Unimplemented: Read as '0' bit 6-3 T4OUTPS<3:0>: Timer4 Output Postscale Select bits > 1111 = 1:16 Postscale 1110 = 1:15 Postscale 0001 = 1:2 Postscale 0000 = 1:1 Postscale bit 2 TMR4ON: Timer4 On bit > 1 = Timer4 is on 0 = Timer4 is off bit 1-0 T4CKPS<1:0>: Timer4 Clock Prescale Select bits > 10 = Prescaler is 16 01 = Prescaler is 4 00 = Prescaler is 1 #### REGISTER 17-6: SSPxCON3: MSSPx CONTROL REGISTER 3 (SPI MODE) | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | | _ | | bit 15 | | | | | | | bit 8 | | R-0 | R/W-0 |--------|-------|-------|---------------------|-------|-------|-------|-------| | ACKTIM | PCIE | SCIE | BOEN <sup>(1)</sup> | SDAHT | SBCDE | AHEN | DHEN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **Unimplemented:** Read as '0' bit 7 **ACKTIM:** Acknowledge Time Status bit (I<sup>2</sup>C<sup>™</sup> mode only) Unused in SPI mode. bit 6 **PCIE**: Stop Condition Interrupt Enable bit (I<sup>2</sup>C mode only) Unused in SPI mode. bit 5 **SCIE**: Start Condition Interrupt Enable bit (I<sup>2</sup>C mode only) Unused in SPI mode. bit 4 **BOEN:** Buffer Overwrite Enable bit<sup>(1)</sup> In SPI Slave mode: 1 = SSPxBUF updates every time that a new data byte is shifted in, ignoring the BF bit 0 = If a new byte is received with the BF bit of the SSPxSTAT register already set, the SSPOV bit of the SSPxCON1 register is set and the buffer is not updated bit 3 **SDAHT:** SDAx Hold Time Selection bit (I<sup>2</sup>C mode only) Unused in SPI mode. bit 2 SBCDE: Slave Mode Bus Collision Detect Enable bit (I<sup>2</sup>C Slave mode only) Unused in SPI mode. bit 1 AHEN: Address Hold Enable bit (I<sup>2</sup>C Slave mode only) Unused in SPI mode. bit 0 **DHEN:** Data Hold Enable bit (Slave mode only) Unused in SPI mode. Note 1: For daisy-chained SPI operation: Allows the user to ignore all but the last received byte. SSPOV is still set when a new byte is received and BF = 1, but hardware continues to write the most recent byte to SSPxBUF. #### REGISTER 17-8: SSPxADD: MSSPx SLAVE ADDRESS/BAUD RATE GENERATOR REGISTER | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 | |----------|-------|-------|-------|-------|-------|-------|-------|--| | ADD<7:0> | | | | | | | | | | bit 7 | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **Unimplemented:** Read as '0' bit 7-0 ADD<7:0>: Slave Address/Baud Rate Generator Value bits SPI Master and I<sup>2</sup>C™ Master modes: Reloads value for Baud Rate Generator. Clock period is (([SPxADD] + 1) \*2)/Fosc. I<sup>2</sup>C Slave modes: Represents 7 or 8 bits of the slave address, depending on the addressing mode used: 7-Bit mode: Address is ADD<7:1>; ADD<0> is ignored. 10-Bit LSb mode: ADD<7:0> are the Least Significant bits of the address. 10-Bit MSb mode: ADD<2:1> are the two Most Significant bits of the address; ADD<7:3> are always '11110' as a specification requirement, ADD<0> is ignored. #### REGISTER 17-9: SSPxMSK: I<sup>2</sup>C™ SLAVE ADDRESS MASK REGISTER | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-1 | | |-------------------------|-------|-------|-------|-------|-------|-------|-------|--|--| | MSK<7:0> <sup>(1)</sup> | | | | | | | | | | | bit 7 bit C | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 Unimplemented: Read as '0' bit 7-0 MSK<7:0>: Slave Address Mask Select bits<sup>(1)</sup> 1 = Masking of corresponding bit of SSPxADD is enabled 0 = Masking of corresponding bit of SSPxADD is disabled Note 1: MSK0 is not used as a mask bit in 7-bit addressing. #### FIGURE 20-2: INDIVIDUAL COMPARATOR CONFIGURATIONS #### REGISTER 20-1: CMxCON: COMPARATOR x CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R-0 | |--------|-------|-------|-------|-----|-----|-------|-------| | CON | COE | CPOL | CLPWR | _ | _ | CEVT | COUT | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | |-----------------------|-----------------------|-----|-------|-----|-----|-------|-------| | EVPOL1 <sup>(1)</sup> | EVPOL0 <sup>(1)</sup> | _ | CREF | _ | _ | CCH1 | CCH0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 CON: Comparator Enable bit 1 = Comparator is enabled 0 = Comparator is disabled bit 14 COE: Comparator Output Enable bit 1 = Comparator output is present on the CxOUT pin 0 = Comparator output is internal only bit 13 **CPOL:** Comparator Output Polarity Select bit 1 = Comparator output is inverted 0 = Comparator output is not inverted bit 12 CLPWR: Comparator Low-Power Mode Select bit 1 = Comparator operates in Low-Power mode 0 = Comparator does not operate in Low-Power mode bit 11-10 **Unimplemented:** Read as '0' bit 9 **CEVT:** Comparator Event bit 1 = Comparator event defined by EVPOL<1:0> has occurred; subsequent triggers and interrupts are disabled until the bit is cleared 0 = Comparator event has not occurred bit 8 **COUT:** Comparator Output bit When CPOL = 0: 1 = Vin+ > Vin- 0 = VIN+ < VIN- When CPOL = 1: 1 = VIN+ < VIN- 0 = VIN+ > VIN- bit 7-6 **EVPOL<1:0>:** Trigger/Event/Interrupt Polarity Select bits<sup>(1)</sup> 11 = Trigger/event/interrupt is generated on any change of the comparator output (while CEVT = 0) 10 = Trigger/event/interrupt is generated on the high-to-low transition of the comparator output 01 = Trigger/event/Interrupt is generated on the low-to-high transition of the comparator output 00 = Trigger/event/interrupt generation is disabled bit 5 **Unimplemented:** Read as '0' bit 4 CREF: Comparator Reference Select bits (non-inverting input) 1 = Non-inverting input connects to the internal CVREF voltage 0 = Non-inverting input connects to the CxINA pin Note 1: If EVPOL<1:0> is set to a value other than '00', the first interrupt generated will occur on any transition of COUT, regardless of if it is a rising or falling edge. Subsequent interrupts will occur based on the EVPOLx bits setting. 2: Unimplemented on 14-pin (PIC24FXXKL100/200) devices. #### REGISTER 21-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | CVREN | CVROE | CVRSS | CVR4 | CVR3 | CVR2 | CVR1 | CVR0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **Unimplemented:** Read as '0' bit 7 CVREN: Comparator Voltage Reference Enable bit 1 = CVREF circuit is powered on0 = CVREF circuit is powered down bit 6 **CVROE:** Comparator VREF Output Enable bit 1 = CVREF voltage level is output on the CVREF pin 0 = CVREF voltage level is disconnected from the CVREF pin bit 5 CVRSS: Comparator VREF Source Selection bit 1 = Comparator reference source, CVRSRC = VREF+ - VREF-0 = Comparator reference source, CVRSRC = AVDD - AVSS bit 4-0 **CVR<4:0>:** Comparator VREF Value Selection 0 ≤ CVR<4:0> ≤ 31 bits When CVRSS = 1: CVREF = (VREF-) + (CVR<4:0>/32) • (VREF+ - VREF-) When CVRSS = 0: $CVREF = (AVSS) + (CVR < 4:0 > /32) \cdot (AVDD - AVSS)$ #### REGISTER 23-4: FOSC: OSCILLATOR CONFIGURATION REGISTER | R/P-0 | R/P-0 | R/P-1 | R/P-1 | R/P-1 | R/P-0 | R/P-1 | R/P-1 | |--------|--------|---------|-----------|-----------|----------|---------|---------| | FCKSM1 | FCKSM0 | SOSCSEL | POSCFREQ1 | POSCFREQ0 | OSCIOFNC | POSCMD1 | POSCMD0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 FCKSM<1:0>: Clock Switching and Monitor Selection Configuration bits 1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled 01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled 00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled bit 5 SOSCSEL: Secondary Oscillator Power Selection Configuration bit 1 = Secondary oscillator is configured for high-power operation0 = Secondary oscillator is configured for low-power operation bit 4-3 **POSCFREQ<1:0>:** Primary Oscillator Frequency Range Configuration bits 11 = Primary oscillator/external clock input frequency is greater than 8 MHz 10 = Primary oscillator/external clock input frequency is between 100 kHz and 8 MHz 01 = Primary oscillator/external clock input frequency is less than 100 kHz 00 = Reserved; do not use bit 2 OSCIOFNC: CLKO Enable Configuration bit 1 = CLKO output signal is active on the OSCO pin; primary oscillator must be disabled or configured for the External Clock mode (EC) for the CLKO to be active (POSCMD<1:0> = 11 or 00) 0 = CLKO output is disabled bit 1-0 **POSCMD<1:0>:** Primary Oscillator Configuration bits 11 = Primary Oscillator mode is disabled 10 = HS Oscillator mode is selected 01 = XT Oscillator mode is selected 00 = External Clock mode is selected NOTES: #### 20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | | |--------------------------|-------|-------------|------|------|--| | Dimension | MIN | NOM | MAX | | | | Contact Pitch | Е | 0.65 BSC | | | | | Contact Pad Spacing | С | | 7.20 | | | | Contact Pad Width (X20) | X1 | | | 0.45 | | | Contact Pad Length (X20) | Y1 | | | 1.75 | | | Distance Between Pads | G | 0.20 | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2072A 20-Lead Plastic Quad Flat, No Lead Package (MQ) - 5x5 mm Body [QFN] With 0.40mm Contact Length **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | Units | MILLIMETERS | | | | |----------------------------|----------|-------------|------|------|--| | Dimension | Limits | MIN | NOM | MAX | | | Contact Pitch | 0.65 BSC | | | | | | Optional Center Pad Width | W2 | | | 3.35 | | | Optional Center Pad Length | T2 | | | 3.35 | | | Contact Pad Spacing | C1 | | 4.50 | | | | Contact Pad Spacing | C2 | | 4.50 | | | | Contact Pad Width (X20) | X1 | | | 0.40 | | | Contact Pad Length (X20) | Y1 | | | 0.55 | | | Distance Between Pads | G | 0.20 | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2139A