Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | SCI, SPI | | Peripherals | LVD, POR, PWM | | Number of I/O | 16 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 10x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-TSSOP (0.173", 4.40mm Width) | | Supplier Device Package | 20-TSSOP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908qc16mdser | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | 13.3.2. | 2 Character Transmission | 126 | |----------------|--------------------------------------|-----| | 13.3.2. | Break Characters | 127 | | 13.3.2. | 4 Idle Characters | 128 | | 13.3.2. | 5 Inversion of Transmitted Output | 128 | | 13.3.3 | Receiver | 128 | | 13.3.3. | 1 Character Length | 128 | | 13.3.3. | • | | | 13.3.3. | Data Sampling | 130 | | 13.3.3. | Framing Errors | 131 | | 13.3.3. | | | | 13.3.3. | Receiver Wakeup | 133 | | 13.4 | Interrupts | | | 13.4.1 | Transmitter Interrupts | | | 13.4.2 | Receiver Interrupts | 134 | | 13.4.3 | Error Interrupts | 134 | | 13.5 | Low-Power Modes | | | 13.5.1 | Wait Mode | 135 | | 13.5.2 | Stop Mode | 135 | | 13.6 | ESCI During Break Interrupts | 135 | | 13.7 | I/O Signals | 135 | | 13.7.1 | ESCI Transmit Data (TxD) | 135 | | 13.7.2 | ESCI Receive Data (RxD) | 136 | | 13.8 | Registers | 136 | | 13.8.1 | ESCI Control Register 1 | 136 | | 13.8.2 | ESCI Control Register 2 | 138 | | 13.8.3 | ESCI Control Register 3 | | | 13.8.4 | ESCI Status Register 1 | | | 13.8.5 | ESCI Status Register 2 | 143 | | 13.8.6 | ESCI Data Register | 144 | | 13.8.7 | ESCI Baud Rate Register | 144 | | 13.8.8 | ESCI Prescaler Register | 145 | | 13.9 | ESCI Arbiter | 149 | | 13.9.1 | ESCI Arbiter Control Register | 149 | | 13.9.2 | ESCI Arbiter Data Register | 150 | | 13.9.3 | Bit Time Measurement | 150 | | 13.9.4 | Arbitration Mode | 151 | | | | | | | Chapter 14 | | | 4.4.4 | System Integration Module (SIM) | 450 | | 14.1 | Introduction | | | | RST and IRQ Pins Initialization | | | 14.3 | SIM Bus Clock Control and Generation | | | 14.3.1 | Bus Timing | | | 14.3.2 | Clock Start-Up from POR | | | 14.3.3 | Clocks in Stop Mode and Wait Mode | | | 14.4<br>14.4 1 | Reset and System Initialization | 155 | | 1/1/17 | EVIDINAL PIÙ ROCAT | 155 | MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 # **Table of Contents** | 15.6 | SPI During Break Interrupts | . 182 | |---------|--------------------------------------------|-------| | 15.7 | I/O Signals | | | 15.7.1 | MISO (Master In/Slave Out) | | | 15.7.2 | MOSI (Master Out/Slave In) | | | 15.7.3 | SPSCK (Serial Clock) | | | 15.7.4 | SS (Slave Select) | | | 15.7.4 | Registers | | | 15.8.1 | SPI Control Register | | | 15.8.2 | SPI Status and Control Register | | | 15.8.3 | | | | 15.6.3 | SPI Data Register | . 100 | | | Chapter 16 | | | 16.1 | Timer Interface Module (TIM1) Introduction | 100 | | 16.1 | | | | _ | Features | | | 16.3 | Functional Description | | | 16.3.1 | TIM1 Counter Prescaler | | | 16.3.2 | Input Capture | | | 16.3.3 | Output Compare | | | 16.3.3. | | | | 16.3.3. | l l | | | 16.3.4 | Pulse Width Modulation (PWM) | | | 16.3.4. | 3 | | | 16.3.4. | 3 | | | 16.3.4. | 3 PWM Initialization | . 195 | | 16.4 | Interrupts | | | 16.5 | Low-Power Modes | . 196 | | 16.5.1 | Wait Mode | . 196 | | 16.5.2 | Stop Mode | . 196 | | 16.6 | TIM1 During Break Interrupts | . 197 | | 16.7 | I/O Signals | . 197 | | 16.7.1 | TIM1 Channel I/O Pins (T1CH3:T1CH0) | . 197 | | 16.7.2 | TIM1 Clock Pin (T1CLK) | . 197 | | 16.8 | Registers | . 197 | | 16.8.1 | TIM1 Status and Control Register | . 197 | | 16.8.2 | TIM1 Counter Registers | | | 16.8.3 | TIM1 Counter Modulo Registers | | | 16.8.4 | TIM1 Channel Status and Control Registers | | | 16.8.5 | TIM1 Channel Registers | | | | Chapter 17 | | | | Timer Interface Module (TIM2) | | | 17.1 | Introduction | . 205 | | 17.2 | Features | . 205 | | 17.3 | Functional Description | . 205 | | 17.3.1 | TIM2 Counter Prescaler | . 205 | | 17.3.2 | Input Capture | . 207 | MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 # Memory | \$000D | SPI Control Register | | | | | 4 | | 2 | | Bit 0 | |---------------|--------------------------------------------|-----------------|-------|--------------|--------|-----------|-------------------|----------|--------|-------| | φυσου | (SPCR) | Read:<br>Write: | SPRIE | R | SPMSTR | CPOL | СРНА | SPWOM | SPE | SPTIE | | | See page 185. | Reset: | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | | SPI Status and Control | Read: | SPRF | ERRIE | OVRF | MODF | SPTE | MODFEN | SPR1 | SPR0 | | \$000E | Register (SPSCR) | Write: | | | | | | | | | | | See page 186. | Reset: | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | ф000 <b>Г</b> | SPI Data Register | Read: | R7 | R6 | R5 | R4<br>T4 | R3 | R2 | R1 | R0 | | \$000F | (SPDR)<br>See page 188. | Write: | T7 | T6 | T5 | | T3<br>ed by reset | T2 | T1 | T0 | | | | Read: | | | | Unanecie | tu by reset | | | | | \$0010 | ESCI Control Register 1<br>(SCC1) | Write: | LOOPS | ENSCI | TXINV | М | WAKE | ILTY | PEN | PTY | | | See page 136. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0011 | ESCI Control Register 2<br>(SCC2) | Read:<br>Write: | SCTIE | TCIE | SCRIE | ILIE | TE | RE | RWU | SBK | | | See page 138. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0012 | ESCI Control Register 3 (SCC3) | Read:<br>Write: | R8 | T8 | R | R | ORIE | NEIE | FEIE | PEIE | | | See page 141. | Reset: | U | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ESCI Status Register 1 | Read: | SCTE | TC | SCRF | IDLE | OR | NF | FE | PE | | \$0013 | (SCS1)<br>See page 141. | Write: | | | | | | | | | | | | Reset: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | ESCI Status Register 2 | Read: | 0 | 0 | 0 | 0 | 0 | 0 | BKF | RPF | | \$0014 | (SCS2)<br>See page 143. | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ESCI Data Register | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | \$0015 | (SCDR)<br>See page 144. | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | Coo pago 111. | Reset: | | 1 | | Unaffecte | d by reset | | | | | \$0016 | ESCI Baud Rate Register (SCBR) | Read:<br>Write: | LINT | LINR | SCP1 | SCP0 | R | SCR2 | SCR1 | SCR0 | | | See page 144. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0017 | ESCI Prescaler Register (SCPSC) | Read:<br>Write: | PDS2 | PDS1 | PDS0 | PSSB4 | PSSB3 | PSSB2 | PSSB1 | PSSB0 | | | See page 146. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0018 | ESCI Arbiter Control<br>Register (SCIACTL) | Read:<br>Write: | AM1 | R | AM0 | ACLK | AFIN | ARUN | AROVFL | ARD8 | | | See page 149. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | [ | | ] = Unimplem | ented | R | = Reserved | U = Unaf | fected | | Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 8) MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------|------------|----------|--------------|----------------|----------|----------|----------| | <b>#0004</b> | TIM1 Channel 3 | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | \$0034 Register High (T1CH3H)<br>See page 204. | | Write: | | | | Indotormino | te after reset | | | | | | | | | | | Tindetermina | le aller resel | | | | | \$0035 | TIM1 Channel 3<br>Register Low (T1CH3L) | Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | See page 204. | Reset: | | | | Indetermina | te after reset | | | | | \$0036 | Oscillator Status and Control Register (OSCSC) | Read:<br>Write: | OSCOPT1 | OSCOPT0 | ICFS1 | ICFS0 | ECFS1 | ECFS0 | ECGON | ECGST | | | See page 104. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0037 | Reserved | [ | | | | | | | | | | , | | l | | | | | | | | | | \$0038 | Oscillator Trim Register (OSCTRIM) | Read:<br>Write: | TRIM7 | TRIM6 | TRIM5 | TRIM4 | TRIM3 | TRIM2 | TRIM1 | TRIM0 | | , | See page 105. | Reset: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0039 | | [ | | | | | | | | | | $\downarrow$ | Reserved | | | | | | | | | | | \$003B | | | | | | | | | | | | | | <b>-</b> 1 | 0000 | | | | 1 | | | | | 40000 | ADC10 Status and Control | Read: | COCO | AIEN | ADCO | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | | \$003C | Register (ADSCR)<br>See page 54. | Write: | | | | | | | | | | | and haden | Reset: | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | ф000D | ADC10 Data Register High | Read: | 0 | 0 | 0 | 0 | 0 | 0 | AD9 | AD8 | | \$003D | (ADRH)<br>See page 56. | Write: | R | R | R | R | R | R | R | R | | | | Reset:<br>Read: | 0<br>AD7 | 0<br>AD6 | 0<br>AD5 | 0<br>AD4 | 0<br>AD3 | 0<br>AD2 | 0<br>AD1 | 0<br>AD0 | | \$003E | ADC10 Data Register Low (ADRL) | Write: | R | R R | R | R R | R | R | R | R | | φυυσ⊑ | See page 56. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | | 0 | | | | | | | \$003F | ADC10 Clock Register<br>(ADCLK) | Write: | ADLPC | ADIV1 | ADIV0 | ADICLK | MODE1 | MODE0 | ADLSMP | ADACKEN | | φοσοι | See page 56. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | TIMO Otatus and Ocutual | Read: | TOF | | | 0 | 0 | | | | | \$0240 | TIM2 Status and Control<br>Register (T2SC) | Write: | 0 | TOIE | TSTOP | TRST | | PS2 | PS1 | PS0 | | ** | See page 213. | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | TIM2 Counter Register | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | \$0241 | High | Write: | | | | | | | | | | +- <b>-</b> ·· | (T2CNTH)<br>See page 214. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 300 pago 214. | [ | - | = Unimplem | | R | = Reserved | U = Unaf | | | | | - Indiana Indi | | | | | | | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 8) | Vector Priority | Vector | Address | Vector | |-----------------|---------------|-------------------|---------------------------------------------| | Lowest | IF22-<br>IF20 | \$FFD0-<br>\$FFD5 | Unused vectors (available for user program) | | Ţ | IF19 | \$FFD6,7 | PWU vector | | | IF18 | \$FFD8,9 | TIM2 overflow vector | | | IF17 | \$FFDA,B | TIM2 channel 1 vector | | | IF16 | \$FFDC,D | TIM2 channel 0 vector | | | IF15 | \$FFDE,F | ADC conversion complete vector | | | IF14 | \$FFE0,1 | Keyboard vector | | | IF13 | \$FFE2,3 | SPI transmit vector | | | IF12 | \$FFE4,5 | SPI receive vector | | | IF11 | \$FFE6,7 | ESCI transmit vector | | | IF10 | \$FFE8,9 | ESCI receive vector | | | IF9 | \$FFEA,B | ESCI error vector | | | IF8 | _ | Not used | | | IF7 | \$FFEE,F | TIM1 Channel 3 vector | | | IF6 | \$FFF0,1 | TIM1 Channel 2 vector | | | IF5 | \$FFF2,3 | TIM1 overflow vector | | | IF4 | \$FFF4,5 | TIM1 Channel 1 vector | | | IF3 | \$FFF6,7 | TIM1 Channel 0 vector | | | IF2 | _ | Not used | | | IF1 | \$FFFA,B | IRQ vector | | | _ | \$FFFC,D | SWI vector | | Highest | _ | \$FFFE,F | Reset vector | **Table 2-1. Vector Addresses** # 2.5 Random-Access Memory (RAM) This MCU includes static RAM. The locations in RAM below \$0100 can be accessed using the more efficient direct addressing mode, and any single bit in this area can be accessed with the bit manipulation instructions (BCLR, BSET, BRCLR, and BRSET). Locating the most frequently accessed program variables in this area of RAM is preferred. The RAM retains data when the MCU is in low-power wait or stop mode. At power-on, the contents of RAM are uninitialized. RAM data is unaffected by any reset provided that the supply voltage does not drop below the minimum value for RAM retention. For compatibility with older M68HC05 MCUs, the HC08 resets the stack pointer to \$00FF. In the devices that have RAM above \$00FF, it is usually best to reinitialize the stack pointer to the top of the RAM so the direct page RAM can be used for frequently accessed RAM variables and bit-addressable program variables. Include the following 2-instruction sequence in your reset initialization routine (where RamLast is equated to the highest address of the RAM). | LDHX<br>TXS | #RamLast+1 | <pre>;point one past RAM ;SP&lt;-(H:X-1)</pre> | | |-------------|------------|------------------------------------------------|--| |-------------|------------|------------------------------------------------|--| MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 #### Memory # 2.6.3 FLASH Mass Erase Operation Use the following procedure to erase the entire FLASH memory to read as a 1: - 1. Set both the ERASE bit and the MASS bit in the FLASH control register. - 2. Read the FLASH block protect register. - 3. Write any data to any FLASH address<sup>(1)</sup> within the FLASH memory address range. - 4. Wait for a time, t<sub>NVS</sub>. - 5. Set the HVEN bit. - 6. Wait for a time, t<sub>MErase</sub>. - 7. Clear the ERASE and MASS bits. ### NOTE Mass erase is disabled whenever any block is protected (FLBPR does not equal \$FF). - 8. Wait for a time, t<sub>NVHI</sub>. - 9. Clear the HVEN bit. - 10. After time, t<sub>RCV</sub>, the memory can be accessed in read mode again. #### NOTE Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, other unrelated operations may occur between the steps. #### **CAUTION** A mass erase will erase the internal oscillator trim value at \$FFC0. MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 <sup>1.</sup> When in monitor mode, with security sequence failed (see 18.3.2 Security), write to the FLASH block protect register instead of any FLASH address. If the bus frequency is less than the ADCK frequency, precise sample time for continuous conversions cannot be guaranteed in short-sample mode (ADLSMP = 0). If the bus frequency is less than 1/11th of the ADCK frequency, precise sample time for continuous conversions cannot be guaranteed in long-sample mode (ADLSMP = 1). When clear, the ADC10 will perform a single conversion (single conversion mode) each time ADSCR is written (assuming ADCH[4:0] do not decode all 1s). - 1 = Continuous conversion following a write to ADSCR - 0 = One conversion following a write to ADSCR ## ADCH[4:0] — Channel Select Bits The ADCH[4:0] bits form a 5-bit field that is used to select one of the input channels. The input channels are detailed in Table 3-2. The successive approximation converter subsystem is turned off when the channel select bits are all set to 1. This feature allows explicit disabling of the ADC10 and isolation of the input channel from the I/O pad. Terminating continuous conversion mode this way will prevent an additional, single conversion from being performed. It is not necessary to set the channel select bits to all 1s to place the ADC10 in a low-power state, however, because the module is automatically placed in a low-power state when a conversion completes. | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | Input Select <sup>(1)</sup> | |-------|-------|---------------|-------|--------|-----------------------------| | 0 | 0 | 0 | 0 | 0 | AD0 | | 0 | 0 | 0 | 0 | 1 | AD1 | | 0 | 0 | 0 | 1 | 0 | AD2 | | 0 | 0 | 0 | 1 | 1 | AD3 | | 0 | 0 | 1 | 0 | 0 | AD4 | | 0 | 0 | 1 | 0 | 1 | AD5 | | 0 | 0 | 1 | 1 | 0 | AD6 | | 0 | 0 | 1 | 1 | 1 | AD7 | | 0 | 1 | 0 | 0 | 0 | Unused | | | Cor | ntinuing thro | ugh | Unused | | | 1 | 0 | 1 | 1 | 1 | Unused | | 1 | 1 | 0 | 0 | 0 | AD8 | | 1 | 1 | 0 | 0 | 1 | AD9 | | 1 | 1 | 0 | 1 | 0 | BANDGAP REF <sup>(2)</sup> | | 1 | 1 | 0 | 1 | 1 | Reserved | | 1 | 1 | 1 | 0 | 0 | Reserved | | 1 | 1 | 1 | 0 | 1 | V <sub>REFH</sub> | | 1 | 1 | 1 | 1 | 0 | V <sub>REFL</sub> | | 1 | 1 | 1 | 1 | 1 | Low-power state | **Table 3-2. Input Channel Select** <sup>1.</sup> If any unused or reserved channels are selected, the resulting conversion will be unknown. <sup>2.</sup> Requires LVI to be powered (LVIPWRD =0, in CONFIG1) ### 6.3.3 Stack Pointer The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. Figure 6-4. Stack Pointer (SP) ### NOTE The location of the stack is arbitrary and may be relocated anywhere in random-access memory (RAM). Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations. # 6.3.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state. Figure 6-5. Program Counter (PC) ### **Keyboard Interrupt Module (KBI)** All port pins can be configured with internal pullup PTC not available on 16-pin devices (see note in 11.1 Introduction) PTD not available on 16-pin or 20-pin devices (see note in 11.1 Introduction) Figure 8-2. Block Diagram Highlighting KBI Block and Pins MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 ## 10.3.1.2 XTAL Oscillator Clock (XTALCLK) XTALCLK is the XTAL oscillator output signal. It runs at the full speed of the crystal (f<sub>XCLK</sub>) and comes directly from the crystal oscillator circuit. Figure 10-2 shows only the logical relation of XTALCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of XTALCLK is unknown and may depend on the crystal and other external factors. The frequency of XTALCLK can be unstable at start up. ### 10.3.1.3 RC Oscillator Clock (RCCLK) RCCLK is the RC oscillator output signal. Its frequency is directly proportional to the time constant of the external R ( $R_{\rm EXT}$ ) and internal C. Figure 10-3 shows only the logical relation of RCCLK to OSC1 and may not represent the actual circuitry. ## 10.3.1.4 Internal Oscillator Clock (INTCLK) INTCLK is the internal oscillator output signal. INTCLK is software selectable to be nominally 25.6 MHz, 12.8 MHz, 8.0 MHz, or 4.0 MHz. INTCLK can be digitally adjusted using the oscillator trimming feature of the OSCTRIM register (see 10.3.2.1 Internal Oscillator Trimming). # 10.3.1.5 Bus Clock Times 4 (BUSCLKX4) BUSCLKX4 is the same frequency as the input clock (XTALCLK, RCCLK, or INTCLK). This signal is driven to the SIM module and is used during recovery from reset and stop and is the clock source for the COP module. ## 10.3.1.6 Bus Clock Times 2 (BUSCLKX2) The frequency of this signal is equal to half of the BUSCLKX4. This signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. BUSCLKX2 will be divided by two in the SIM. The internal bus frequency is one fourth of the XTALCLK, RCCLK, or INTCLK frequency. ### 10.3.2 Internal Oscillator The internal oscillator circuit is designed for use with no external components to provide a clock source with a tolerance of less than 25%untrimmed. An 8-bit register (OSCTRIM) allows the digital adjustment to a tolerance of ACC<sub>INT</sub>. See the oscillator characteristics in the Electrical section of this data sheet. The internal oscillator is capable of generating clocks of 25.6 MHz, 12.8 MHz, 8.0 MHz, or 4.0 MHz (INTCLK) resulting in a bus frequency (INTCLK divided by 4) of 6.4 MHz, 3.2 MHz, 2.0 MHz, or 1.0 MHz respectively. The bus clock is software selectable and defaults to the 1.0-MHz bus out of reset. Users can increase the bus frequency based on the voltage range of their application. Figure 10-3 shows how BUSCLKX4 is derived from INTCLK and OSC2 can output BUSCLKX4 by setting OSC2EN. # 10.3.2.1 Internal Oscillator Trimming OSCTRIM allows a clock period adjustment of +127 and -128 steps. Increasing the OSCTRIM value increases the clock period, which decreases the clock frequency. Trimming allows the internal clock frequency to be fine tuned to the target frequency. All devices are factory programmed with a trim value that is stored in FLASH memory at location \$FFC0. This trim value is not automatically loaded into OSCTRIM register. User software must copy the trim value MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 - Framing error (FE) The FE bit in SCS1 is set when a 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate ESCI error interrupt requests. - Parity error (PE) The PE bit in SCS1 is set when the ESCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate ESCI error interrupt requests. # 13.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. ### 13.5.1 Wait Mode The ESCI module remains active in wait mode. Any enabled interrupt request from the ESCI module can bring the MCU out of wait mode. If ESCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction. # 13.5.2 Stop Mode The ESCI module is inactive in stop mode. The STOP instruction does not affect ESCI register states. ESCI module operation resumes after the MCU exits stop mode. Because the internal clock is inactive during stop mode, entering stop mode during an ESCI transmission or reception results in invalid data. # 13.6 ESCI During Break Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See BFCR in the SIM section of this data sheet. To allow software to clear status bits during a break interrupt, write a 1 to BCFE. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a 0 to BCFE. With BCFE cleared (its default state), software can read and write registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is cleared. After the break, doing the second step clears the status bit. # 13.7 I/O Signals The ESCI module can share its pins with the general-purpose I/O pins. See Figure 13-1 for the port pins that are shared. # 13.7.1 ESCI Transmit Data (TxD) The TxD pin is the serial data output from the ESCI transmitter. When the ESCI is enabled, the TxD pin becomes an output. MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 #### Serial Peripheral Interface (SPI) Module input $(\overline{SS})$ is low, so that only the selected slave drives to the master. The $\overline{SS}$ pin of the master is not shown but is assumed to be inactive. The $\overline{SS}$ pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 15.3.6.2 Mode Fault Error.) When CPHA = 0, the first SPSCK edge is the MSB capture strobe. Therefore, the slave must begin driving its data before the first SPSCK edge, and a falling edge on the $\overline{SS}$ pin is used to start the slave data transmission. The slave's $\overline{SS}$ pin must be toggled back to high and then low again between each byte transmitted as shown in Figure 15-5. When CPHA = 0 for a slave, the falling edge of $\overline{SS}$ indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. After the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the falling edge of $\overline{SS}$ . Any data written after the falling edge is stored in the transmit data register and transferred to the shift register after the current transmission. Figure 15-4. Transmission Format (CPHA = 0) Figure 15-5. CPHA/SS Timing ### 15.3.3.3 Transmission Format When CPHA = 1 Figure 15-6 shows an SPI transmission in which CPHA = 1. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram because the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The $\overline{SS}$ line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input ( $\overline{SS}$ ) is low, so that only the selected slave drives to the master. The $\overline{SS}$ pin of the master is not shown but is assumed to be inactive. The $\overline{SS}$ MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 # 16.6 TIM1 During Break Interrupts A break interrupt stops the counter and inhibits input captures. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See BFCR in the SIM section of this data sheet. To allow software to clear status bits during a break interrupt, write a 1 to BCFE. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a 0 to BCFE. With BCFE cleared (its default state), software can read and write registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is cleared. After the break, doing the second step clears the status bit. # 16.7 I/O Signals The TIM1 module can share its pins with the general-purpose I/O pins. See Figure 16-1 for the port pins that are shared. # **16.7.1 TIM1 Channel I/O Pins (T1CH3:T1CH0)** Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. T1CH0 and T1CH2 can be configured as buffered output compare or buffered PWM pins. # 16.7.2 TIM1 Clock Pin (T1CLK) T1CLK is an external clock input that can be the clock source for the counter instead of the prescaled internal bus clock. Select the T1CLK input by writing 1s to the three prescaler select bits, PS[2:0]. The Timer Interface Module Characteristics table in the Electricals section. The maximum T1CLK frequency is the least of 4 MHz or bus frequency ÷ 2. # 16.8 Registers The following registers control and monitor operation of the TIM1: - TIM1 status and control register (T1SC) - TIM1 control registers (T1CNTH:T1CNTL) - TIM1 counter modulo registers (T1MODH:T1MODL) - TIM1 channel status and control registers (T1SC0 through T1SC3) - TIM1 channel registers (T1CH0H:T1CH0L through T1CH3H:T1CH3L) # 16.8.1 TIM1 Status and Control Register The TIM1 status and control register (T1SC) does the following: - Enables TIM1 overflow interrupts - Flags TIM1 overflows - Stops the counter - Resets the counter - Prescales the counter clock MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 Figure 16-9. TIM1 Channel 0 Status and Control Register (T1SC0) Figure 16-10. TIM1 Channel 1 Status and Control Register (T1SC1) Figure 16-11. TIM1 Channel 2 Status and Control Register (T1SC2) Figure 16-12. TIM1 Channel 3 Status and Control Register (T1SC3) # CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the counter registers matches the value in the TIM1 channel x registers. Clear CHxF by reading the T1SCx register with CHxF set and then writing a 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Writing a 1 to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x ### CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIM1 interrupt service requests on channel x. - 1 = Channel x interrupt requests enabled - 0 = Channel x interrupt requests disabled MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 ### **Timer Interface Module (TIM2)** # 17.3.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the T2CH0 pin. The TIM2 channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIM2 channel 0 status and control register (T2SC0) links channel 0 and channel 1. The TIM2 channel 0 registers initially control the pulse width on the T2CH0 pin. Writing to the TIM2 channel 1 registers enables the TIM2 channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM2 channel registers (0 or 1) that control the pulse width are the ones written to last. T2SC0 controls and monitors the buffered PWM function, and TIM2 channel 1 status and control register (T2SC1) is unused. While the MS0B bit is set, the channel 1 pin, T2CH1, is available as a general-purpose I/O pin. ### NOTE In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals. ### 17.3.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM2 status and control register (T2SC): - a. Stop the counter by setting the TIM2 stop bit, TSTOP. - b. Reset the counter and prescaler by setting the TIM2 reset bit, TRST. - 2. In the TIM2 counter modulo registers (T2MODH:T2MODL), write the value for the required PWM period. - 3. In the TIM2 channel x registers (T2CHxH:T2CHxL), write the value for the required pulse width. - 4. In TIM2 channel x status and control register (T2SCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. See Table 17-2. - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (polarity 1 to clear output on compare) or 1:1 (polarity 0 to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. See Table 17-2. #### NOTE In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM2 status control register (T2SC), clear the TIM2 stop bit, TSTOP. Figure 17-4. TIM2 Status and Control Register (T2SC) # TOF — TIM2 Overflow Flag Bit This read/write flag is set when the counter reaches the modulo value programmed in the TIM2 counter modulo registers. Clear TOF by reading the T2SC register when TOF is set and then writing a 0 to TOF. If another TIM2 overflow occurs before the clearing sequence is complete, then writing 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Writing a 1 to TOF has no effect. - 1 = Counter has reached modulo value - 0 = Counter has not reached modulo value ## **TOIE** — TIM2 Overflow Interrupt Enable Bit This read/write bit enables TIM2 overflow interrupts when the TOF bit becomes set. - 1 = TIM2 overflow interrupts enabled - 0 = TIM2 overflow interrupts disabled ## **TSTOP** — TIM2 Stop Bit This read/write bit stops the counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the counter until software clears the TSTOP bit. - 1 = Counter stopped - 0 = Counter active ### NOTE Do not set the TSTOP bit before entering wait mode if the TIM2 is required to exit wait mode. Also, when the TSTOP bit is set and the timer is configured for input capture operation, input captures are inhibited until the TSTOP bit is cleared. When using TSTOP to stop the timer counter, see if any timer flags are set. If a timer flag is set, it must be cleared by clearing TSTOP, then clearing the flag, then setting TSTOP again. ### TRST — TIM2 Reset Bit Setting this write-only bit resets the counter and the TIM2 prescaler. Setting TRST has no effect on any other timer registers. Counting resumes from \$0000. TRST is cleared automatically after the counter is reset and always reads as 0. - 1 = Prescaler and counter cleared - 0 = No effect ### NOTE Setting the TSTOP and TRST bits simultaneously stops the counter at a value of \$0000. #### **Development Support** ## **BCFE** — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break ### 18.2.3 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. If enabled, the break module will remain enabled in wait and stop modes. However, since the internal address bus does not increment in these modes, a break interrupt will never be triggered. # 18.3 Monitor Module (MON) The monitor module allows debugging and programming of the microcontroller unit (MCU) through a single-wire interface with a host computer. Monitor mode entry can be achieved without use of the higher test voltage, V<sub>TST</sub>, as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming. ### Features include: - Normal user-mode pin functionality - One pin dedicated to serial communication between MCU and host computer - Standard non-return-to-zero (NRZ) communication with host computer - Standard communication baud rate (7200 @ 2-MHz bus frequency) - Execution of code in random-access memory (RAM) or FLASH - FLASH memory security feature<sup>(1)</sup> - FLASH memory programming interface - Use of external 9.8304 MHz oscillator to generate internal frequency of 2.4576 MHz - Simple internal oscillator mode of operation (no external clock or high voltage) - Monitor mode entry without high voltage, V<sub>TST</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF) - Normal monitor mode entry if V<sub>TST</sub> is applied to IRQ # 18.3.1 Functional Description Figure 18-9 shows a simplified diagram of monitor mode entry. The monitor module receives and executes commands from a host computer. Figure 18-10, Figure 18-11, and Figure 18-12 show example circuits used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users. ### **Electrical Specifications** # 19.16 Timer Interface Module Characteristics | Characteristic | Symbol | Min | Max | Unit | |------------------------------------------------|-------------------------------------|----------------------|----------|------------------| | Timer input capture pulse width <sup>(1)</sup> | t <sub>TH,</sub> t <sub>TL</sub> | 2 | _ | t <sub>CYC</sub> | | Timer input capture period | t <sub>TLTL</sub> | Note <sup>(2)</sup> | _ | t <sub>CYC</sub> | | Timer input clock pulse width <sup>(1)</sup> | t <sub>TCL</sub> , t <sub>TCH</sub> | t <sub>CYC</sub> + 5 | <u> </u> | ns | - 1. Values are based on characterization results, not tested in production. - 2. The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1 $t_{CYC}$ . Figure 19-13. Timer Input Timing **Electrical Specifications** ### NOTES: - 1. CONTROLLING DIMENSION: MILLIMETER - 2. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M-1982. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. DIMENSIONS ARE TO BE DETERMINED AT DATUM PLANE -W- | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION N | OT TO SCALE | |------------------------------------------------------|--------------|----------------|-----------------|-------------| | TITLE: | DOCUMENT NO | 1: 98ASH70169A | REV: C | | | 20 LD TSSOP, PITCH 0 | .65MM | CASE NUMBER | 948E-02 | 25 MAY 2005 | | | STANDARD: JE | TNFC | | |