Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | SCI, SPI | | Peripherals | LVD, POR, PWM | | Number of I/O | 16 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 384 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 10x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 20-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908qc8cdye | ## **Revision History** The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location. ## **Revision History** | Date | Revision<br>Level | Description | Page<br>Number(s) | | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|--| | April, 2006 | 1.0 | Initial release | N/A | | | | | | 19.5 5-V DC Electrical Characteristics — Updated values | 237 | | | | | | 19.8 3.3-V DC Electrical Characteristics — Updated values | | | | | May, 2006 | 1.1 | 19.11 Oscillator Characteristics — Updated values | 243 | | | | | | Figure 19-9. Typical 5-Volt Run Current versus Bus Frequency (25 C) and Figure 19-10. Typical 3.3-Volt Run Current versus Bus Frequency (25 C) — added | 247 | | | | | | 1.7 Unused Pin Termination — Added new section | 24 | | | | | | 11.2 Unused Pin Termination — Replaced note with new section | 107 | | | | | | 19.5 5-V DC Electrical Characteristics — New values for: DC injection current Low-voltage inhibit reset, trip rising voltage | 237 | | | | October, 2006 | 2.0 | 19.8 3.3-V DC Electrical Characteristics — New values for: DC injection current Low-voltage inhibit reset, trip rising voltage | 240 | | | | | | 19.12 Supply Current Characteristics — New values for stop mode sucurrents at –40 to 125°C | | 246 | | | | | 20.3 Package Dimensions — Updated package dimension drawing for the 28-lead TSSOP. | 261 | | | | | | Table 1-2. Pin Functions — Added note | 22 | | | | | | Figure 2-2. Control, Status, and Data Registers — Corrected Port C Data Register bit PTC3 | 27 | | | | | | Chapter 3 Analog-to-Digital Converter (ADC10) Module — Renamed ADCSC register to ADSCR to be consistent with development tools | 45 | | | | | | Chapter 4 Configuration Registers (CONFIG1 and CONFIG2) — Changed CGMXCLK to BUSCLKX4 | | 60 | | | | 11.3 Port A — Added information to first paragraph of note | | 107 | | | | April, 2007 | 2007 3.0 11.3.1 Port A Data Register — Corrected bit designations for the first entry under Figure 11-1. Port A Data Register (PTA). | | 108 | | | | | | 11.5 Port C — Added note and corrected address location designation in last paragraph | 112<br>113 | | | | | | Chapter 13 Enhanced Serial Communications Interface (ESCI) Module — Changed SCIBDSRC to ESCIBDSRC and CGMXCLK to BUSCLKX4 | 123 | | | | | 13.9.3 Bit Time Measurement — Corrected first sentence of listing number 1 | | 150 | | | | | | Figure 18-18. Monitor Mode Entry Timing — Changed CGMXCLK to BUSCLKX4 | 234 | | | | October, 2007 | 4.0 | In 19.12 Supply Current Characteristics, updated stop I <sub>DD</sub> values | 246 | | | | April, 2008 | 5.0 | In 19.12 Supply Current Characteristics, reverted to Rev. 3 stop I <sub>DD</sub> values | 246 | | | ## MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 | 17.3.3 | Output Compare | 207 | |--------------------|-------------------------------------------|-----| | 17.3.3.1 | Unbuffered Output Compare | 207 | | 17.3.3.2 | Buffered Output Compare | | | 17.3.4 | Pulse Width Modulation (PWM) | | | 17.3.4.1 | Unbuffered PWM Signal Generation | | | 17.3.4.2 | Buffered PWM Signal Generation | | | 17.3.4.3 | PWM Initialization | | | 17.4 Inte | errupts | | | | <i>n</i> -Power Modes | | | 17.5.1 | Wait Mode | 211 | | 17.5.2 | Stop Mode | 211 | | 17.6 TIN | //2 During Break Interrupts | | | | Signals | | | 17.7.1 | TIM2 Channel I/O Pins (T2CH1:T2CH0) | 212 | | 17.7.2 | TIM2 Clock Pin (T2CLK) | | | 17.8 Re | gisters | | | 17.8.1 | TIM2 Status and Control Register | 212 | | 17.8.2 | TIM2 Counter Registers | 214 | | 17.8.3 | TIM2 Counter Modulo Registers | | | 17.8.4 | TIM2 Channel Status and Control Registers | 215 | | 17.8.5 | TIM2 Channel Registers | 218 | | | | | | | Chapter 18 | | | 404 | Development Support | 040 | | | roduction | | | | eak Module (BRK) | | | 18.2.1<br>18.2.1.1 | Functional Description | | | 18.2.1.1 | Flag Protection During Break Interrupts | | | 18.2.1.3 | TIM1 During Break Interrupts | | | 18.2.2 | COP During Break Interrupts | | | 18.2.2.1 | Break Module Registers | | | 18.2.2.1 | · · · · · · · · · · · · · · · · · · · | | | 18.2.2.3 | Break Address Registers | | | 18.2.2.4 | Break Status Register. | | | 18.2.2.5 | Break Flag Control Register | | | 18.2.3 | Low-Power Modes | | | | nitor Module (MON) | | | 18.3.1 | Functional Description | | | 18.3.1.1 | Normal Monitor Mode | | | 18.3.1.2 | Forced Monitor Mode | | | 18.3.1.3 | Monitor Vectors | | | 18.3.1.4 | Data Format | | | 18.3.1.5 | Break Signal | | | 18.3.1.6 | Baud Rate | | | 18.3.1.7 | Commands | | | 18.3.2 | Security | | | | | | ## **Table 1-2. Pin Functions (Continued)** | Pin Name | Description | Input/Outpu<br>t | |--------------------------|---------------------------------------|------------------| | | PTB2 — General-purpose I/O port | Input/Output | | DTDO | MISO — SPI data received | Input/Output | | PTB2 | T2CH0 <sup>(2)</sup> — TIM2 channel 0 | Input/Output | | | AD6 — A/D channel 6 input | Input | | | PTB3 — General-purpose I/O port | Input/Output | | DTR3 | SS — SPI slave select | Input | | PTB3 | T2CLK — TIM2 timer clock input | Input | | | AD7 — A/D channel 7 input | Input | | | PTB4 — General-purpose I/O port | Input/Output | | DTD4 | RxD — ESCI receive data I/O | Input | | PTB4 | T2CH0 <sup>(2)</sup> — TIM2 channel 0 | Input/Output | | | AD8 — A/D channel 8 input | Input | | | PTB5 — General-purpose I/O port | Input/Output | | DTD | TxD — ESCI transport data I/O | Output | | PTB5 | T2CH1 <sup>(2)</sup> — TIM2 channel 1 | Input/Output | | | AD9 — A/D channel 9 input | Input | | PTB6 | PTB6 — General-purpose I/O port | Input/Output | | FIBO | T1CH2 — Timer channel 2 I/O | Input/Output | | PTB7 | PTB7 — General-purpose I/O port | Input/Output | | 1 167 | T1CH3 — Timer channel 3 I/O | Input/Output | | PTC0-PTC2 <sup>(3)</sup> | General-purpose I/O port | Input/Output | | PTC3 <sup>(1, 3)</sup> | General-purpose input port | Input | | PTD0-PTD7 <sup>(4)</sup> | General-purpose I/O port | Input/Output | - 1. PTA2 and PTC3 pins have high voltage detectors to enter special modes. 2. T2CH0 and T2CH1 can be repositioned using TIM2POS in CONFIG2. - 3. Pins not available on 16-pin devices (see note in 11.1 Introduction). - 4. Pins not available on 16-pin or 20-pin devices (see note in 11.1 Introduction). ## 2.6.4 FLASH Program Operation Programming of the FLASH memory is done on a row basis. A row consists of 32 consecutive bytes starting from addresses \$XX00, \$XX20, \$XX40, \$XX60, \$XX80, \$XXA0, \$XXC0, or \$XXE0. Use the following step-by-step procedure to program a row of FLASH memory Figure 2-4 shows a flowchart of the programming algorithm. #### NOTE Do not program any byte in the FLASH more than once after a successful erase operation. Reprogramming bits to a byte which is already programmed is not allowed without first erasing the page in which the byte resides or mass erasing the entire FLASH memory. Programming without first erasing may disturb data stored in the FLASH. - 1. Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming. - 2. Read the FLASH block protect register. - 3. Write any data to any FLASH location within the address range desired. - 4. Wait for a time, t<sub>NVS</sub>. - 5. Set the HVEN bit. - 6. Wait for a time, t<sub>PGS</sub>. - 7. Write data to the FLASH address being programmed<sup>(1)</sup>. - 8. Wait for time, t<sub>PROG</sub>. - 9. Repeat step 7 and 8 until all desired bytes within the row are programmed. - 10. Clear the PGM bit (1). - 11. Wait for time, t<sub>NVH</sub>. - 12. Clear the HVEN bit. - 13. After time, t<sub>RCV</sub>, the memory can be accessed in read mode again. This program sequence is repeated throughout the memory until all data is programmed. #### NOTE Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Do not exceed $t_{PROG}$ maximum, see 19.17 Memory Characteristics. MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 <sup>1.</sup> The time between each FLASH address change, or the time between the last FLASH address programmed to clearing PGM bit, must not exceed the maximum programming time, t<sub>PROG</sub> maximum. #### Analog-to-Digital Converter (ADC10) Module #### 3.3.4 Sources of Error Several sources of error exist for ADC conversions. These are discussed in the following sections. ## 3.3.4.1 Sampling Error For proper conversions, the input must be sampled long enough to achieve the proper accuracy. Given the maximum input resistance of approximately 15 k $\Omega$ and input capacitance of approximately 10 pF, sampling to within 1/4LSB (at 10-bit resolution) can be achieved within the minimum sample window (3.5 cycles / 2 MHz maximum ADCK frequency) provided the resistance of the external analog source (R<sub>AS</sub>) is kept below 10 k $\Omega$ . Higher source resistances or higher-accuracy sampling is possible by setting ADLSMP (to increase the sample window to 23.5 cycles) or decreasing ADCK frequency to increase sample time. #### 3.3.4.2 Pin Leakage Error Leakage on the I/O pins can cause conversion error if the external analog source resistance ( $R_{AS}$ ) is high. If this error cannot be tolerated by the application, keep $R_{AS}$ lower than $V_{ADVIN}$ / (4096\* $I_{Leak}$ ) for less than 1/4LSB leakage error (at 10-bit resolution). #### 3.3.4.3 Noise-Induced Errors System noise which occurs during the sample or conversion process can affect the accuracy of the conversion. The ADC10 accuracy numbers are guaranteed as specified only if the following conditions are met: - There is a 0.1μF low-ESR capacitor from V<sub>REFH</sub> to V<sub>REFI</sub> (if available). - There is a $0.1\mu F$ low-ESR capacitor from $V_{DDA}$ to $V_{SSA}$ (if available). - If inductive isolation is used from the primary supply, an additional 1μF capacitor is placed from V<sub>DDA</sub> to V<sub>SSA</sub> (if available). - V<sub>SSA</sub> and V<sub>REFI</sub> (if available) is connected to V<sub>SS</sub> at a quiet point in the ground plane. - The MCU is placed in wait mode immediately after initiating the conversion (next instruction after write to ADSCR). - There is no I/O switching, input or output, on the MCU during the conversion. There are some situations where external system activity causes radiated or conducted noise emissions or excessive $V_{DD}$ noise is coupled into the ADC10. In these cases, or when the MCU cannot be placed in wait or I/O activity cannot be halted, the following recommendations may reduce the effect of noise on the accuracy: - Place a 0.01 $\mu$ F capacitor on the selected input channel to $V_{REFL}$ or $V_{SSA}$ (if available). This will improve noise issues but will affect sample rate based on the external analog source resistance. - Operate the ADC10 in stop mode by setting ACLKEN, selecting the channel in ADSCR, and executing a STOP instruction. This will reduce V<sub>DD</sub> noise but will increase effective conversion time due to stop recovery. - Average the input by converting the output many times in succession and dividing the sum of the results. Four samples are required to eliminate the effect of a 1LSB, one-time error. - Reduce the effect of synchronous noise by operating off the asynchronous clock (ACLKEN=1) and averaging. Noise that is synchronous to the ADCK cannot be averaged out. MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 Configuration Registers (CONFIG1 and CONFIG2) #### **Computer Operating Properly (COP)** The COP counter is a free-running 6-bit counter preceded by the 12-bit system integration module (SIM) counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after 262,128 or 8176 BUSCLKX4 cycles; depending on the state of the COP rate select bit, COPRS, in configuration register 1. With a 262,128 BUSCLKX4 cycle overflow option, the internal 12.8-MHz oscillator gives a COP timeout period of 20.48 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12–5 of the SIM counter. #### NOTE Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow. A COP reset pulls the $\overline{RST}$ pin low (if the RSTEN bit is set in the CONFIG1 register) for $32 \times BUSCLKX4$ cycles and sets the COP bit in the reset status register (RSR). See 14.8.1 SIM Reset Status Register. #### NOTE Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. ## 5.3 I/O Signals The following paragraphs describe the signals shown in Figure 5-1. #### **5.3.1 BUSCLKX4** BUSCLKX4 is the oscillator output signal. BUSCLKX4 frequency is equal to the crystal frequency, internal oscillator frequency, or the RC-oscillator frequency. #### 5.3.2 STOP Instruction The STOP instruction clears the SIM counter. #### 5.3.3 COPCTL Write Writing any value to the COP control register (COPCTL) (see 5.4 COP Control Register) clears the COP counter and clears stages 12–5 of the SIM counter. Reading the COP control register returns the low byte of the reset vector. #### 5.3.4 Power-On Reset The power-on reset (POR) circuit in the SIM clears the SIM counter $4096 \times BUSCLKX4$ cycles after power up. #### 5.3.5 Internal Reset An internal reset clears the SIM counter and the COP counter. ## 5.3.6 COPD (COP Disable) The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register (CONFIG). See Chapter 4 Configuration Registers (CONFIG1 and CONFIG2). MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 ## 11.5.2 Data Direction Register C Data direction register C (DDRC) determines whether each port C pin is an input or an output. Writing a 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a 0 disables the output buffer. Figure 11-10. Data Direction Register C (DDRC) ## DDRC[2:0] — Data Direction Register C Bits These read/write bits control port C data direction. Reset clears DDRC[2:0], configuring all port C pins as inputs. - 1 = Corresponding port C pin configured as output - 0 = Corresponding port C pin configured as input #### NOTE Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1. Figure 11-11 shows the port C I/O logic. Figure 11-11. Port C I/O Circuit #### NOTE Figure 11-11 does not apply to PTC3. When DDRCx is a 1, reading address \$0002 reads the PTCx data latch. When DDRCx is a 0, reading address \$0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. # Chapter 13 Enhanced Serial Communications Interface (ESCI) Module ## 13.1 Introduction The enhanced serial communications interface (ESCI) module allows asynchronous communications with peripheral devices and other microcontroller units (MCU). The ESCI module shares its pins with general-purpose input/output (I/O) port pins. See Figure 13-1 for port location of these shared pins. The ESCI baud rate clock source is controlled by a bit (ESCIBDSRC) located in the configuration register. #### 13.2 Features #### Features include: - Full-duplex operation - Standard mark/space non-return-to-zero (NRZ) format - Programmable baud rates - Programmable 8-bit or 9-bit character length - Separately enabled transmitter and receiver - · Separate receiver and transmitter interrupt requests - Programmable transmitter output polarity - Receiver wakeup methods - Idle line - Address mark - Interrupt-driven operation with eight interrupt flags: - Transmitter empty - Transmission complete - Receiver full - Idle receiver input - Receiver overrun - Noise error - Framing error - Parity error - Receiver framing error detection - Hardware parity checking - 1/16 bit-time noise detection #### **Enhanced Serial Communications Interface (ESCI) Module** All port pins can be configured with internal pullup PTC not available on 16-pin devices (see note in 11.1 Introduction) PTD not available on 16-pin or 20-pin devices (see note in 11.1 Introduction) Figure 13-1. Block Diagram Highlighting ESCI Block and Pins MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 #### **ENSCI** — Enable ESCI Bit This read/write bit enables the ESCI and the ESCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in ESCI status register 1 and disables transmitter interrupts. - 1 = ESCI enabled - 0 = ESCI disabled #### TXINV — Transmit Inversion Bit This read/write bit reverses the polarity of transmitted data. - 1 = Transmitter output inverted - 0 = Transmitter output not inverted #### NOTE Setting the TXINV bit inverts all transmitted values including idle, break, start, and stop bits. ## M — Mode (Character Length) Bit This read/write bit determines whether ESCI characters are eight or nine bits long (see Table 13-4). The ninth bit can serve as a receiver wakeup signal or as a parity bit. - 1 = 9-bit ESCI characters - 0 = 8-bit ESCI characters **Table 13-4. Character Format Selection** | Control Bits | | Character Format | | | | | |--------------|---------|------------------|-----------|--------|-----------|------------------| | М | PEN:PTY | Start Bits | Data Bits | Parity | Stop Bits | Character Length | | 0 | 0 X | 1 | 8 | None | 1 | 10 bits | | 1 | 0 X | 1 | 9 | None | 1 | 11 bits | | 0 | 1 0 | 1 | 7 | Even | 1 | 10 bits | | 0 | 1 1 | 1 | 7 | Odd | 1 | 10 bits | | 1 | 1 0 | 1 | 8 | Even | 1 | 11 bits | | 1 | 1 1 | 1 | 8 | Odd | 1 | 11 bits | #### WAKE — Wakeup Condition Bit This read/write bit determines which condition wakes up the ESCI: a 1 (address mark) in the MSB position of a received character or an idle condition on the RxD pin. - 1 = Address mark wakeup - 0 = Idle line wakeup #### ILTY — Idle Line Type Bit This read/write bit determines when the ESCI starts counting 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. - 1 = Idle character bit count begins after stop bit - 0 = Idle character bit count begins after start bit #### PEN — Parity Enable Bit This read/write bit enables the ESCI parity function (see Table 13-4). When enabled, the parity function inserts a parity bit in the MSB position (see Table 13-2). - 1 = Parity function enabled - 0 = Parity function disabled MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 ## 14.3.1 Bus Timing In user mode, the internal bus frequency is the oscillator frequency (BUSCLKX4) divided by four. ## 14.3.2 Clock Start-Up from POR When the power-on reset module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 BUSCLKX4 cycle POR time out has completed. The IBUS clocks start upon completion of the time out. ## 14.3.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode by an interrupt or reset, the SIM allows BUSCLKX4 to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay time out. This time out is selectable as 4096 or 32 BUSCLKX4 cycles. See 14.7.2 Stop Mode. In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. ## 14.4 Reset and System Initialization The MCU has these reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Low-voltage inhibit module (LVI) - Illegal opcode - Illegal address All of these resets produce the vector \$FFFE-FFFF (\$FEFE-FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see 14.5 SIM Counter), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR). See 14.8 SIM Registers. #### 14.4.1 External Pin Reset The $\overline{RST}$ pin circuits include an internal pullup device. Pulling the asynchronous $\overline{RST}$ pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as $\overline{RST}$ is held low for at least the minimum $t_{RL}$ time. Figure 14-3 shows the relative timing. The $\overline{RST}$ pin function is only available if the RSTEN bit is set in the CONFIG2 register. Figure 14-3. External Reset Timing MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 ## 14.6.2.1 Interrupt Status Register 1 Figure 14-11. Interrupt Status Register 1 (INT1) #### IF1-IF6 — Interrupt Flags These flags indicate the presence of interrupt requests from the sources shown in Table 14-3. - 1 = Interrupt request present - 0 = No interrupt request present #### Bit 0 and 1— Always read 0 #### 14.6.2.2 Interrupt Status Register 2 Figure 14-12. Interrupt Status Register 2 (INT2) #### IF7-IF14 — Interrupt Flags This flag indicates the presence of interrupt requests from the sources shown in Table 14-3. - 1 = Interrupt request present - 0 = No interrupt request present #### 14.6.2.3 Interrupt Status Register 3 Figure 14-13. Interrupt Status Register 3 (INT3) ## IF22-IF15 — Interrupt Flags These flags indicate the presence of interrupt requests from the sources shown in Table 14-3. - 1 = Interrupt request present - 0 = No interrupt request present ## 14.6.3 Reset All reset sources always have equal and highest priority and cannot be arbitrated. #### MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 #### Serial Peripheral Interface (SPI) Module input $(\overline{SS})$ is low, so that only the selected slave drives to the master. The $\overline{SS}$ pin of the master is not shown but is assumed to be inactive. The $\overline{SS}$ pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 15.3.6.2 Mode Fault Error.) When CPHA = 0, the first SPSCK edge is the MSB capture strobe. Therefore, the slave must begin driving its data before the first SPSCK edge, and a falling edge on the $\overline{SS}$ pin is used to start the slave data transmission. The slave's $\overline{SS}$ pin must be toggled back to high and then low again between each byte transmitted as shown in Figure 15-5. When CPHA = 0 for a slave, the falling edge of $\overline{SS}$ indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. After the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the falling edge of $\overline{SS}$ . Any data written after the falling edge is stored in the transmit data register and transferred to the shift register after the current transmission. Figure 15-4. Transmission Format (CPHA = 0) Figure 15-5. CPHA/SS Timing #### 15.3.3.3 Transmission Format When CPHA = 1 Figure 15-6 shows an SPI transmission in which CPHA = 1. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram because the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The $\overline{SS}$ line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input ( $\overline{SS}$ ) is low, so that only the selected slave drives to the master. The $\overline{SS}$ pin of the master is not shown but is assumed to be inactive. The $\overline{SS}$ MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 #### **Timer Interface Module (TIM1)** Figure 16-4. TIM1 Status and Control Register (T1SC) #### **TOF** — TIM1 Overflow Flag Bit This read/write flag is set when the counter reaches the modulo value programmed in the TIM1 counter modulo registers. Clear TOF by reading the T1SC register when TOF is set and then writing a 0 to TOF. If another TIM1 overflow occurs before the clearing sequence is complete, then writing 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Writing a 1 to TOF has no effect. - 1 = Counter has reached modulo value - 0 = Counter has not reached modulo value ## **TOIE** — TIM1 Overflow Interrupt Enable Bit This read/write bit enables TIM1 overflow interrupts when the TOF bit becomes set. - 1 = TIM1 overflow interrupts enabled - 0 = TIM1 overflow interrupts disabled ## TSTOP — TIM1 Stop Bit This read/write bit stops the counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the counter until software clears the TSTOP bit. - 1 = Counter stopped - 0 = Counter active #### NOTE Do not set the TSTOP bit before entering wait mode if the TIM1 is required to exit wait mode. Also, when the TSTOP bit is set and the timer is configured for input capture operation, input captures are inhibited until the TSTOP bit is cleared. When using TSTOP to stop the timer counter, see if any timer flags are set. If a timer flag is set, it must be cleared by clearing TSTOP, then clearing the flag, then setting TSTOP again. #### TRST — TIM1 Reset Bit Setting this write-only bit resets the counter and the TIM1 prescaler. Setting TRST has no effect on any other timer registers. Counting resumes from \$0000. TRST is cleared automatically after the counter is reset and always reads as 0. - 1 = Prescaler and counter cleared - 0 = No effect ## **NOTE** Setting the TSTOP and TRST bits simultaneously stops the counter at a value of \$0000. | MSxB | MSxA | ELSxB | ELSxA | Mode | Configuration | |------|------|-------|-------|-----------------|---------------------------------------------------| | Х | 0 | 0 | 0 | Output preset | Pin under port control; initial output level high | | Х | 1 | 0 | 0 | Output preset | Pin under port control; initial output level low | | 0 | 0 | 0 | 1 | | Capture on rising edge only | | 0 | 0 | 1 | 0 | Input capture | Capture on falling edge only | | 0 | 0 | 1 | 1 | | Capture on rising or falling edge | | 0 | 1 | 0 | 0 | | Software compare only | | 0 | 1 | 0 | 1 | Output compare | Toggle output on compare | | 0 | 1 | 1 | 0 | or PWM | Clear output on compare | | 0 | 1 | 1 | 1 | | Set output on compare | | 1 | Х | 0 | 1 | Buffered output | Toggle output on compare | | 1 | Х | 1 | 0 | compare or | Clear output on compare | | 1 | Х | 1 | 1 | buffered PWM | Set output on compare | Table 17-2. Mode, Edge, and Level Selection #### NOTE After initially enabling a TIM2 channel register for input capture operation and selecting the edge sensitivity, clear CHxF to ignore any erroneous edge detection flags. ## TOVx — Toggle-On-Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the counter overflows. When channel x is an input capture channel, TOVx has no effect. - 1 = Channel x pin toggles on TIM2 counter overflow. - 0 = Channel x pin does not toggle on TIM2 counter overflow. #### NOTE When TOVx is set, a counter overflow takes precedence over a channel x output compare if both occur at the same time. #### CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As Figure 17-11 shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 17-11. CHxMAX Latency MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 #### **Development Support** Figure 18-10. Monitor Mode Circuit (External Clock, with High Voltage) Figure 18-11. Monitor Mode Circuit (External Clock, No High Voltage) MC68HC908QC16 • MC68HC908QC8 • MC68HC908QC4 Data Sheet, Rev. 5 #### **Electrical Specifications** ## 19.3 Functional Operating Range | Characteristic | Symbol | Value | Unit | Temp.<br>Code | |------------------------------|------------------|------------------------------------------|------|---------------| | Operating temperature range | T <sub>A</sub> | -40 to +125<br>-40 to +105<br>-40 to +85 | °C | M<br>V<br>C | | Operating voltage range | V <sub>DD</sub> | 3.0 to 5.5 | V | _ | | Maximum junction temperature | T <sub>MAX</sub> | 135 | °C | _ | ## 19.4 Thermal Characteristics This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take $P_{I/O}$ into account in power calculations, determine the difference between actual pin voltage and $V_{SS}$ or $V_{DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{SS}$ or $V_{DD}$ will be very small. **Table 19-1. Thermal Characteristics** | Rating | Symbol | Value | Unit | | | | | | |---------------------------------------------------------------|-------------------|-------|---------|--|--|--|--|--| | Thermal resistance Single-layer board (1 signal plane) | | | | | | | | | | 28-pin SOIC | | 68 | | | | | | | | 28-pin TSSOP | | 94 | | | | | | | | 20-pin SOIC | Δ | 75 | °C/W | | | | | | | 20-pin TSSOP | $\theta_{\sf JA}$ | 109 | *C/VV | | | | | | | 16-pin SOIC | | 84 | | | | | | | | 16-pin TSSOP | | 123 | | | | | | | | Thermal resistance<br>Four-layer board (2 signal planes, 2 po | ower planes) | | | | | | | | | 28-pin SOIC | | 45 | | | | | | | | 28-pin TSSOP | | 61 | | | | | | | | 20-pin SOIC | Δ | 46 | °C/W | | | | | | | 20-pin TSSOP | $\theta_{\sf JA}$ | 68 | * °C/VV | | | | | | | 16-pin SOIC | | 50 | | | | | | | | 16-pin TSSOP | | 77 | | | | | | | | | | M | | | | |---|---|---|---|---|--| | | N | | 7 | | | | | | | | _ | | | | | | | | | | , | | | | | | | Characteristic | Conditions | Symbol | Min | Typ <sup>(1)</sup> | Max | Unit | Comment | | | | |----------------------------------------|-------------|----------------------------------------------|------|----------------------------|------|-------|-------------------------------------|--|--|--| | | 10-bit mode | DNL | 0 | ±0.5 | _ | LSB | | | | | | Differential non-linearity | 8-bit mode | DINL | 0 | ±0.3 | _ | LOD | | | | | | | Mono | Monotonicity and no-missing-codes guaranteed | | | | | | | | | | Integral non-linearity | 10-bit mode | INL | 0 | ±0.5 | _ | LSB | | | | | | integral non-inteanty | 8-bit mode | IINL | 0 | ±0.3 | _ | LOD | | | | | | Zero-scale error | 10-bit mode | E <sub>ZS</sub> | 0 | ±0.5 | _ | - LSB | V <sub>ADIN</sub> = V <sub>SS</sub> | | | | | Zero-scale error | 8-bit mode | _ZS | 0 | ±0.3 | _ | | | | | | | Full-scale error | 10-bit mode | _ | 0 | ±0.5 | _ | - LSB | V - V | | | | | ruii-scale erroi | 8-bit mode | - E <sub>FS</sub> | 0 | ±0.3 | _ | | $V_{ADIN} = V_{DD}$ | | | | | Quantization error | 10-bit mode | E <sub>Q</sub> | | | ±0.5 | LSB | 8-bit mode is | | | | | Quantization endi | 8-bit mode | LQ | | _ | ±0.5 | LOD | not truncated | | | | | Input leakage error | 10-bit mode | | LSB | Pad leakage <sup>(5)</sup> | | | | | | | | | 8-bit mode | E <sub>IL</sub> | 0 | ±0.1 | ±1.2 | LOD | * R <sub>AS</sub> | | | | | Bandgap voltage input <sup>(3(6)</sup> | | V <sub>BG</sub> | 1.17 | 1.245 | 1.32 | V | | | | | Typical values assume V<sub>DD</sub> = 5.0 V, temperature = 25 C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. Incremental I<sub>DD</sub> added to MCU mode current. Values are based on characterization results, not tested in production. <sup>4.</sup> Reference the ADC module specification for more information on calculating conversion times. <sup>5.</sup> Based on typical input pad leakage current. <sup>6.</sup> LVI must be enabled, (LVIPWRD = 0, in CONFIG1). Voltage input to ADCH4:0 = \$1A, an ADC conversion on this channel allows user to determine supply voltage. ## **Electrical Specifications** ## 19.14 5.0-Volt SPI Characteristics | Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup> | Symbol | Min | Max | Unit | |----------------------------------|----------------------------------------------------------------------|------------------------------------------|--------------------------------------------------|---------------------------------------|------------------| | | Operating frequency Master Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | f <sub>OP</sub> /128<br>dc | f <sub>OP</sub> /2<br>f <sub>OP</sub> | MHz<br>MHz | | 1 | Cycle time<br>Master<br>Slave | t <sub>CYC(M)</sub> | 2<br>1 | 128<br>— | t <sub>CYC</sub> | | 2 | Enable lead time | t <sub>Lead(S)</sub> | 1 | _ | t <sub>CYC</sub> | | 3 | Enable lag time | t <sub>Lag(S)</sub> | 1 | _ | t <sub>CYC</sub> | | 4 | Clock (SPSCK) high time<br>Master<br>Slave | t <sub>SCKH(M)</sub> | t <sub>CYC</sub> –25<br>1/2 t <sub>CYC</sub> –25 | 64 t <sub>CYC</sub> | ns<br>ns | | 5 | Clock (SPSCK) low time<br>Master<br>Slave | t <sub>SCKL(M)</sub> | t <sub>CYC</sub> –25<br>1/2 t <sub>CYC</sub> –25 | 64 t <sub>CYC</sub> | ns<br>ns | | 6 | Data setup time (inputs) Master Slave | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub> | 30<br>30 | | ns<br>ns | | 7 | Data hold time (inputs) Master Slave | t <sub>H(M)</sub> | 30<br>30 | | ns<br>ns | | 8 | Access time, slave <sup>(3)</sup> CPHA = 0 CPHA = 1 | t <sub>A(CP0)</sub> | 0<br>0 | 40<br>40 | ns<br>ns | | 9 | Disable time, slave <sup>(4)</sup> | t <sub>DIS(S)</sub> | _ | 40 | ns | | 10 | Data valid time, after enable edge<br>Master<br>Slave <sup>(5)</sup> | t <sub>V(M)</sub> t <sub>V(S)</sub> | _ | 50<br>50 | ns<br>ns | | 11 | Data hold time, outputs, after enable edge<br>Master<br>Slave | t <sub>HO(M)</sub> | 0<br>0 | _ | ns<br>ns | - Numbers refer to dimensions in Figure 19-11 and Figure 19-12. All timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless noted; 100 pF load on all SPI pins. Time to data active from high-impedance state Hold time to high-impedance state With 100 pF on all SPI pins