# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | HC08                                                                 |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 8MHz                                                                 |
| Connectivity               | SCI, SPI                                                             |
| Peripherals                | LVD, POR, PWM                                                        |
| Number of I/O              | 24                                                                   |
| Program Memory Size        | 8KB (8K x 8)                                                         |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 384 x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                            |
| Data Converters            | A/D 10x10b                                                           |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 28-TSSOP (0.173", 4.40mm Width)                                      |
| Supplier Device Package    | 28-TSSOP                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908qc8mdre |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Memory







#### **Direct Page Registers**

| Addr.       | Register Name                                         |                 | Bit 7   | 6            | 5      | 4           | 3              | 2        | 1      | Bit 0   |
|-------------|-------------------------------------------------------|-----------------|---------|--------------|--------|-------------|----------------|----------|--------|---------|
| \$0034      | TIM1 Channel 3<br>Register High (T1CH3H)              | Read:<br>Write: | Bit 15  | Bit 14       | Bit 13 | Bit 12      | Bit 11         | Bit 10   | Bit 9  | Bit 8   |
|             | See page 204.                                         | Reset:          |         |              |        | Indetermina | te after reset |          |        |         |
| \$0035      | TIM1 Channel 3<br>Register Low (T1CH3L)               | Read:<br>Write: | Bit 7   | Bit 6        | Bit 5  | Bit 4       | Bit 3          | Bit 2    | Bit 1  | Bit 0   |
|             | See page 204.                                         | Reset:          |         |              |        | Indetermina | te after reset |          |        |         |
| \$0036      | Oscillator Status and                                 | Read:<br>Write: | OSCOPT1 | OSCOPT0      | ICFS1  | ICFS0       | ECFS1          | ECFS0    | ECGON  | ECGST   |
| ψ0030       | See page 104.                                         | Reset:          | 0       | 0            | 0      | 0           | 0              | 0        | 0      | 0       |
| \$0037      | Reserved                                              |                 |         |              |        |             |                |          |        |         |
|             |                                                       |                 |         |              |        |             |                |          |        |         |
| \$0038      | Oscillator Trim Register<br>(OSCTRIM)<br>See page 105 | Read:<br>Write: | TRIM7   | TRIM6        | TRIM5  | TRIM4       | TRIM3          | TRIM2    | TRIM1  | TRIM0   |
|             | 000 page 100.                                         | Reset:          | 1       | 0            | 0      | 0           | 0              | 0        | 0      | 0       |
| \$0039<br>↓ | Reserved                                              |                 |         |              |        |             |                |          |        |         |
| \$003B      |                                                       |                 |         |              |        |             |                |          |        |         |
|             |                                                       | 1               |         |              |        | 1           |                |          | 1      | 1       |
| \$003C      | ADC10 Status and Control<br>Register (ADSCR)          | Read:<br>Write: | 0000    | AIEN         | ADCO   | ADCH4       | ADCH3          | ADCH2    | ADCH1  | ADCH0   |
|             | See page 54.                                          | Reset:          | 0       | 0            | 0      | 1           | 1              | 1        | 1      | 1       |
|             | ADC10 Data Register High                              | Read:           | 0       | 0            | 0      | 0           | 0              | 0        | AD9    | AD8     |
| \$003D      | (ADRH)                                                | Write:          | R       | R            | R      | R           | R              | R        | R      | R       |
|             | See page 56.                                          | Reset:          | 0       | 0            | 0      | 0           | 0              | 0        | 0      | 0       |
|             | ADC10 Data Register Low                               | Read:           | AD7     | AD6          | AD5    | AD4         | AD3            | AD2      | AD1    | AD0     |
| \$003E      | (ADRL)                                                | Write:          | R       | R            | R      | R           | R              | R        | R      | R       |
|             | See page 56.                                          | Reset:          | 0       | 0            | 0      | 0           | 0              | 0        | 0      | 0       |
| \$003F      | ADC10 Clock Register<br>(ADCLK)                       | Read:<br>Write: | ADLPC   | ADIV1        | ADIV0  | ADICLK      | MODE1          | MODE0    | ADLSMP | ADACKEN |
|             | See page 56.                                          | Reset:          | 0       | 0            | 0      | 0           | 0              | 0        | 0      | 0       |
|             | TIM2 Status and Control                               | Read:           | TOF     | TOIE         | TSTOP  | 0           | 0              | DC2      | DQ1    | PSO     |
| \$0240      | Register (T2SC)                                       | Write:          | 0       |              | 13105  | TRST        |                | F 32     | FOI    | FOU     |
|             | See page 213.                                         | Reset:          | 0       | 0            | 1      | 0           | 0              | 0        | 0      | 0       |
|             | TIM2 Counter Register                                 | Read:           | Bit 15  | Bit 14       | Bit 13 | Bit 12      | Bit 11         | Bit 10   | Bit 9  | Bit 8   |
| \$0241      | High<br>(T2CNTH)                                      | Write:          |         |              |        |             |                |          |        |         |
|             | See page 214.                                         | Reset:          | 0       | 0            | 0      | 0           | 0              | 0        | 0      | 0       |
|             |                                                       |                 |         | ] = Unimplem | ented  | R           | = Reserved     | U = Unaf | fected |         |

Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 8)



**Direct Page Registers** 

| Addr.  | Register Name                         |                 | Bit 7  | 6            | 5      | 4      | 3          | 2         | 1      | Bit 0 |
|--------|---------------------------------------|-----------------|--------|--------------|--------|--------|------------|-----------|--------|-------|
| \$024F | Reserved                              |                 |        |              |        |        |            |           |        |       |
|        |                                       | ľ               |        | 1            | 1      |        |            | 1         |        |       |
|        | Break Status Benister                 | Read:           |        | _            |        | _      | _          | _         | SBSW   | _     |
| \$FE00 | (BSR)                                 | Write:          | К      | K            | К      | К      | H R        | К         | 0      | К     |
|        | See page 223.                         | Reset:          |        | 1            | 1      | 1      |            | 1         | 0      |       |
|        | SIM Reset Status Register             | Read:           | POR    | PIN          | COP    | ILOP   | ILAD       | MODRST    | LVI    | 0     |
| \$FE01 | (SRSR)                                | Write:          |        |              |        |        |            |           |        |       |
|        | See page 167.                         | POR:            | 1      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
|        | Break Auxiliary Register              | Read:           | 0      | 0            | 0      | 0      | 0          | 0         | 0      | BDCOP |
| \$FE02 | (BRKAR)                               | Write:          |        |              |        |        |            |           |        | BBCCI |
|        | See page 223.                         | Reset:          | 0      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
| \$FE03 | Break Flag Control Register<br>(BFCR) | Read:<br>Write: | BCFE   | R            | R      | R      | R          | R         | R      | R     |
|        | See page 223.                         | Reset:          | 0      | •            | •      | •      |            |           |        |       |
|        | Interrupt Status Register 1           | Read:           | IF6    | IF5          | IF4    | IF3    | IF2        | IF1       | 0      | 0     |
| \$FE04 | (INT1)                                | Write:          | R      | R            | R      | R      | R          | R         | R      | R     |
|        | See page 163.                         | Reset:          | 0      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
|        | Interrupt Status Register 2           | Read:           | IF14   | IF13         | IF12   | IF11   | IF10       | IF9       | IF8    | IF7   |
| \$FE05 | (INT2)                                | Write:          | R      | R            | R      | R      | R          | R         | R      | R     |
|        | See page 163.                         | Reset:          | 0      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
|        | Interrupt Status Register 3           | Read:           | IF22   | IF21         | IF20   | IF19   | IF18       | IF17      | IF16   | IF15  |
| \$FE06 | (INT3)                                | Write:          | R      | R            | R      | R      | R          | R         | R      | R     |
|        | See page 163.                         | Reset:          | 0      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
| \$FE07 | Reserved                              |                 |        |              |        |        |            |           |        |       |
|        |                                       |                 |        |              |        |        |            |           |        |       |
|        | FLASH Control Register                | Read:           | 0      | 0            | 0      | 0      | HVEN       | MASS      | ERASE  | PGM   |
| \$FE08 | (FLCR)                                | Write:          |        |              |        |        |            |           |        |       |
|        | See page 30.                          | Reset:          | 0      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
| \$FE09 | Break Address High<br>Register (BRKH) | Read:<br>Write: | Bit 15 | Bit 14       | Bit 13 | Bit 12 | Bit 11     | Bit 10    | Bit 9  | Bit 8 |
|        | See page 222.                         | Reset:          | 0      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
| \$FE0A | Break Address low<br>Register (BRKL)  | Read:<br>Write: | Bit 7  | Bit 6        | Bit 5  | Bit 4  | Bit 3      | Bit 2     | Bit 1  | Bit 0 |
|        | See page 222.                         | Reset:          | 0      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
|        | Break Status and Control              | Read:           | BBKE   | BBKA         | 0      | 0      | 0          | 0         | 0      | 0     |
| \$FE0B | Register (BRKSCR)                     | Write:          |        |              |        |        |            |           |        |       |
|        | See page 223.                         | Reset:          | 0      | 0            | 0      | 0      | 0          | 0         | 0      | 0     |
|        |                                       |                 |        | ] = Unimplem | ented  | R      | = Reserved | U = Unafi | fected |       |

Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 8)

FLASH Memory (FLASH)



#### PGM — Program Control Bit

This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Program operation selected
- 0 = Program operation unselected

#### 2.6.2 FLASH Page Erase Operation

Use the following procedure to erase a page of FLASH memory. A page consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80, or \$XXC0. The 48-byte user interrupt vectors area also forms a page. Any FLASH memory page can be erased alone.

- 1. Set the ERASE bit and clear the MASS bit in the FLASH control register.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH location within the address range of the block to be erased.
- 4. Wait for a time, t<sub>NVS</sub>.
- 5. Set the HVEN bit.
- 6. Wait for a time, t<sub>Erase</sub>.
- 7. Clear the ERASE bit.
- 8. Wait for a time, t<sub>NVH</sub>.
- 9. Clear the HVEN bit.
- 10. After time, t<sub>BCV</sub>, the memory can be accessed in read mode again.

#### NOTE

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, other unrelated operations may occur between the steps.

#### NOTE

A page erase of the vector page will erase the internal oscillator trim value at \$FFC0.



Memory

## 2.6.3 FLASH Mass Erase Operation

Use the following procedure to erase the entire FLASH memory to read as a 1:

- 1. Set both the ERASE bit and the MASS bit in the FLASH control register.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH address<sup>(1)</sup> within the FLASH memory address range.
- 4. Wait for a time, t<sub>NVS</sub>.
- 5. Set the HVEN bit.
- 6. Wait for a time, t<sub>MErase</sub>.
- 7. Clear the ERASE and MASS bits.

#### NOTE

Mass erase is disabled whenever any block is protected (FLBPR does not equal \$FF).

- 8. Wait for a time, t<sub>NVHL</sub>.
- 9. Clear the HVEN bit.
- 10. After time, t<sub>RCV</sub>, the memory can be accessed in read mode again.

#### NOTE

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, other unrelated operations may occur between the steps.

#### CAUTION

A mass erase will erase the internal oscillator trim value at \$FFC0.

<sup>1.</sup> When in monitor mode, with security sequence failed (see 18.3.2 Security), write to the FLASH block protect register instead of any FLASH address.



## 2.6.5 FLASH Protection

Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made to protect blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH block protect register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends to the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either ERASE or PROGRAM operations.

#### NOTE

In performing a program or erase operation, the FLASH block protect register must be read after setting the PGM or ERASE bit and before asserting the HVEN bit.

When the FLBPR is programmed with all 0 s, the entire memory is protected from being programmed and erased. When all the bits are erased (all 1's), the entire memory is accessible for program and erase.

When bits within the FLBPR are programmed, they lock a block of memory. The address ranges are shown in 2.6.6 FLASH Block Protect Register. Once the FLBPR is programmed with a value other than FF, any erase or program of the FLBPR or the protected block of FLASH memory is prohibited. Mass erase is disabled whenever any block is protected (FLBPR does not equal FF). The FLBPR itself can be erased or programmed only with an external voltage,  $V_{TST}$ , present on the IRQ pin. This voltage also allows entry from reset into the monitor mode.

#### 2.6.6 FLASH Block Protect Register

The FLASH block protect register is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. The value in this register determines the starting address of the protected range within the FLASH memory.



Write to this register is by a programming sequence to the FLASH memory.

#### Figure 2-5. FLASH Block Protect Register (FLBPR)

#### BPR[7:0] — FLASH Protection Register Bits [7:0]

These eight bits in FLBPR represent bits [13:6] of a 16-bit memory address. Bits [15:14] are 1s and bits [5:0] are 0s.

The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be \$XX00, \$XX40, \$XX80, or \$XXC0 within the FLASH memory. See Figure 2-6 and Table 2-2.



## Chapter 6 Central Processor Unit (CPU)

## 6.1 Introduction

The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture.

## 6.2 Features

Features of the CPU include:

- Object code fully upward-compatible with M68HC05 Family
- 16-bit stack pointer with stack manipulation instructions
- 16-bit index register with x-register manipulation instructions
- 8-MHz CPU internal bus frequency
- 64-Kbyte program/data memory space
- 16 addressing modes
- Memory-to-memory data moves without using accumulator
- Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions
- Enhanced binary-coded decimal (BCD) data handling
- Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes
- Low-power stop and wait modes

## 6.3 CPU Registers

Figure 6-1 shows the five CPU registers. CPU registers are not part of the memory map.



#### Oscillator Mode (OSC)



All port pins can be configured with internal pullup PTC not available on 16-pin devices (see note in 11.1 Introduction) PTD not available on 16-pin or 20-pin devices (see note in 11.1 Introduction)

#### Figure 10-1. Block Diagram Highlighting OSC Block and Pins



Input/Output Ports (PORTS)

| PTBPUE | DDRB | РТВ              | I/O Pin                               | Accesses to DDRB | Access    | es to PTB                |
|--------|------|------------------|---------------------------------------|------------------|-----------|--------------------------|
| Bit    | Bit  | Bit              | Mode                                  | Read/Write       | Read      | Write                    |
| 1      | 0    | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRB7-DDRB0      | Pin       | PTB7–PTB0 <sup>(3)</sup> |
| 0      | 0    | Х                | Input, Hi-Z <sup>(4)</sup>            | DDRB7-DDRB0      | Pin       | PTB7–PTB0 <sup>(3)</sup> |
| X      | 1    | Х                | Output                                | DDRB7-DDRB0      | PTB7–PTB0 | PTB7–PTB0                |

Table 11-2. Port B Pin Functions

1. X = don't care

2. I/O pin pulled to  $V_{DD}$  by internal pullup.

3. Writing affects data register, but does not affect input.

4. Hi-Z = high impedance

## 11.5 Port C

Port C is an 4-bit general purpose port. PTC3 is an input only port pin, while PTC2–PTC0 can be configured for either input or output. Each port C pin can be configured to have an internal pullup when used as an input pin.

#### NOTE

PTC3 has a high voltage detector to enable entry into special modes. Do not exceed the  $V_{DD}$  level on this pin in normal operation.

#### 11.5.1 Port C Data Register

The port C data register (PTC) contains a data latch for each of the port C pins.



#### Figure 11-9. Port C Data Register (PTC)

#### PTC[2:0] — Port C Data Bits

These read/write bits are software programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data.

#### PTC3 — Port C Data Bit

This read-only bit reads the state of the PTC3 pin.



## 11.5.2 Data Direction Register C

Data direction register C (DDRC) determines whether each port C pin is an input or an output. Writing a 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a 0 disables the output buffer.





#### DDRC[2:0] — Data Direction Register C Bits

These read/write bits control port C data direction. Reset clears DDRC[2:0], configuring all port C pins as inputs.

1 = Corresponding port C pin configured as output

0 = Corresponding port C pin configured as input

#### NOTE

Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1. Figure 11-11 shows the port C I/O logic.



#### Figure 11-11. Port C I/O Circuit

#### NOTE

Figure 11-11 does not apply to PTC3.

When DDRCx is a 1, reading address \$0002 reads the PTCx data latch. When DDRCx is a 0, reading address \$0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.



#### Enhanced Serial Communications Interface (ESCI) Module

## 13.7.2 ESCI Receive Data (RxD)

The RxD pin is the serial data input to the ESCI receiver. When the ESCI is enabled, the RxD pin becomes an input.

## 13.8 Registers

The following registers control and monitor operation of the ESCI:

- ESCI control register 1, SCC1
- ESCI control register 2, SCC2
- ESCI control register 3, SCC3
- ESCI status register 1, SCS1
- ESCI status register 2, SCS2
- ESCI data register, SCDR
- ESCI baud rate register, SCBR
- ESCI prescaler register, SCPSC
- ESCI arbiter control register, SCIACTL
- ESCI arbiter data register, SCIADAT

## 13.8.1 ESCI Control Register 1

ESCI control register 1 (SCC1):

- Enables loop mode operation
- Enables the ESCI
- Controls output polarity
- Controls character length
- Controls ESCI wakeup method
- Controls idle character detection
- Enables parity function
- Controls parity type



#### Figure 13-9. ESCI Control Register 1 (SCC1)

#### LOOPS — Loop Mode Select Bit

This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the ESCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode.

1 = Loop mode enabled

0 = Normal operation enabled



| LINT | LINR | М | Functionality                                         |  |  |  |  |
|------|------|---|-------------------------------------------------------|--|--|--|--|
| 0    | 0    | Х | Normal ESCI functionality                             |  |  |  |  |
| 0    | 1    | 0 | 11-bit break detect enabled for LIN receiver          |  |  |  |  |
| 0    | 1    | 1 | 12-bit break detect enabled for LIN receiver          |  |  |  |  |
| 1    | 0    | 0 | 13-bit generation enabled for LIN transmitter         |  |  |  |  |
| 1    | 0    | 1 | 14-bit generation enabled for LIN transmitter         |  |  |  |  |
| 1    | 1    | 0 | 11-bit break detect/13-bit generation enabled for LIN |  |  |  |  |
| 1    | 1    | 1 | 12-bit break detect/14-bit generation enabled for LIN |  |  |  |  |

#### Table 13-5. ESCI LIN Control Bits

#### SCP1 and SCP0 — ESCI Baud Rate Register Prescaler Bits

These read/write bits select the baud rate register prescaler divisor as shown in Table 13-6.

| SCP[1:0] | Baud Rate Register<br>Prescaler Divisor (BPD) |
|----------|-----------------------------------------------|
| 0 0      | 1                                             |
| 0 1      | 3                                             |
| 1 0      | 4                                             |
| 1 1      | 13                                            |

#### Table 13-6. ESCI Baud Rate Prescaling

#### SCR2–SCR0 — ESCI Baud Rate Select Bits

These read/write bits select the ESCI baud rate divisor as shown in Table 13-7. Reset clears SCR2–SCR0.

| SCR[2:1:0] | Baud Rate Divisor (BD) |
|------------|------------------------|
| 0 0 0      | 1                      |
| 001        | 2                      |
| 010        | 4                      |
| 011        | 8                      |
| 100        | 16                     |
| 101        | 32                     |
| 1 1 0      | 64                     |
| 111        | 128                    |

#### Table 13-7. ESCI Baud Rate Selection

#### 13.8.8 ESCI Prescaler Register

The ESCI prescaler register (SCPSC) together with the ESCI baud rate register selects the baud rate for both the receiver and the transmitter.

#### NOTE

There are two prescalers available to adjust the baud rate — one in the ESCI baud rate register and one in the ESCI prescaler register.



#### Serial Peripheral Interface (SPI) Module

input ( $\overline{SS}$ ) is low, so that only the selected slave drives to the master. The  $\overline{SS}$  pin of the master is not shown but is assumed to be inactive. The  $\overline{SS}$  pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 15.3.6.2 Mode Fault Error.) When CPHA = 0, the first SPSCK edge is the MSB capture strobe. Therefore, the slave must begin driving its data before the first SPSCK edge, and a falling edge on the  $\overline{SS}$  pin is used to start the slave data transmission. The slave's  $\overline{SS}$  pin must be toggled back to high and then low again between each byte transmitted as shown in Figure 15-5.

When CPHA = 0 for a slave, the falling edge of  $\overline{SS}$  indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. After the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the falling edge of  $\overline{SS}$ . Any data written after the falling edge is stored in the transmit data register and transferred to the shift register after the current transmission.





#### 15.3.3.3 Transmission Format When CPHA = 1

Figure 15-6 shows an SPI transmission in which CPHA = 1. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram because the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The  $\overline{SS}$  line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input ( $\overline{SS}$ ) is low, so that only the selected slave drives to the master. The  $\overline{SS}$  pin of the master is not shown but is assumed to be inactive. The  $\overline{SS}$ 



#### Serial Peripheral Interface (SPI) Module

#### 15.3.6.2 Mode Fault Error

Setting SPMSTR selects master mode and configures the SPSCK and MOSI pins as outputs and the MISO pin as an input. Clearing SPMSTR selects slave mode and configures the SPSCK and MOSI pins as inputs and the MISO pin as an output. The mode fault bit, MODF, becomes set any time the state of the slave select pin, SS, is inconsistent with the mode selected by SPMSTR.

To prevent SPI pin contention and damage to the MCU, a mode fault error occurs if:

- The SS pin of a slave SPI goes high during a transmission
- The SS pin of a master SPI goes low at any time

For the MODF flag to be set, the mode fault error enable bit (MODFEN) must be set. Clearing the MODFEN bit does not clear the MODF flag but does prevent MODF from being set again after MODF is cleared.

MODF generates a receiver/error interrupt request if the error interrupt enable bit (ERRIE) is also set. The SPRF, MODF, and OVRF interrupts share the same interrupt vector. (See Figure 15-11.) It is not possible to enable MODF or OVRF individually to generate a receiver/error interrupt request. However, leaving MODFEN low prevents MODF from being set.

In a master SPI with the mode fault enable bit (MODFEN) set, the mode fault flag (MODF) is set if  $\overline{SS}$  goes low. A mode fault in a master SPI causes the following events to occur:

- If ERRIE = 1, the SPI generates an SPI receiver/error interrupt request.
- The SPE bit is cleared.
- The SPTE bit is set.
- The SPI state counter is cleared.
- The data direction register of the shared I/O port regains control of port drivers.

#### NOTE

To prevent bus contention with another master SPI after a mode fault error, clear all SPI bits of the data direction register of the shared I/O port before enabling the SPI.

When configured as a slave (SPMSTR = 0), the MODF flag is set if  $\overline{SS}$  goes high during a transmission. When CPHA = 0, a transmission begins when  $\overline{SS}$  goes low and ends after the incoming SPSCK goes to its idle level following the shift of the eighth data bit. When CPHA = 1, the transmission begins when the SPSCK leaves its idle level and  $\overline{SS}$  is already low. The transmission continues until the SPSCK returns to its idle level following the shift of the last data bit. See 15.3.3 Transmission Formats.

#### NOTE

Setting the MODF flag does not clear the SPMSTR bit. SPMSTR has no function when SPE = 0. Reading SPMSTR when MODF = 1 shows the difference between a MODF occurring when the SPI is a master and when it is a slave.

When CPHA = 0, a MODF occurs if a slave is selected ( $\overline{SS}$  is low) and later unselected ( $\overline{SS}$  is high) even if no SPSCK is sent to that slave. This happens because  $\overline{SS}$  low indicates the start of the transmission (MISO driven out with the value of MSB) for CPHA = 0. When CPHA = 1, a slave can be selected and then later unselected with no transmission occurring. Therefore, MODF does not occur because a transmission was never begun.



#### Serial Peripheral Interface (SPI) Module

The error interrupt enable bit (ERRIE) enables both the MODF and OVRF bits to generate a receiver/error interrupt request.

The mode fault enable bit (MODFEN) can prevent the MODF flag from being set so that only the OVRF bit is enabled by the ERRIE bit to generate receiver/error interrupt requests.

The following sources in the SPI status and control register can generate interrupt requests:

- SPI receiver full bit (SPRF) SPRF becomes set every time a byte transfers from the shift register to the receive data register. If the SPI receiver interrupt enable bit, SPRIE, is also set, SPRF generates an SPI receiver/error interrupt request.
- SPI transmitter empty bit (SPTE) SPTE becomes set every time a byte transfers from the transmit data register to the shift register. If the SPI transmit interrupt enable bit, SPTIE, is also set, SPTE generates an SPTE interrupt request.

## 15.5 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### 15.5.1 Wait Mode

The SPI module remains active after the execution of a WAIT instruction. In wait mode the SPI module registers are not accessible by the CPU. Any enabled interrupt request from the SPI module can bring the MCU out of wait mode.

If SPI module functions are not required during wait mode, reduce power consumption by disabling the SPI module before executing the WAIT instruction.

To exit wait mode when an overflow condition occurs, enable the OVRF bit to generate interrupt requests by setting the error interrupt enable bit (ERRIE). See 15.4 Interrupts.

#### 15.5.2 Stop Mode

The SPI module is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions. SPI operation resumes after an external interrupt. If stop mode is exited by reset, any transfer in progress is aborted, and the SPI is reset.

## 15.6 SPI During Break Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See BFCR in the SIM section of this data sheet.

To allow software to clear status bits during a break interrupt, write a 1 to BCFE. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a 0 to BCFE. With BCFE cleared (its default state), software can read and write registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is cleared. After the break, doing the second step clears the status bit.



Registers

#### SPTE — SPI Transmitter Empty Bit

This clearable, read-only flag is set each time the transmit data register transfers a byte into the shift register. SPTE generates an SPTE interrupt request if the SPTIE bit in the SPI control register is also set.

#### NOTE

#### Do not write to the SPI data register unless SPTE is high.

During an SPTE interrupt, user software can clear SPTE by writing to the transmit data register.

1 = Transmit data register empty

0 = Transmit data register not empty

#### MODFEN — Mode Fault Enable Bit

This read/write bit, when set, allows the MODF flag to be set. If the MODF flag is set, clearing MODFEN does not clear the MODF flag. If the SPI is enabled as a master and the MODFEN bit is 0, then the  $\overline{SS}$  pin is available as a general-purpose I/O.

If the MODFEN bit is 1, then this pin is not available as a general-purpose I/O. When the SPI is enabled as a slave, the  $\overline{SS}$  pin is not available as a general-purpose I/O regardless of the value of MODFEN. See 15.7.4 SS (Slave Select).

If the MODFEN bit is 0, the level of the  $\overline{SS}$  pin does not affect the operation of an enabled SPI configured as a master. For an enabled SPI configured as a slave, having MODFEN low only prevents the MODF flag from being set. It does not affect any other part of SPI operation. See 15.3.6.2 Mode Fault Error.

#### SPR1 and SPR0 — SPI Baud Rate Select Bits

In master mode, these read/write bits select one of four baud rates as shown in Table 15-3. SPR1 and SPR0 have no effect in slave mode.

| SPR1 and SPR0 | Baud Rate Divisor (BD) |
|---------------|------------------------|
| 00            | 2                      |
| 01            | 8                      |
| 10            | 32                     |
| 11            | 128                    |

#### Table 15-3. SPI Master Baud Rate Selection

Use this formula to calculate the SPI baud rate:

Baud rate = 
$$\frac{BUSCLK}{BD}$$



function, and TIM1 channel 1 status and control register (T1SC1) is unused. While the MS0B bit is set, the channel 1 pin, T1CH1, is available as a general-purpose I/O pin.

Channels 2 and 3 can be linked to form a buffered PWM channel whose output appears on the T1CH2 pin. The TIM1 channel registers of the linked pair alternately control the output.

Setting the MS2B bit in TIM1 channel 2 status and control register (T1SC2) links channel 2 and channel 3. The TIM1 channel 2 registers initially control the pulse width on the T1CH2 pin. Writing to the TIM1 channel 3 registers enables the TIM1 channel 3 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM1 channel registers (2 or 3) that control the pulse width are the ones written to last. T1SC2 controls and monitors the buffered PWM function, and TIM1 channel 3 status and control register (T1SC3) is unused. While the MS2B bit is set, the channel 3 pin, T1CH3, is available as a general-purpose I/O pin.

#### NOTE

In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals.

#### 16.3.4.3 PWM Initialization

To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure:

- 1. In the TIM1 status and control register (T1SC):
  - a. Stop the counter by setting the TIM1 stop bit, TSTOP.
  - b. Reset the counter and prescaler by setting the TIM1 reset bit, TRST.
- 2. In the TIM1 counter modulo registers (T1MODH:T1MODL), write the value for the required PWM period.
- 3. In the TIM1 channel x registers (T1CHxH:T1CHxL), write the value for the required pulse width.
- 4. In TIM1 channel x status and control register (T1SCx):
  - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. See Table 16-2.
  - b. Write 1 to the toggle-on-overflow bit, TOVx.
  - c. Write 1:0 (polarity 1 to clear output on compare) or 1:1 (polarity 0 to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. See Table 16-2.

#### NOTE

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

5. In the TIM1 status control register (T1SC), clear the TIM1 stop bit, TSTOP.



#### Registers



Figure 16-9. TIM1 Channel 0 Status and Control Register (T1SC0)

|        | Bit 7 | 6    | 5 | 4     | 3      | 2     | 1    | Bit 0   |
|--------|-------|------|---|-------|--------|-------|------|---------|
| Read:  | CH1F  | CHIE | 0 | MS1A  | EL S1B |       | TOV1 | СН1МАХ  |
| Write: | 0     |      |   | WIGTA | LLOID  | LLOIA | 1001 | OTTIMAX |
| Reset: | 0     | 0    | 0 | 0     | 0      | 0     | 0    | 0       |

Figure 16-10. TIM1 Channel 1 Status and Control Register (T1SC1)

|        | Bit 7 | 6     | 5     | 4     | 3      | 2      | 1    | Bit 0  |
|--------|-------|-------|-------|-------|--------|--------|------|--------|
| Read:  | CH2F  | CHOIE | MS2B  | MS2A  | EI S2B | EI SOA | TOV2 | СНОМАХ |
| Write: | 0     | CH2IE | WI32D | WI02A | LLOZD  | LLOZA  | 1072 |        |
| Reset: | 0     | 0     | 0     | 0     | 0      | 0      | 0    | 0      |

Figure 16-11. TIM1 Channel 2 Status and Control Register (T1SC2)

|        | Bit 7 | 6               | 5 | 4      | 3      | 2     | 1    | Bit 0  |  |  |
|--------|-------|-----------------|---|--------|--------|-------|------|--------|--|--|
| Read:  | CH3F  | CHOIE           | 0 | MC3V   | EI COR |       | TOV2 | СПОМУХ |  |  |
| Write: | 0     |                 |   | INISSA | ELOOD  | ELSSA | 1003 | CHOWAX |  |  |
| Reset: | 0     | 0               | 0 | 0      | 0      | 0     | 0    | 0      |  |  |
|        |       | = Unimplemented |   |        |        |       |      |        |  |  |

Figure 16-12. TIM1 Channel 3 Status and Control Register (T1SC3)

#### CHxF — Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the counter registers matches the value in the TIM1 channel x registers.

Clear CHxF by reading the T1SCx register with CHxF set and then writing a 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Writing a 1 to CHxF has no effect.

- 1 = Input capture or output compare on channel x
- 0 = No input capture or output compare on channel x

#### CHxIE — Channel x Interrupt Enable Bit

This read/write bit enables TIM1 interrupt service requests on channel x.

- 1 = Channel x interrupt requests enabled
- 0 = Channel x interrupt requests disabled



If monitor mode was entered with  $V_{TST}$  on  $\overline{IRQ}$ , then the COP is disabled as long as  $V_{TST}$  is applied to IRQ.

#### 18.3.1.2 Forced Monitor Mode

If entering monitor mode without high voltage on IRQ, then startup port pin requirements and conditions, (PTA1/PTA4) are not in effect. This is to reduce circuit requirements when performing in-circuit programming.

#### NOTE

If the reset vector is blank and monitor mode is entered, the chip will see an additional reset cycle after the initial power-on reset (POR). Once the reset vector has been programmed, the traditional method of applying a voltage,  $V_{TST}$ , to  $\overline{IRQ}$  must be used to enter monitor mode.

If monitor mode was entered as a result of the reset vector being blank, the COP is always disabled regardless of the state of IRQ.

If the voltage applied to the  $\overline{IRQ}$  is less than  $V_{TST}$ , the MCU will come out of reset in user mode. Internal circuitry monitors the reset vector fetches and will assert an internal reset if it detects that the reset vectors are erased (\$FF). When the MCU comes out of reset, it is forced into monitor mode without requiring high voltage on the  $\overline{IRQ}$  pin. Once out of reset, the monitor code is initially executing with the internal clock at its default frequency.

If IRQ is held high, all pins will default to regular input port functions except for PTA0 and PTA5 which will operate as a serial communication port and OSC1 input respectively (refer to Figure 18-11). That will allow the clock to be driven from an external source through OSC1 pin.

If IRQ is held low, all pins will default to regular input port function except for PTA0 which will operate as serial communication port. Refer to Figure 18-12.

Regardless of the state of the  $\overline{IRQ}$  pin, it will not function as a port input pin in monitor mode. Bit 2 of the Port A data register will always read 0. The BIH and BIL instructions will behave as if the  $\overline{IRQ}$  pin is enabled, regardless of the settings in the configuration register. See Chapter 4 Configuration Registers (CONFIG1 and CONFIG2).

The COP module is disabled in forced monitor mode. Any reset other than a power-on reset (POR) will automatically force the MCU to come back to the forced monitor mode.

#### 18.3.1.3 Monitor Vectors

In monitor mode, the MCU uses different vectors for reset, SWI (software interrupt), and break interrupt than those for user mode. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code.

#### NOTE

Exiting monitor mode after it has been initiated by having a blank reset vector requires a power-on reset (POR). Pulling  $\overline{RST}$  (when  $\overline{RST}$  pin available) low will not exit monitor mode in this situation.

Table 18-2 summarizes the differences between user mode and monitor mode regarding vectors.



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- A. THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 5. THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 6. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.

| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA | LOUTLINE     | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                  |           | DOCUMENT NO  | ): 98ASB42343B   | REV: J      |
| 20LD SOIC W/B, 1.2/                                     | 7 PITCH,  | CASE NUMBER  | 2: 751D-07       | 23 MAR 2005 |
| CASE OUTLINE                                            |           | STANDARD: JE | DEC MS-013AC     |             |