Welcome to **E-XFL.COM** ## **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 88 | | Number of Logic Elements/Cells | 880 | | Total RAM Bits | - | | Number of I/O | 71 | | Number of Gates | 10000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 100-LBGA | | Supplier Device Package | 100-FBGA (11x11) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf6010afc100-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # General Description The Altera® FLEX 6000 programmable logic device (PLD) family provides a low-cost alternative to high-volume gate array designs. FLEX 6000 devices are based on the OptiFLEX architecture, which minimizes die size while maintaining high performance and routability. The devices have reconfigurable SRAM elements, which give designers the flexibility to quickly change their designs during prototyping and design testing. Designers can also change functionality during operation via in-circuit reconfiguration. FLEX 6000 devices are reprogrammable, and they are 100% tested prior to shipment. As a result, designers are not required to generate test vectors for fault coverage purposes, allowing them to focus on simulation and design verification. In addition, the designer does not need to manage inventories of different gate array designs. FLEX 6000 devices are configured on the board for the specific functionality required. Table 3 shows FLEX 6000 performance for some common designs. All performance values shown were obtained using Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file. | Application | LEs Used | | Performance | | | | |--------------------------------------------|----------|-------------------|-------------------|-------------------|-----|--| | | | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | | | | 16-bit loadable counter | 16 | 172 | 153 | 133 | MHz | | | 16-bit accumulator | 16 | 172 | 153 | 133 | MHz | | | 24-bit accumulator | 24 | 136 | 123 | 108 | MHz | | | 16-to-1 multiplexer (pin-to-pin) (1) | 10 | 12.1 | 13.4 | 16.6 | ns | | | 16 × 16 multiplier with a 4-stage pipeline | 592 | 84 | 67 | 58 | MHz | | #### Note: (1) This performance value is measured as a pin-to-pin delay. # Functional Description The FLEX 6000 OptiFLEX architecture consists of logic elements (LEs). Each LE includes a 4-input look-up table (LUT), which can implement any 4-input function, a register, and dedicated paths for carry and cascade chain functions. Because each LE contains a register, a design can be easily pipelined without consuming more LEs. The specified gate count for FLEX 6000 devices includes all LUTs and registers. LEs are combined into groups called logic array blocks (LABs); each LAB contains 10 LEs. The Altera software automatically places related LEs into the same LAB, minimizing the number of required interconnects. Each LAB can implement a medium-sized block of logic, such as a counter or multiplexer. Signal interconnections within FLEX 6000 devices—and to and from device pins—are provided via the routing structure of the FastTrack Interconnect. The routing structure is a series of fast, continuous row and column channels that run the entire length and width of the device. Any LE or pin can feed or be fed by any other LE or pin via the FastTrack Interconnect. See "FastTrack Interconnect" on page 17 of this data sheet for more information. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer. Each IOE is placed next to an LAB, where it can be driven by the local interconnect of that LAB. This feature allows fast clock-to-output times of less than 8 ns when a pin is driven by any of the 10 LEs in the adjacent LAB. Also, any LE can drive any pin via the row and column interconnect. I/O pins can drive the LE registers via the row and column interconnect, providing setup times as low as 2 ns and hold times of 0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, and tri-state buffers. Figure 1 shows a block diagram of the FLEX 6000 OptiFLEX architecture. Each group of ten LEs is combined into an LAB, and the LABs are arranged into rows and columns. The LABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each FastTrack Interconnect row and column. #### Carry Chain The carry chain provides a very fast (0.1 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 6000 architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Altera software during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains for the appropriate functions. Because the first LE of each LAB can generate control signals for that LAB, the first LE in each LAB is not included in carry chains. In addition, the inputs of the first LE in each LAB may be used to generate synchronous clear and load enable signals for counters implemented with carry chains. Carry chains longer than nine LEs are implemented automatically by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from an even-numbered LAB to another even-numbered LAB, or from an odd-numbered LAB to another odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the second LE of the third LAB in the row. In addition, the carry chain does not cross the middle of the row. For instance, in the EPF6016 device, the carry chain stops at the 11th LAB in a row and a new carry chain begins at the 12th LAB. Figure 5 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. Although the register can be bypassed for simple adders, it can be used for an accumulator function. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the FastTrack Interconnect. Figure 5. Carry Chain Operation #### Cascade Chain The cascade chain enables the FLEX 6000 architecture to implement very wide fan-in functions. Adjacent LUTs can be used to implement portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR gate (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a delay as low as 0.5 ns per LE. Cascade chain logic can be created automatically by the Altera software during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of cascade chains for the appropriate functions. A cascade chain implementing an AND gate can use the register in the last LE; a cascade chain implementing an OR gate cannot use this register because of the inversion required to implement the OR gate. Because the first LE of an LAB can generate control signals for that LAB, the first LE in each LAB is not included in cascade chains. Moreover, cascade chains longer than nine bits are automatically implemented by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from an even-numbered LAB to another even-numbered LAB, or from an odd-numbered LAB to another odd-numbered LAB. For example, the last LE of the first LAB in a row cascades to the second LE of the third LAB. The cascade chain does not cross the center of the row. For example, in an EPF6016 device, the cascade chain stops at the 11th LAB in a row and a new cascade chain begins at the 12th LAB. Figure 6 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. In this example, functions of 4n variables are implemented with n LEs. The cascade chain requires 3.4 ns to decode a 16-bit address. Figure 6. Cascade Chain Operation #### LE Operating Modes The FLEX 6000 LE can operate in one of the following three modes: - Normal mode - Arithmetic mode - Counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, synchronous clear, and synchronous load control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions to use an LE operating mode for optimal performance. Figure 7 shows the LE operating modes. Figure 7. LE Operating Modes #### **Normal Mode** #### **Arithmetic Mode** #### Notes: - (1) The register feedback multiplexer is available on LE 2 of each LAB. - (2) The data1 and data2 input signals can supply a clock enable, up or down control, or register feedback signals for all LEs other than the second LE in an LAB. - (3) The LAB-wide synchronous clear and LAB-wide synchronous load affect all registers in an LAB. Either the counter enable or the up/down control may be used for a given counter. Moreover, the synchronous load can be used as a count enable by routing the register output into the data input automatically when requested by the designer. The second LE of each LAB has a special function for counter mode; the carry-in of the LE can be driven by a fast feedback path from the register. This function gives a faster counter speed for counter carry chains starting in the second LE of an LAB. The Altera software implements functions to use the counter mode automatically where appropriate. The designer does not have to decide how the carry chain will be used. #### Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. #### Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the LAB-wide signals LABCTRL1 and LABCTRL2. The LE register has an asynchronous clear that can implement an asynchronous preset. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear or preset. Because the clear and preset functions are active-low, the Altera software automatically assigns a logic high to an unused clear or preset signal. The clear and preset logic is implemented in either the asynchronous clear or asynchronous preset mode, which is chosen during design entry (see Figure 8). The FastTrack Interconnect consists of column and row interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect, which routes signals between LABs in the same row, and also routes signals from I/O pins to LABs. Additionally, the local interconnect routes signals between LEs in the same LAB and in adjacent LABs. The column interconnect routes signals between rows and routes signals from I/O pins to rows. LEs 1 through 5 of an LAB drive the local interconnect to the right, while LEs 6 through 10 drive the local interconnect to the left. The DATA1 and DATA3 inputs of each LE are driven by the local interconnect to the left; DATA2 and DATA4 are driven by the local interconnect to the right. The local interconnect also routes signals from LEs to I/O pins. Figure 9 shows an overview of the FLEX 6000 interconnect architecture. LEs in the first and last columns have drivers on both sides so that all LEs in the LAB can drive I/O pins via the local interconnect. Figure 9. FastTrack Interconnect Architecture #### Note: (1) For EPF6010A, EPF6016, and EPF6016A devices, n = 144 channels and m = 20 channels; for EPF6024A devices, n = 186 channels and m = 30 channels. Each LE FastTrack Interconnect output can drive six row channels. Each local channel driven by an LE can Each LE output signal driving drive two column the FastTrack Interconnect can channels. drive two column channels. At each intersection, four row channels can Row drive column channels. Interconnect Each local channel driven by an LE can drive four row channels. Row interconnect drives the local interconnect. From Adjacent Local Interconnect Local Interconnect Column Interconnect Any column channel can drive six row channels. An LE can be driven by any signal from two local interconnect areas. Figure 10. LAB Connections to Row & Column Interconnects For improved routability, the row interconnect consists of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-length channel, which saves the other half of the channel for the other half of the row. One-third of the row channels are half-length channels. Table 5 summarizes the FastTrack Interconnect resources available in each FLEX 6000 device. | Table 5. FLEX 6000 FastTrack Interconnect Resources | | | | | | | | | |-----------------------------------------------------|------|---------------------|---------|------------------------|--|--|--|--| | Device | Rows | Channels per<br>Row | Columns | Channels per<br>Column | | | | | | EPF6010A | 4 | 144 | 22 | 20 | | | | | | EPF6016<br>EPF6016A | 6 | 144 | 22 | 20 | | | | | | EPF6024A | 7 | 186 | 28 | 30 | | | | | In addition to general-purpose I/O pins, FLEX 6000 devices have four dedicated input pins that provide low-skew signal distribution across the device. These four inputs can be used for global clock and asynchronous clear control signals. These signals are available as control signals for all LEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. Using dedicated inputs to route data signals provides a fast path for high fan-out signals. The local interconnect from LABs located at either end of two rows can drive a global control signal. For instance, in an EPF6016 device, LABs C1, D1, C22, and D22 can all drive global control signals. When an LE drives a global control signal, the dedicated input pin that drives that signal cannot be used. Any LE in the device can drive a global control signal by driving the FastTrack Interconnect into the appropriate LAB. To minimize delay, however, the Altera software places the driving LE in the appropriate LAB. The LE-driving-global signal feature is optimized for speed for control signals; regular data signals are better routed on the FastTrack Interconnect and do not receive any advantage from being routed on global signals. This LE-driving-global control signal feature is controlled by the designer and is not used automatically by the Altera software. See Figure 11. Figure 15. SameFrame Pin-Out Example Table 6 lists the 3.3-V FLEX 6000 devices with the Same Frame pin-out feature. | Table 6. 3.3-V FLEX 6000 Devices with SameFrame Pin-Outs | | | | | | | | | | |----------------------------------------------------------|---|---|--|--|--|--|--|--|--| | Device 100-Pin FineLine BGA 256-Pin FineLine BGA | | | | | | | | | | | EPF6016A | V | V | | | | | | | | | EPF6024A | | V | | | | | | | | # Output Configuration This section discusses slew-rate control, the MultiVolt I/O interface, power sequencing, and hot-socketing for FLEX 6000 devices. #### **Slew-Rate Control** The output buffer in each IOE has an adjustable output slew-rate that can be configured for low-noise or high-speed performance. A slower slew-rate reduces system noise and adds a maximum delay of 6.8 ns. The fast slew-rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew-rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slew-rate setting affects only the falling edge of the output. #### MultiVolt I/O Interface The FLEX 6000 device architecture supports the MultiVolt I/O interface feature, which allows FLEX 6000 devices to interface with systems of differing supply voltages. The EPF6016 device can be set for 3.3-V or 5.0-V I/O pin operation. This device has one set of $V_{\rm CC}$ pins for internal operation and input buffers (VCCINT), and another set for output drivers (VCCIO). The VCCINT pins on 5.0-V FLEX 6000 devices must always be connected to a 5.0-V power supply. With a 5.0-V $V_{CCINT}$ level, input voltages are at TTL levels and are therefore compatible with 3.3-V and 5.0-V inputs. The VCCIO pins on 5.0-V FLEX 6000 devices can be connected to either a 3.3-V or 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V power supply, the output levels are compatible with 5.0-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with VCCIO levels lower than 4.75 V incur a nominally greater timing delay of $t_{OD2}$ instead of $t_{OD1}$ . On 3.3-V FLEX 6000 devices, the VCCINT pins must be connected to a 3.3-V power supply. Additionally, 3.3-V FLEX 6000A devices can interface with 2.5-V, 3.3-V, or 5.0-V systems when the VCCIO pins are tied to 2.5 V. The output can drive 2.5-V systems, and the inputs can be driven by 2.5-V, 3.3-V, or 5.0-V systems. When the VCCIO pins are tied to 3.3 V, the output can drive 3.3-V or 5.0-V systems. MultiVolt I/Os are not supported on 100-pin TQFP or 100-pin FineLine BGA packages. | Table 7 | describes | FLFX 6000 | MultiVolt I | /O support. | |---------|-----------|-----------|-------------|--------------| | Table / | describes | TLLA UUUU | munu v On i | / O subboit. | | Table 7. FLEX 6000 MultiVolt I/O Support | | | | | | | | | | | |-----------------------------------------------------------------------------|-----|-----|-----|-----|-------|-----|-----|--|--|--| | V <sub>CCINT</sub> V <sub>CCIO</sub> Input Signal (V) Output Signal (V) | | | | | | | | | | | | (V) | (V) | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | | | | 3.3 | 2.5 | v | V | v | V | | | | | | | 3.3 | 3.3 | v | v | v | v (1) | v | v | | | | | 5.0 | 3.3 | | v | v | | v | v | | | | | 5.0 | 5.0 | | V | v | | | V | | | | #### Note: (1) When $V_{\rm CCIO} = 3.3~{\rm V}$ , a FLEX 6000 device can drive a 2.5-V device that has 3.3-V tolerant inputs. Open-drain output pins on 5.0-V or 3.3-V FLEX 6000 devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. Output pins on 5.0-V FLEX 6000 devices with $V_{CCIO}$ = 3.3 V or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain. #### **Power Sequencing & Hot-Socketing** Because FLEX 6000 family devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{CCIO}$ and $\rm V_{CCINT}$ power planes can be powered in any order. Signals can be driven into 3.3-V FLEX 6000 devices before and during power up without damaging the device. Additionally, FLEX 6000 devices do not drive out during power up. Once operating conditions are reached, FLEX 6000 devices operate as specified by the user. ## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 6000 devices provide JTAG BST circuitry that comply with the IEEE Std. 1149.1-1990 specification. Table 8 shows JTAG instructions for FLEX 6000 devices. JTAG BST can be performed before or after configuration, but not during configuration (except when you disable JTAG support in user mode). See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG BST circuitry. | Table 8. FLEX 6000 | Table 8. FLEX 6000 JTAG Instructions | | | | | | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | JTAG Instruction | Description | | | | | | | SAMPLE/PRELOAD | Allows a snapshot of the signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. | | | | | | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test result at the input pins. | | | | | | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through the selected device to adjacent devices during normal device operation. | | | | | | Figure 18 shows the typical output drive characteristics of 5.0-V and 3.3-V FLEX 6000 devices with 5.0-V, 3.3-V, and 2.5-V $V_{\rm CCIO}$ . When $V_{\rm CCIO}=5.0$ V on EPF6016 devices, the output driver is compliant with the *PCI Local Bus Specification, Revision* 2.2 for 5.0-V operation. When $V_{\rm CCIO}=3.3$ V on the EPF6010A and EPF6016A devices, the output driver is compliant with the *PCI Local Bus Specification, Revision* 2.2 for 3.3-V operation. Figure 18. Output Drive Characteristics | Symbol | Parameter | Conditions | | |-----------------------|-------------------------------------------------------------------------------------------|----------------|--| | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) | | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage | C1 = 35 pF (3) | | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) | | | $t_{ZX2}$ | Output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage | C1 = 35 pF (3) | | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | | t <sub>IOE</sub> | Output enable control delay | | | | t <sub>IN</sub> | Input pad and buffer to FastTrack Interconnect delay | | | | t <sub>IN_DELAY</sub> | Input pad and buffer to FastTrack Interconnect delay with additional delay turned on | | | | Table 21. Int | Table 21. Interconnect Timing Microparameters Note (1) | | | | | | | |-----------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | | t <sub>LOCAL</sub> | LAB local interconnect delay | | | | | | | | t <sub>ROW</sub> | Row interconnect routing delay | (5) | | | | | | | t <sub>COL</sub> | Column interconnect routing delay | (5) | | | | | | | t <sub>DIN_D</sub> | Dedicated input to LE data delay | (5) | | | | | | | t <sub>DIN_C</sub> | Dedicated input to LE control delay | | | | | | | | t <sub>LEGLOBAL</sub> | LE output to LE control via internally-generated global signal delay | (5) | | | | | | | t <sub>LABCARRY</sub> | Routing delay for the carry-out of an LE driving the carry-in signal of a different LE in a different LAB | | | | | | | | t <sub>LABCASC</sub> | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB | | | | | | | | Table 22. External Reference Timing Parameters | | | | | |------------------------------------------------|--------------------------------------------------------------------------------------|------------|--|--| | Symbol | Parameter | Conditions | | | | t <sub>1</sub> | Register-to-register test pattern | (6) | | | | t <sub>DRR</sub> | Register-to-register delay via 4 LEs, 3 row interconnects, and 4 local interconnects | (7) | | | | Parameter | | | Speed | Grade | | | Unit | |-----------------------|-----|-----|-------|-------|-----|-----|------| | | - | 1 | | 2 | -; | 3 | | | | Min | Max | Min | Max | Min | Max | | | t <sub>LOCAL</sub> | | 0.7 | | 0.7 | | 1.0 | ns | | t <sub>ROW</sub> | | 2.9 | | 3.2 | | 3.2 | ns | | t <sub>COL</sub> | | 1.2 | | 1.3 | | 1.4 | ns | | t <sub>DIN_D</sub> | | 5.4 | | 5.7 | | 6.4 | ns | | t <sub>DIN_C</sub> | | 4.3 | | 5.0 | | 6.1 | ns | | t<br>LEGLOBAL | | 2.6 | | 3.0 | | 3.7 | ns | | t <sub>LABCARRY</sub> | | 0.7 | | 0.8 | | 0.9 | ns | | t <sub>LABCASC</sub> | | 1.3 | | 1.4 | | 1.8 | ns | | Table 27. External Reference Timing Parameters for EPF6010A & EPF6016A Devices | | | | | | | | | | |--------------------------------------------------------------------------------|----------|-----|----------|-----|------|-----|------|----|--| | Parameter Device Speed Grade | | | | | | | Unit | | | | | | - | -1 -2 -3 | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>1</sub> | EPF6010A | | 37.6 | | 43.6 | | 53.7 | ns | | | | EPF6016A | | 38.0 | | 44.0 | | 54.1 | ns | | | Table 28. External Timing Parameters for EPF6010A & EPF6016A Devices | | | | | | | | |----------------------------------------------------------------------|-------------|-----|---------|-----|---------|------|----| | Parameter | Speed Grade | | | | | | | | | -1 | | -2 | | -3 | | 1 | | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.1 (1) | | 2.4 (1) | | 3.3 (1) | | ns | | t <sub>INH</sub> | 0.2 (2) | | 0.3 (2) | | 0.1 (2) | | ns | | t <sub>оитсо</sub> | 2.0 | 7.1 | 2.0 | 8.2 | 2.0 | 10.1 | ns | #### Notes: Setup times are longer when the *Increase Input Delay* option is turned on. The setup time values are shown with the *Increase Input Delay* option turned off. Hold time is zero when the *Increase Input Delay* option is turned on. | Table 33. External Timing Parameters for EPF6016 Devices | | | | | | | |----------------------------------------------------------|-----|-------------|-----|-----|----|--| | Parameter | | Speed Grade | | | | | | | | -2 | | -3 | | | | | Min | Max | Min | Max | | | | t <sub>INSU</sub> | 3.2 | | 4.1 | | ns | | | t <sub>INH</sub> | 0.0 | | 0.0 | | ns | | | toutco | 2.0 | 7.9 | 2.0 | 9.9 | ns | | Tables 34 through 38 show the timing information for EPF6024A devices. | Parameter | Speed Grade | | | | | | | |-----------------------------|-------------|-----|-----|-----|-----|-----|----| | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>REG_TO_REG</sub> | | 1.2 | | 1.3 | | 1.6 | ns | | t <sub>CASC_TO_REG</sub> | | 0.7 | | 0.8 | | 1.0 | ns | | t <sub>CARRY_TO_REG</sub> | | 1.6 | | 1.8 | | 2.2 | ns | | t <sub>DATA_TO_REG</sub> | | 1.3 | | 1.4 | | 1.7 | ns | | t <sub>CASC_TO_OUT</sub> | | 1.2 | | 1.3 | | 1.6 | ns | | t <sub>CARRY_TO_OUT</sub> | | 2.0 | | 2.2 | | 2.6 | ns | | t <sub>DATA_TO_OUT</sub> | | 1.8 | | 2.1 | | 2.6 | ns | | t <sub>REG_TO_OUT</sub> | | 0.3 | | 0.3 | | 0.4 | ns | | t <sub>SU</sub> | 0.9 | | 1.0 | | 1.2 | | ns | | t <sub>H</sub> | 1.3 | | 1.4 | | 1.7 | | ns | | $t_{CO}$ | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>CLR</sub> | | 0.3 | | 0.3 | | 0.4 | ns | | $t_C$ | | 1.9 | | 2.1 | | 2.5 | ns | | t <sub>LD_CLR</sub> | | 1.9 | | 2.1 | | 2.5 | ns | | t <sub>CARRY_TO_CARRY</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>REG_TO_CARRY</sub> | | 1.4 | | 1.6 | | 1.9 | ns | | t <sub>DATA_TO_CARRY</sub> | | 1.3 | _ | 1.4 | _ | 1.7 | ns | | t <sub>CARRY_TO_CASC</sub> | | 1.1 | | 1.2 | | 1.4 | ns | | t <sub>CASC_TO_CASC</sub> | | 0.7 | | 0.8 | | 1.0 | ns | | t <sub>REG_TO_CASC</sub> | | 1.4 | | 1.6 | | 1.9 | ns | | t <sub>DATA_TO_CASC</sub> | | 1.0 | | 1.1 | | 1.3 | ns | | t <sub>CH</sub> | 2.5 | | 3.0 | | 3.5 | | ns | | t <sub>CL</sub> | 2.5 | | 3.0 | | 3.5 | | ns | | Table 38. External Timing Parameters for EPF6024A Devices | | | | | | | | |-----------------------------------------------------------|-------------|-----|---------|-----|---------|-----|----| | Parameter | Speed Grade | | | | | | | | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.0 (1) | | 2.2 (1) | | 2.6 (1) | | ns | | t <sub>INH</sub> | 0.2 (2) | | 0.2 (2) | | 0.3 (2) | | ns | | t <sub>outco</sub> | 2.0 | 7.4 | 2.0 | 8.2 | 2.0 | 9.9 | ns | #### Notes: - (1) Setup times are longer when the *Increase Input Delay* option is turned on. The setup time values are shown with the *Increase Input Delay* option turned off. - (2) Hold time is zero when the *Increase Input Delay* option is turned on. ## Power Consumption The supply power (P) for FLEX 6000 devices can be calculated with the following equations: $$\begin{array}{ll} P &=& P_{INT} + P_{IO} \\ P &=& (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO} \end{array}$$ Typical $I_{CCSTANDBY}$ values are shown as $I_{CC0}$ in the "FLEX 6000 Device DC Operating Conditions" table on pages 31 and 33 of this data sheet. The $I_{CCACTIVE}$ value depends on the switching frequency and the application logic. This value is based on the amount of current that each LE typically consumes. The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. The I<sub>CCACTIVE</sub> value can be calculated with the following equation: $$I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} \times \frac{\mu A}{MHz \times LE}$$ Where: $f_{MAX}$ = Maximum operating frequency in MHz N = Total number of LEs used in a FLEX 6000 device $tog_{LC}$ = Average percentage of LEs toggling at each clock (typically 12.5%) K = Constant, shown in Table 39 | Table 39. K Constant Values | | | | | |-----------------------------|---------|--|--|--| | Device | K Value | | | | | EPF6010A | 14 | | | | | EPF6016 | 88 | | | | | EPF6016A | 14 | | | | | EPF6024A | 14 | | | | Figure 20. I<sub>CCACTIVE</sub> vs. Operating Frequency ### Device Configuration & Operation The FLEX 6000 architecture supports several configuration schemes to load a design into the device(s) on the circuit board. This section summarizes the device operating modes and available device configuration schemes. See Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices) for detailed information on configuring FLEX 6000 devices, including sample schematics, timing diagrams, configuration options, pins names, and timing parameters.