Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 88 | | Number of Logic Elements/Cells | 880 | | Total RAM Bits | - | | Number of I/O | 71 | | Number of Gates | 10000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 100-TQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf6010atc100-1n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 4 shows FLEX 6000 performance for more complex designs. | Application | LEs Used | | Performance | | | |--------------------------------------------------------------|----------|-------------------|-------------------|-------------------|-----------| | | | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | | | 8-bit, 16-tap parallel finite impulse response (FIR) filter | 599 | 94 | 80 | 72 | MSPS | | 8-bit, 512-point fast Fourier transform (FFT) function | 1,182 | 75<br>63 | 89<br>53 | 109<br>43 | μS<br>MHz | | a16450 universal asynchronous<br>receiver/transmitter (UART) | 487 | 36 | 30 | 25 | MHz | | PCI bus target with zero wait states | 609 | 56 | 49 | 42 | MHz | #### Note: FLEX 6000 devices are supported by Altera development systems; a single, integrated package that offers schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools. The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 6000 architecture. The Altera development system runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800. **f** See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information. <sup>(1)</sup> The applications in this table were created using Altera MegaCore<sup>TM</sup> functions. # Functional Description The FLEX 6000 OptiFLEX architecture consists of logic elements (LEs). Each LE includes a 4-input look-up table (LUT), which can implement any 4-input function, a register, and dedicated paths for carry and cascade chain functions. Because each LE contains a register, a design can be easily pipelined without consuming more LEs. The specified gate count for FLEX 6000 devices includes all LUTs and registers. LEs are combined into groups called logic array blocks (LABs); each LAB contains 10 LEs. The Altera software automatically places related LEs into the same LAB, minimizing the number of required interconnects. Each LAB can implement a medium-sized block of logic, such as a counter or multiplexer. Signal interconnections within FLEX 6000 devices—and to and from device pins—are provided via the routing structure of the FastTrack Interconnect. The routing structure is a series of fast, continuous row and column channels that run the entire length and width of the device. Any LE or pin can feed or be fed by any other LE or pin via the FastTrack Interconnect. See "FastTrack Interconnect" on page 17 of this data sheet for more information. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer. Each IOE is placed next to an LAB, where it can be driven by the local interconnect of that LAB. This feature allows fast clock-to-output times of less than 8 ns when a pin is driven by any of the 10 LEs in the adjacent LAB. Also, any LE can drive any pin via the row and column interconnect. I/O pins can drive the LE registers via the row and column interconnect, providing setup times as low as 2 ns and hold times of 0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, and tri-state buffers. Figure 1 shows a block diagram of the FLEX 6000 OptiFLEX architecture. Each group of ten LEs is combined into an LAB, and the LABs are arranged into rows and columns. The LABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each FastTrack Interconnect row and column. Figure 3. LAB Control Signals #### **Logic Element** An LE, the smallest unit of logic in the FLEX 6000 architecture, has a compact size that provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. An LE contains a programmable flipflop, carry and cascade chains. Additionally, each LE drives both the local and the FastTrack Interconnect. See Figure 4. #### **Normal Mode** The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a 4-input LUT. The Altera software automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. #### Arithmetic Mode The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a 3-input function; the other generates a carry output. As shown in Figure 7, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. The Altera software implements logic functions to use the arithmetic mode automatically where appropriate; the designer does not have to decide how the carry chain will be used. #### **Counter Mode** The counter mode offers counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in a LAB use counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. In addition, the Altera software automatically places registers that are not in the counter into other LABs. The counter mode uses two 3-input LUTs: one generates the counter data and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load will override any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. Either the counter enable or the up/down control may be used for a given counter. Moreover, the synchronous load can be used as a count enable by routing the register output into the data input automatically when requested by the designer. The second LE of each LAB has a special function for counter mode; the carry-in of the LE can be driven by a fast feedback path from the register. This function gives a faster counter speed for counter carry chains starting in the second LE of an LAB. The Altera software implements functions to use the counter mode automatically where appropriate. The designer does not have to decide how the carry chain will be used. #### Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. #### Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the LAB-wide signals LABCTRL1 and LABCTRL2. The LE register has an asynchronous clear that can implement an asynchronous preset. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear or preset. Because the clear and preset functions are active-low, the Altera software automatically assigns a logic high to an unused clear or preset signal. The clear and preset logic is implemented in either the asynchronous clear or asynchronous preset mode, which is chosen during design entry (see Figure 8). The FastTrack Interconnect consists of column and row interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect, which routes signals between LABs in the same row, and also routes signals from I/O pins to LABs. Additionally, the local interconnect routes signals between LEs in the same LAB and in adjacent LABs. The column interconnect routes signals between rows and routes signals from I/O pins to rows. LEs 1 through 5 of an LAB drive the local interconnect to the right, while LEs 6 through 10 drive the local interconnect to the left. The DATA1 and DATA3 inputs of each LE are driven by the local interconnect to the left; DATA2 and DATA4 are driven by the local interconnect to the right. The local interconnect also routes signals from LEs to I/O pins. Figure 9 shows an overview of the FLEX 6000 interconnect architecture. LEs in the first and last columns have drivers on both sides so that all LEs in the LAB can drive I/O pins via the local interconnect. Figure 9. FastTrack Interconnect Architecture #### Note: (1) For EPF6010A, EPF6016, and EPF6016A devices, *n* = 144 channels and *m* = 20 channels; for EPF6024A devices, *n* = 186 channels and *m* = 30 channels. #### I/O Elements An IOE contains a bidirectional I/O buffer and a tri-state buffer. IOEs can be used as input, output, or bidirectional pins. An IOE receives its data signals from the adjacent local interconnect, which can be driven by a row or column interconnect (allowing any LE in the device to drive the IOE) or by an adjacent LE (allowing fast clock-to-output delays). A FastFLEX<sup>TM</sup> I/O pin is a row or column output pin that receives its data signals from the adjacent local interconnect driven by an adjacent LE. The IOE receives its output enable signal through the same path, allowing individual output enables for every pin and permitting emulation of open-drain buffers. The Altera Compiler uses programmable inversion to invert the data or output enable signals automatically where appropriate. Open-drain emulation is provided by driving the data input low and toggling the OE of each IOE. This emulation is possible because there is one OE per pin. A chip-wide output enable feature allows the designer to disable all pins of the device by asserting one pin (DEV\_OE). This feature is useful during board debugging or testing. Figure 12 shows the IOE block diagram. To Row or Column Interconnect Chip-Wide Output Enable From LAB Local Interconnect Slew-Rate Control Figure 12. IOE Block Diagram Each IOE drives a row or column interconnect when used as an input or bidirectional pin. A row IOE can drive up to six row lines; a column IOE can drive up to two column lines. The input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time. Figure 13 shows how an IOE connects to a row interconnect, and Figure 14 shows how an IOE connects to a column interconnect. Figure 13. IOE Connection to Row Interconnect #### MultiVolt I/O Interface The FLEX 6000 device architecture supports the MultiVolt I/O interface feature, which allows FLEX 6000 devices to interface with systems of differing supply voltages. The EPF6016 device can be set for 3.3-V or 5.0-V I/O pin operation. This device has one set of $V_{\rm CC}$ pins for internal operation and input buffers (VCCINT), and another set for output drivers (VCCIO). The VCCINT pins on 5.0-V FLEX 6000 devices must always be connected to a 5.0-V power supply. With a 5.0-V $V_{CCINT}$ level, input voltages are at TTL levels and are therefore compatible with 3.3-V and 5.0-V inputs. The VCCIO pins on 5.0-V FLEX 6000 devices can be connected to either a 3.3-V or 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V power supply, the output levels are compatible with 5.0-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with VCCIO levels lower than 4.75 V incur a nominally greater timing delay of $t_{OD2}$ instead of $t_{OD1}$ . On 3.3-V FLEX 6000 devices, the VCCINT pins must be connected to a 3.3-V power supply. Additionally, 3.3-V FLEX 6000A devices can interface with 2.5-V, 3.3-V, or 5.0-V systems when the VCCIO pins are tied to 2.5 V. The output can drive 2.5-V systems, and the inputs can be driven by 2.5-V, 3.3-V, or 5.0-V systems. When the VCCIO pins are tied to 3.3 V, the output can drive 3.3-V or 5.0-V systems. MultiVolt I/Os are not supported on 100-pin TQFP or 100-pin FineLine BGA packages. | Table 7 | describes | FLFX 6000 | MultiVolt I | /O support. | |---------|-----------|-----------|-------------|--------------| | Table / | describes | TLLA UUUU | munu v On i | / O subboit. | | Table 7. | Table 7. FLEX 6000 MultiVolt I/O Support | | | | | | | | |---------------------------------------------------|------------------------------------------|-----|-----|-----|-------|-----------|-------|--| | V <sub>CCINT</sub> V <sub>CCIO</sub> Input Signal | | | | (V) | Out | out Signa | l (V) | | | (V) | (V) | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | | 3.3 | 2.5 | v | V | v | V | | | | | 3.3 | 3.3 | v | v | v | v (1) | v | v | | | 5.0 | 3.3 | | v | v | | v | v | | | 5.0 | 5.0 | | V | v | | | V | | #### Note: (1) When $V_{\rm CCIO} = 3.3~{\rm V}$ , a FLEX 6000 device can drive a 2.5-V device that has 3.3-V tolerant inputs. | Symbol | Parameter | Min | Max | Unit | |-------------------|------------------------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | t <sub>JPCO</sub> | JTAG port clock-to-output | | 25 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | t <sub>JSCO</sub> | Update register clock-to-output | | 35 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 35 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 35 | ns | ### **Generic Testing** Each FLEX 6000 device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% configuration yield. AC test measurements for FLEX 6000 devices are made under conditions equivalent to those shown in Figure 17. Multiple test patterns can be used to configure devices during all stages of the production flow. #### Figure 17. AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers without parentheses are for 5.0-V devices or outputs. Numbers in parentheses are for 3.3-V devices or outputs. Numbers in brackets are for 2.5-V devices or outputs. # Operating Conditions Tables 11 through 18 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V and 3.3-V FLEX 6000 devices. | Table 1 | Table 11. FLEX 6000 5.0-V Device Absolute Maximum Ratings Note (1) | | | | | |------------------|--------------------------------------------------------------------|------------------------------|------|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -2.0 | 7.0 | ٧ | | VI | DC input voltage | | -2.0 | 7.0 | V | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | TJ | Junction temperature | PQFP, TQFP, and BGA packages | | 135 | ° C | | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------|-------------|--------------------------|------| | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 5.0-V operation | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | V <sub>I</sub> | Input voltage | | -0.5 | V <sub>CCINT</sub> + 0.5 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | TJ | Operating temperature | For commercial use | 0 | 85 | ° C | | | | For industrial use | -40 | 100 | ° C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Table 1 | Table 13. FLEX 6000 5.0-V Device DC Operating Conditions Notes (5), (6) | | | | | | |------------------|-------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------|-----|--------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IH</sub> | High-level input voltage | | 2.0 | | V <sub>CCINT</sub> + 0.5 | ٧ | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.8 | V | | V <sub>OH</sub> | 5.0-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V } (7)$ | 2.4 | | | ٧ | | | 3.3-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | 2.4 | | | ٧ | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> - 0.2 | | | ٧ | | V <sub>OL</sub> | 5.0-V low-level TTL output voltage | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 4.75 V (8) | | | 0.45 | ٧ | | | 3.3-V low-level TTL output voltage | $I_{OL}$ = 8 mA DC, $V_{CCIO}$ = 3.00 V (8) | | | 0.45 | ٧ | | | 3.3-V low-level CMOS output voltage | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ | | | 0.2 | ٧ | | I <sub>I</sub> | Input pin leakage current | V <sub>I</sub> = V <sub>CC</sub> or ground (8) | -10 | | 10 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | V <sub>O</sub> = V <sub>CC</sub> or ground (8) | -40 | | 40 | μΑ | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load | | 0.5 | 5 | mA | | Table 1 | Table 14. FLEX 6000 5.0-V Device CapacitanceNote (9) | | | | | |--------------------|------------------------------------------------------|-------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Input capacitance for I/O pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | C <sub>INCLK</sub> | Input capacitance for dedicated input | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum V<sub>CC</sub> rise time to 100 ms. V<sub>CC</sub> must rise monotonically. (5) Typical values are for T<sub>A</sub> = 25° C and V<sub>CC</sub> = 5.0 V. (6) These values are specified under the FLEX 6000 Recommended Operating Conditions shown in Table 12 on page 31. The $I_{\mathrm{OH}}$ parameter refers to high-level TTL or CMOS output current. - (8) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (9) Capacitance is sample-tested only. | Table 1 | Table 15. FLEX 6000 3.3-V Device Absolute Maximum Ratings Note (1) | | | | | | |------------------|--------------------------------------------------------------------|------------------------------|------|------|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -0.5 | 4.6 | V | | | V <sub>I</sub> | DC input voltage | | -2.0 | 5.75 | ٧ | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | T <sub>J</sub> | Junction temperature | PQFP, PLCC, and BGA packages | | 135 | ° C | | | Table 1 | Table 16. FLEX 6000 3.3-V Device Recommended Operating Conditions | | | | | | |--------------------|-------------------------------------------------------------------|--------------------|-------------|-------------------|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | | | Supply voltage for output buffers, 2.5-V operation | (3), (4) | 2.30 (2.30) | 2.70 (2.70) | V | | | VI | Input voltage | | -0.5 | 5.75 | ٧ | | | V <sub>O</sub> | Output voltage | | 0 | V <sub>CCIO</sub> | V | | | $T_J$ | Operating temperature | For commercial use | 0 | 85 | ° C | | | | | For industrial use | -40 | 100 | °C | | | t <sub>R</sub> | Input rise time | | | 40 | ns | | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Tables 19 through 21 describe the FLEX 6000 internal timing microparameters, which are expressed as worst-case values. Using hand calculations, these parameters can be used to estimate design performance. However, before committing designs to silicon, actual worst-case performance should be modeled using timing simulation and timing analysis. Tables 22 and 23 describe FLEX 6000 external timing parameters. | Symbol | Parameter | Conditions | |-----------------------------|-----------------------------------------------------------------------------------------|------------| | t <sub>REG_TO_REG</sub> | LUT delay for LE register feedback in carry chain | | | t <sub>CASC_TO_REG</sub> | Cascade-in to register delay | | | t <sub>CARRY_TO_REG</sub> | Carry-in to register delay | | | t <sub>DATA_TO_REG</sub> | LE input to register delay | | | t <sub>CASC_TO_OUT</sub> | Cascade-in to LE output delay | | | t <sub>CARRY_TO_OUT</sub> | Carry-in to LE output delay | | | t <sub>DATA_TO_OUT</sub> | LE input to LE output delay | | | t <sub>REG_TO_OUT</sub> | Register output to LE output delay | | | t <sub>SU</sub> | LE register setup time before clock; LE register recovery time after asynchronous clear | | | t <sub>H</sub> | LE register hold time after clock | | | $t_{CO}$ | LE register clock-to-output delay | | | t <sub>CLR</sub> | LE register clear delay | | | $t_C$ | LE register control signal delay | | | t <sub>LD_CLR</sub> | Synchronous load or clear delay in counter mode | | | t <sub>CARRY_TO_CARRY</sub> | Carry-in to carry-out delay | | | t <sub>REG_TO_CARRY</sub> | Register output to carry-out delay | | | t <sub>DATA_TO_CARRY</sub> | LE input to carry-out delay | | | t <sub>CARRY_TO_CASC</sub> | Carry-in to cascade-out delay | | | t <sub>CASC_TO_CASC</sub> | Cascade-in to cascade-out delay | | | t <sub>REG_TO_CASC</sub> | Register-out to cascade-out delay | | | t <sub>DATA_TO_CASC</sub> | LE input to cascade-out delay | | | t <sub>CH</sub> | LE register clock high time | | | $t_{CL}$ | LE register clock low time | | | | + | - | | Symbol | Parameter | Conditions | | |-----------------------|-------------------------------------------------------------------------------------------|----------------|--| | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) | | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage | C1 = 35 pF (3) | | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) | | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage | C1 = 35 pF (3) | | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | | t <sub>IOE</sub> | Output enable control delay | | | | t <sub>IN</sub> | Input pad and buffer to FastTrack Interconnect delay | | | | t <sub>IN_DELAY</sub> | Input pad and buffer to FastTrack Interconnect delay with additional delay turned on | | | | Table 21. Interconnect Timing Microparameters Note (1) | | | | | | | |----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | t <sub>LOCAL</sub> | LAB local interconnect delay | | | | | | | t <sub>ROW</sub> | Row interconnect routing delay | (5) | | | | | | t <sub>COL</sub> | Column interconnect routing delay | (5) | | | | | | t <sub>DIN_D</sub> | Dedicated input to LE data delay | (5) | | | | | | t <sub>DIN_C</sub> | Dedicated input to LE control delay | | | | | | | t <sub>LEGLOBAL</sub> | LE output to LE control via internally-generated global signal delay | (5) | | | | | | t <sub>LABCARRY</sub> | Routing delay for the carry-out of an LE driving the carry-in signal of a different LE in a different LAB | | | | | | | t <sub>LABCASC</sub> | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB | | | | | | | Table 22. External Reference Timing Parameters | | | | | | |------------------------------------------------|--------------------------------------------------------------------------------------|------------|--|--|--| | Symbol | Parameter | Conditions | | | | | t <sub>1</sub> | Register-to-register test pattern | (6) | | | | | t <sub>DRR</sub> | Register-to-register delay via 4 LEs, 3 row interconnects, and 4 local interconnects | (7) | | | | | Table 23. External Timing Parameters | | | | | | | |--------------------------------------|---------------------------------------------------------------------------------|------------|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | t <sub>INSU</sub> | Setup time with global clock at LE register | (8) | | | | | | t <sub>INH</sub> | Hold time with global clock at LE register | (8) | | | | | | t <sub>оитсо</sub> | Clock-to-output delay with global clock with LE register using FastFLEX I/O pin | (8) | | | | | #### *Notes to tables:* - Microparameters are timing delays contributed by individual architectural elements and cannot be measured explicitly. - (2) Operating conditions: - $\hat{V_{CCIO}} = \widecheck{5}.0~V \pm 5\%$ for commercial use in 5.0-V FLEX 6000 devices. - $V_{CCIO} = 5.0 \text{ V} \pm 10\%$ for industrial use in 5.0-V FLEX 6000 devices. - $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial or industrial use in 3.3-V FLEX 6000 devices. - (3) Operating conditions: - $\hat{V_{CCIO}} = 3.3 \text{ V} \pm 10\%$ for commercial or industrial use in 5.0-V FLEX 6000 devices. - $V_{CCIO}$ = 2.5 V ±0.2 V for commercial or industrial use in 3.3-V FLEX 6000 devices. - (4) Operating conditions: - $V_{\text{CCIO}} = 2.5 \text{ V}, 3.3 \text{ V}, \text{ or } 5.0 \text{ V}.$ - (5) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance. - (6) This timing parameter shows the delay of a register-to-register test pattern and is used to determine speed grades. There are 12 LEs, including source and destination registers. The row and column interconnects between the registers vary in length. - 7) This timing parameter is shown for reference and is specified by characterization. - (8) This timing parameter is specified by characterization. Tables 24 through 28 show the timing information for EPF6010A and EPF6016A devices. | Parameter | Speed Grade | | | | | | | | |---------------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | 1 | | | | Min | Max | Min | Max | Min | Max | | | | treg_to_reg | | 1.2 | | 1.3 | | 1.7 | ns | | | t <sub>CASC_TO_REG</sub> | | 0.9 | | 1.0 | | 1.2 | ns | | | t <sub>CARRY_TO_REG</sub> | | 0.9 | | 1.0 | | 1.2 | ns | | | t <sub>DATA_TO_REG</sub> | | 1.1 | | 1.2 | | 1.5 | ns | | | t <sub>CASC_TO_OUT</sub> | | 1.3 | | 1.4 | | 1.8 | ns | | | t <sub>CARRY_TO_OUT</sub> | | 1.6 | | 1.8 | | 2.3 | ns | | | <sup>t</sup> DATA_TO_OUT | | 1.7 | | 2.0 | | 2.5 | ns | | | t <sub>REG_TO_OUT</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | | t <sub>su</sub> | 0.9 | | 1.0 | | 1.3 | | ns | | | t <sub>H</sub> | 1.4 | | 1.7 | | 2.1 | | ns | | | Parameter | Speed Grade | | | | | | | | | |-----------------------|-------------|-----|-----|-----|-----|-----|----|--|--| | | -1 | | -2 | | -3 | | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>LOCAL</sub> | | 0.7 | | 0.7 | | 1.0 | ns | | | | t <sub>ROW</sub> | | 2.9 | | 3.2 | | 3.2 | ns | | | | t <sub>COL</sub> | | 1.2 | | 1.3 | | 1.4 | ns | | | | t <sub>DIN_D</sub> | | 5.4 | | 5.7 | | 6.4 | ns | | | | t <sub>DIN_C</sub> | | 4.3 | | 5.0 | | 6.1 | ns | | | | t<br>LEGLOBAL | | 2.6 | | 3.0 | | 3.7 | ns | | | | t <sub>LABCARRY</sub> | | 0.7 | | 0.8 | | 0.9 | ns | | | | t <sub>LABCASC</sub> | | 1.3 | | 1.4 | | 1.8 | ns | | | | Table 27. External Reference Timing Parameters for EPF6010A & EPF6016A Devices | | | | | | | | | | |--------------------------------------------------------------------------------|----------|-------------|------|-----|------|-----|------|----|--| | Parameter | Device | Speed Grade | | | | | | | | | | | - | 1 | -2 | | -3 | | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>1</sub> | EPF6010A | | 37.6 | | 43.6 | | 53.7 | ns | | | | EPF6016A | | 38.0 | | 44.0 | | 54.1 | ns | | | Table 28. External Timing Parameters for EPF6010A & EPF6016A Devices | | | | | | | | | | | |----------------------------------------------------------------------|-------------|-----|---------|-----|---------|------|----|--|--|--| | Parameter | Speed Grade | | | | | | | | | | | | -1 | | -2 | | -3 | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>INSU</sub> | 2.1 (1) | | 2.4 (1) | | 3.3 (1) | | ns | | | | | t <sub>INH</sub> | 0.2 (2) | | 0.3 (2) | | 0.1 (2) | | ns | | | | | t <sub>оитсо</sub> | 2.0 | 7.1 | 2.0 | 8.2 | 2.0 | 10.1 | ns | | | | #### Notes: Setup times are longer when the *Increase Input Delay* option is turned on. The setup time values are shown with the *Increase Input Delay* option turned off. Hold time is zero when the *Increase Input Delay* option is turned on. | Parameter | Speed Grade | | | | | | | |-----------------------|-------------|-----|-----|-----|----|--|--| | | - | 2 | - | 3 | | | | | | Min | Max | Min | Max | | | | | OD3 | | 4.7 | | 5.2 | ns | | | | XZ | | 2.3 | | 2.8 | ns | | | | ZX1 | | 2.3 | | 2.8 | ns | | | | ZX2 | | 4.6 | | 5.1 | ns | | | | ZX3 | | 4.7 | | 5.2 | ns | | | | IOE | | 0.5 | | 0.6 | ns | | | | <sup>t</sup> in | | 3.3 | | 4.0 | ns | | | | t <sub>IN DELAY</sub> | | 4.6 | | 5.6 | ns | | | | Parameter | Speed Grade | | | | | | | |-----------------------|-------------|-----|-----|-----|----|--|--| | | - | 2 | - | | | | | | | Min | Max | Min | Max | | | | | t <sub>LOCAL</sub> | | 0.8 | | 1.0 | ns | | | | t <sub>ROW</sub> | | 2.9 | | 3.3 | ns | | | | t <sub>COL</sub> | | 2.3 | | 2.5 | ns | | | | t <sub>DIN_D</sub> | | 4.9 | | 6.0 | ns | | | | t <sub>DIN_C</sub> | | 4.8 | | 6.0 | ns | | | | t <sub>LEGLOBAL</sub> | | 3.1 | | 3.9 | ns | | | | t <sub>LABCARRY</sub> | | 0.4 | | 0.5 | ns | | | | t <sub>LABCASC</sub> | | 0.8 | | 1.0 | ns | | | | Table 32. External Reference Timing Parameters for EPF6016 Devices | | | | | | | | |--------------------------------------------------------------------|-----|-------|-----|------|----|--|--| | Parameter | | Unit | | | | | | | | | -2 -3 | | | | | | | | Min | Max | Min | Max | | | | | t <sub>1</sub> | | 53.0 | | 65.0 | ns | | | | t <sub>DRR</sub> | | 16.0 | | 20.0 | ns | | | This calculation provides an $I_{CC}$ estimate based on typical conditions with no output load. The actual $I_{CC}$ should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. To better reflect actual designs, the power model (and the constant K in the power calculation equations shown above) for continuous interconnect FLEX devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results, compared to measured power consumption for an actual design in a segmented interconnect FPGA. Figure 20 shows the relationship between the current and operating frequency for EPF6010A, EPF6016, EPF6016A, and EPF6024A devices. Figure 20. I<sub>CCACTIVE</sub> vs. Operating Frequency ### Device Configuration & Operation The FLEX 6000 architecture supports several configuration schemes to load a design into the device(s) on the circuit board. This section summarizes the device operating modes and available device configuration schemes. See Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices) for detailed information on configuring FLEX 6000 devices, including sample schematics, timing diagrams, configuration options, pins names, and timing parameters.