



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 88                                                         |
| Number of Logic Elements/Cells | 880                                                        |
| Total RAM Bits                 | -                                                          |
| Number of I/O                  | 71                                                         |
| Number of Gates                | 10000                                                      |
| Voltage - Supply               | 3V ~ 3.6V                                                  |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 100-TQFP                                                   |
| Supplier Device Package        | 100-TQFP (14x14)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf6010atc100-3 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# General Description

The Altera® FLEX 6000 programmable logic device (PLD) family provides a low-cost alternative to high-volume gate array designs. FLEX 6000 devices are based on the OptiFLEX architecture, which minimizes die size while maintaining high performance and routability. The devices have reconfigurable SRAM elements, which give designers the flexibility to quickly change their designs during prototyping and design testing. Designers can also change functionality during operation via in-circuit reconfiguration.

FLEX 6000 devices are reprogrammable, and they are 100% tested prior to shipment. As a result, designers are not required to generate test vectors for fault coverage purposes, allowing them to focus on simulation and design verification. In addition, the designer does not need to manage inventories of different gate array designs. FLEX 6000 devices are configured on the board for the specific functionality required.

Table 3 shows FLEX 6000 performance for some common designs. All performance values shown were obtained using Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Table 3. FLEX 6000 Device Performance for Common Designs |          |                   |                   |                   |     |  |
|----------------------------------------------------------|----------|-------------------|-------------------|-------------------|-----|--|
| Application                                              | LEs Used |                   | Performance       |                   |     |  |
|                                                          |          | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade |     |  |
| 16-bit loadable counter                                  | 16       | 172               | 153               | 133               | MHz |  |
| 16-bit accumulator                                       | 16       | 172               | 153               | 133               | MHz |  |
| 24-bit accumulator                                       | 24       | 136               | 123               | 108               | MHz |  |
| 16-to-1 multiplexer (pin-to-pin) (1)                     | 10       | 12.1              | 13.4              | 16.6              | ns  |  |
| 16 × 16 multiplier with a 4-stage pipeline               | 592      | 84                | 67                | 58                | MHz |  |

#### Note:

(1) This performance value is measured as a pin-to-pin delay.



Figure 1. OptiFLEX Architecture Block Diagram

FLEX 6000 devices provide four dedicated, global inputs that drive the control inputs of the flipflops to ensure efficient distribution of high-speed, low-skew control signals. These inputs use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect. These inputs can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device. The dedicated global routing structure is built into the device, eliminating the need to create a clock tree.

## **Logic Array Block**

An LAB consists of ten LEs, their associated carry and cascade chains, the LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure of the FLEX 6000 architecture, and facilitates efficient routing with optimum device utilization and high performance.

Figure 3. LAB Control Signals



# **Logic Element**

An LE, the smallest unit of logic in the FLEX 6000 architecture, has a compact size that provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. An LE contains a programmable flipflop, carry and cascade chains. Additionally, each LE drives both the local and the FastTrack Interconnect. See Figure 4.

The FastTrack Interconnect consists of column and row interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect, which routes signals between LABs in the same row, and also routes signals from I/O pins to LABs. Additionally, the local interconnect routes signals between LEs in the same LAB and in adjacent LABs. The column interconnect routes signals between rows and routes signals from I/O pins to rows.

LEs 1 through 5 of an LAB drive the local interconnect to the right, while LEs 6 through 10 drive the local interconnect to the left. The DATA1 and DATA3 inputs of each LE are driven by the local interconnect to the left; DATA2 and DATA4 are driven by the local interconnect to the right. The local interconnect also routes signals from LEs to I/O pins. Figure 9 shows an overview of the FLEX 6000 interconnect architecture. LEs in the first and last columns have drivers on both sides so that all LEs in the LAB can drive I/O pins via the local interconnect.

Row Interconnect (n Channels) (1)

To/From Adjacent LAB

Le 6 through LE 10 LE

Figure 9. FastTrack Interconnect Architecture

#### Note:

(1) For EPF6010A, EPF6016, and EPF6016A devices, n = 144 channels and m = 20 channels; for EPF6024A devices, n = 186 channels and m = 30 channels.

Table 5 summarizes the FastTrack Interconnect resources available in each FLEX 6000 device.

| Table 5. FLEX 6000 FastTralckerconnect Resources |      |                     |         |                        |  |
|--------------------------------------------------|------|---------------------|---------|------------------------|--|
| Device                                           | Rows | Channels per<br>Row | Columns | Channels per<br>Column |  |
| EPF6010A                                         | 4    | 144                 | 22      | 20                     |  |
| EPF6016<br>EPF6016A                              | 6    | 144                 | 22      | 20                     |  |
| EPF6024A                                         | 7    | 186                 | 28      | 30                     |  |

In addition to general-purpose I/O pins, FLEX 6000 devices have four dedicated input pins that provide low-skew signal distribution across the device. These four inputs can be used for global clock and asynchronous clear control signals. These signals are available as control signals for all LEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. Using dedicated inputs to route data signals provides a fast path for high fan-out signals.

The local interconnect from LABs located at either end of two rows can drive a global control signal. For instance, in an EPF6016 device, LABs C1, D1, C22, and D22 can all drive global control signals. When an LE drives a global control signal, the dedicated input pin that drives that signal cannot be used. Any LE in the device can drive a global control signal by driving the FastTrack Interconnect into the appropriate LAB. To minimize delay, however, the Altera software places the driving LE in the appropriate LAB. The LE-driving-global signal feature is optimized for speed for control signals; regular data signals are better routed on the FastTrack Interconnect and do not receive any advantage from being routed on global signals. This LE-driving-global control signal feature is controlled by the designer and is not used automatically by the Altera software. See Figure 11.



Figure 11. Global Clock & Clear Distribution Note (1)

#### Notes:

- (1) The global clock and clear distribution signals are shown for EPF6016 and EPF6016A devices. In EPF6010A devices, LABs in rows B and C drive global signals. In EPF6024A devices, LABs in rows C and E drive global signals.
- (2) The local interconnect from LABs C1 and D1 can drive two global control signals on the left side.
- (3) Global signals drive into every LAB as clock, asynchronous clear, preset, and data signals.
- (4) The local interconnect from LABs C22 and D22 can drive two global control signals on the right side.

Open-drain output pins on 5.0-V or 3.3-V FLEX 6000 devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor.

Output pins on 5.0-V FLEX 6000 devices with  $V_{CCIO} = 3.3~V$  or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain.

## Power Sequencing & Hot-Socketing

Because FLEX 6000 family devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{CCIO}$  and  $V_{CCINT}$  power planes can be powered in any order.

Signals can be driven into 3.3-V FLEX 6000 devices before and during power up without damaging the device. Additionally, FLEX 6000 devices do not drive out during power up. Once operating conditions are reached, FLEX 6000 devices operate as specified by the user.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 6000 devices provide JTAG BST circuitry that comply with the IEEE Std. 1149.1-1990 specification. Table 8 shows JTAG instructions for FLEX 6000 devices. JTAG BST can be performed before or after configuration, but not during configuration (except when you disable JTAG support in user mode).

See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG BST circuitry.

| Table 8. FLEX 6000 JTAG Instructions |                                                                                                                                                                                                |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                    |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of the signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.           |  |  |  |
| EXTEST                               | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test result at the input pins.                          |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through the selected device to adjacent devices during normal device operation. |  |  |  |

The instruction register length for FLEX 6000 devices is three bits. Table 9 shows the boundary-scan register length for FLEX 6000 devices.

| Table 9. FLEX 6000 Device Boundary-Scan Register Length |                               |  |  |
|---------------------------------------------------------|-------------------------------|--|--|
| Device                                                  | Boundary-Scan Register Length |  |  |
| EPF6010A                                                | 522                           |  |  |
| EPF6016                                                 | 621                           |  |  |
| EPF6016A                                                | 522                           |  |  |
| EPF6024A                                                | 666                           |  |  |

FLEX 6000 devices include a weak pull-up on JTAG pins.

**See** Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) **for more information**.

Figure 16 shows the timing requirements for the JTAG signals.



Table 10 shows the JTAG timing parameters and values for FLEX 6000 devices.

| Table 10. JTAG Timing Parameters & Values |                                                |     |     |      |  |  |
|-------------------------------------------|------------------------------------------------|-----|-----|------|--|--|
| Symbol                                    | Parameter                                      | Min | Max | Unit |  |  |
| t <sub>JCP</sub>                          | TCK clock period                               | 100 |     | ns   |  |  |
| t <sub>JCH</sub>                          | TCK clock high time                            | 50  |     | ns   |  |  |
| t <sub>JCL</sub>                          | TCK clock low time                             | 50  |     | ns   |  |  |
| t <sub>JPSU</sub>                         | JTAG port setup time                           | 20  |     | ns   |  |  |
| t <sub>JPH</sub>                          | JTAG port hold time                            | 45  |     | ns   |  |  |
| t <sub>JPCO</sub>                         | JTAG port clock-to-output                      |     | 25  | ns   |  |  |
| t <sub>JPZX</sub>                         | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |
| $t_{JPXZ}$                                | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |
| t <sub>JSSU</sub>                         | Capture register setup time                    | 20  |     | ns   |  |  |
| t <sub>JSH</sub>                          | Capture register hold time                     | 45  |     | ns   |  |  |
| t <sub>JSCO</sub>                         | Update register clock-to-output                |     | 35  | ns   |  |  |
| t <sub>JSZX</sub>                         | Update register high impedance to valid output |     | 35  | ns   |  |  |
| t <sub>JSXZ</sub>                         | Update register valid output to high impedance |     | 35  | ns   |  |  |

# **Generic Testing**

Each FLEX 6000 device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% configuration yield. AC test measurements for FLEX 6000 devices are made under conditions equivalent to those shown in Figure 17. Multiple test patterns can be used to configure devices during all stages of the production flow.

Figure 17. AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers without parentheses are for 5.0-V devices or outputs. Numbers in parentheses are for 3.3-V devices or outputs. Numbers in brackets are for 2.5-V devices or outputs.



# Operating Conditions

Tables 11 through 18 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V and 3.3-V FLEX 6000 devices.

| Table 11. FLEX 6000 5.0-V Device Absolute Maximum Rating%ote (1) |                            |                              |      |     |      |
|------------------------------------------------------------------|----------------------------|------------------------------|------|-----|------|
| Symbol                                                           | Parameter                  | Conditions                   | Min  | Max | Unit |
| V <sub>CC</sub>                                                  | Supply voltage             | With respect to ground (2)   | -2.0 | 7.0 | V    |
| VI                                                               | DC input voltage           |                              | -2.0 | 7.0 | V    |
| I <sub>OUT</sub>                                                 | DC output current, per pin |                              | -25  | 25  | mA   |
| T <sub>STG</sub>                                                 | Storage temperature        | No bias                      | -65  | 150 | ° C  |
| T <sub>AMB</sub>                                                 | Ambient temperature        | Under bias                   | -65  | 135 | ° C  |
| TJ                                                               | Junction temperature       | PQFP, TQFP, and BGA packages |      | 135 | ° C  |

| Symbol             | Parameter                                           | Conditions         | Min         | Max                      | Unit |
|--------------------|-----------------------------------------------------|--------------------|-------------|--------------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)           | 4.75 (4.50) | 5.25 (5.50)              | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 5.0-V operation  | (3), (4)           | 4.75 (4.50) | 5.25 (5.50)              | V    |
|                    | Supply voltage for output buffers, 3.3-V operation  | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)              | V    |
| V <sub>I</sub>     | Input voltage                                       |                    | -0.5        | V <sub>CCINT</sub> + 0.5 | V    |
| v <sub>o</sub>     | Output voltage                                      |                    | 0           | V <sub>CCIO</sub>        | V    |
| TJ                 | Operating temperature                               | For commercial use | 0           | 85                       | ° C  |
|                    |                                                     | For industrial use | -40         | 100                      | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                    |             | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                     |                    |             | 40                       | ns   |

| Table 13. FLEX 6000 5.0-V Device DC Operating Condition (5), (6) |                                          |                                                              |                         |     |                          |      |  |
|------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------|-------------------------|-----|--------------------------|------|--|
| Symbol                                                           | Parameter                                | Conditions                                                   | Min                     | Тур | Max                      | Unit |  |
| V <sub>IH</sub>                                                  | High-level input voltage                 |                                                              | 2.0                     |     | V <sub>CCINT</sub> + 0.5 | ٧    |  |
| V <sub>IL</sub>                                                  | Low-level input voltage                  |                                                              | -0.5                    |     | 0.8                      | V    |  |
| V <sub>OH</sub>                                                  | 5.0-V high-level TTL output voltage      | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V } (7)$  | 2.4                     |     |                          | ٧    |  |
|                                                                  | 3.3-V high-level TTL output voltage      | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)   | 2.4                     |     |                          | ٧    |  |
|                                                                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> - 0.2 |     |                          | ٧    |  |
| V <sub>OL</sub>                                                  | 5.0-V low-level TTL output voltage       | $I_{OL}$ = 8 mA DC, $V_{CCIO}$ = 4.75 V (8)                  |                         |     | 0.45                     | ٧    |  |
|                                                                  | 3.3-V low-level TTL output voltage       | $I_{OL}$ = 8 mA DC, $V_{CCIO}$ = 3.00 V (8)                  |                         |     | 0.45                     | ٧    |  |
|                                                                  | 3.3-V low-level CMOS output voltage      | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ |                         |     | 0.2                      | ٧    |  |
| I <sub>I</sub>                                                   | Input pin leakage current                | V <sub>I</sub> = V <sub>CC</sub> or ground (8)               | -10                     |     | 10                       | μΑ   |  |
| I <sub>OZ</sub>                                                  | Tri-stated I/O pin leakage current       | V <sub>O</sub> = V <sub>CC</sub> or ground (8)               | -40                     |     | 40                       | μΑ   |  |
| I <sub>CC0</sub>                                                 | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                             | _                       | 0.5 | 5                        | mA   |  |

| Table 14. FLEX 6000 5.0-V Device Capacitancellote (9) |                                       |                                     |     |     |      |
|-------------------------------------------------------|---------------------------------------|-------------------------------------|-----|-----|------|
| Symbol                                                | Parameter                             | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>                                       | Input capacitance for I/O pin         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |
| C <sub>INCLK</sub>                                    | Input capacitance for dedicated input | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>OUT</sub>                                      | Output capacitance                    | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |

### Notes to tables:

- See the Operating Requirements for Altera Devices Data Sheet.
- Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices.

- Maximum  $V_{CC}$  rise time to 100 ms.  $V_{CC}$  must rise monotonically. Typical values are for  $T_A = 25^\circ$  C and  $V_{CC} = 5.0$  V. These values are specified under the FLEX 6000 Recommended Operating Conditions shown in Table 12 on
- The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- The  $I_{OL}$  parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- Capacitance is sample-tested only.

| Symbol           | Parameter                                | Conditions                                                   | Min                     | Тур | Max  | Unit |
|------------------|------------------------------------------|--------------------------------------------------------------|-------------------------|-----|------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                              | 1.7                     |     | 5.75 | ٧    |
| V <sub>IL</sub>  | Low-level input voltage                  |                                                              | -0.5                    |     | 0.8  | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)   | 2.4                     |     |      | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> - 0.2 |     |      | V    |
|                  | 2.5-V high-level output voltage          | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V (7)$              | 2.1                     |     |      | ٧    |
|                  |                                          | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)   | 2.0                     |     |      | ٧    |
|                  |                                          | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)   | 1.7                     |     |      | ٧    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | $I_{OL}$ = 8 mA DC, $V_{CCIO}$ = 3.00 V (8)                  |                         |     | 0.45 | V    |
|                  | 3.3-V low-level CMOS output voltage      | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ |                         |     | 0.2  | V    |
|                  | 2.5-V low-level output voltage           | $I_{OL} = 100 \mu\text{A}  DC,  V_{CCIO} = 2.30  V  (8)$     |                         |     | 0.2  | ٧    |
|                  |                                          | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (8)    |                         |     | 0.4  | ٧    |
|                  |                                          | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (8)    |                         |     | 0.7  | ٧    |
| I <sub>I</sub>   | Input pin leakage current                | V <sub>I</sub> = 5.3 V to ground (8)                         | -10                     |     | 10   | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | V <sub>O</sub> = 5.3 V to ground (8)                         | -10                     |     | 10   | μΑ   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                             |                         | 0.5 | 5    | mA   |

| Table 18. FLEX 6000 3.3-V Device Capacitancellote (9) |                                       |                                     |     |     |      |
|-------------------------------------------------------|---------------------------------------|-------------------------------------|-----|-----|------|
| Symbol                                                | Parameter                             | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>                                       | Input capacitance for I/O pin         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |
| C <sub>INCLK</sub>                                    | Input capacitance for dedicated input | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>OUT</sub>                                      | Output capacitance                    | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |

#### Notes to tables:

- See the Operating Requirements for Altera Devices Data Sheet.
   The minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices.
- (4)
- (6)
- Maximum  $V_{CC}$  rise time is 100 ms.  $V_{CC}$  must rise monotonically. Typical values are for  $T_A=25^\circ$  C and  $V_{CC}=3.3$  V. These values are specified under Table 16 on page 33. The  $I_{OH}$  parameter refers to high-level TTL or CMOS output current.
- The  $I_{OL}$  parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- Capacitance is sample-tested only.

Figure 18 shows the typical output drive characteristics of 5.0-V and 3.3-V FLEX 6000 devices with 5.0-V, 3.3-V, and 2.5-V  $V_{\rm CCIO}$ . When  $V_{\rm CCIO}=5.0$  V on EPF6016 devices, the output driver is compliant with the  $\it PCI Local Bus Specification, Revision 2.2$  for 5.0-V operation. When  $V_{\rm CCIO}=3.3$  V on the EPF6010A and EPF6016A devices, the output driver is compliant with the  $\it PCI Local Bus Specification, Revision 2.2$  for 3.3-V operation.

Figure 18. Output Dire Characteristics



# Timing Model

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay (t<sub>CO+</sub> t<sub>REG TO OUT</sub>)
- Routing delay  $(t_{ROW} + t_{LOCAL})$
- LE LUT delay  $(t_{DATA\_TO\_REG})$
- LE register setup time  $(t_{SII})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

Timing simulation and delay prediction are available with the Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 19 shows the overall timing model, which maps the possible routing paths to and from the various elements of the FLEX 6000 device.

Figure 19. FLEX 6000 Timing Model



Tables 19 through 21 describe the FLEX 6000 internal timing microparameters, which are expressed as worst-case values. Using hand calculations, these parameters can be used to estimate design performance. However, before committing designs to silicon, actual worst-case performance should be modeled using timing simulation and timing analysis. Tables 22 and 23 describe FLEX 6000 external timing parameters.

| Table 19. LE Tir            | ming Microparameters Note (1)                                                           |            |
|-----------------------------|-----------------------------------------------------------------------------------------|------------|
| Symbol                      | Parameter                                                                               | Conditions |
| t <sub>REG_TO_REG</sub>     | LUT delay for LE register feedback in carry chain                                       |            |
| t <sub>CASC_TO_REG</sub>    | Cascade-in to register delay                                                            |            |
| t <sub>CARRY_TO_REG</sub>   | Carry-in to register delay                                                              |            |
| t <sub>DATA_TO_REG</sub>    | LE input to register delay                                                              |            |
| t <sub>CASC_TO_OUT</sub>    | Cascade-in to LE output delay                                                           |            |
| t <sub>CARRY_TO_OUT</sub>   | Carry-in to LE output delay                                                             |            |
| t <sub>DATA_TO_OUT</sub>    | LE input to LE output delay                                                             |            |
| t <sub>REG_TO_OUT</sub>     | Register output to LE output delay                                                      |            |
| $t_{SU}$                    | LE register setup time before clock; LE register recovery time after asynchronous clear |            |
| $t_H$                       | LE register hold time after clock                                                       |            |
| $t_{CO}$                    | LE register clock-to-output delay                                                       |            |
| t <sub>CLR</sub>            | LE register clear delay                                                                 |            |
| $t_C$                       | LE register control signal delay                                                        |            |
| t <sub>LD_CLR</sub>         | Synchronous load or clear delay in counter mode                                         |            |
| t <sub>CARRY_TO_CARRY</sub> | Carry-in to carry-out delay                                                             |            |
| t <sub>REG_TO_CARRY</sub>   | Register output to carry-out delay                                                      |            |
| t <sub>DATA_TO_CARRY</sub>  | LE input to carry-out delay                                                             |            |
| t <sub>CARRY_TO_CASC</sub>  | Carry-in to cascade-out delay                                                           |            |
| t <sub>CASC_TO_CASC</sub>   | Cascade-in to cascade-out delay                                                         |            |
| t <sub>REG_TO_CASC</sub>    | Register-out to cascade-out delay                                                       |            |
| t <sub>DATA_TO_CASC</sub>   | LE input to cascade-out delay                                                           |            |
| t <sub>CH</sub>             | LE register clock high time                                                             |            |
| t <sub>CL</sub>             | LE register clock low time                                                              |            |
|                             |                                                                                         |            |

| Table 23. External Timing Parameters |                                                                                 |            |  |  |  |  |
|--------------------------------------|---------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                               | Parameter                                                                       | Conditions |  |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at LE register                                     | (8)        |  |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at LE register                                      | (8)        |  |  |  |  |
| tоитсо                               | Clock-to-output delay with global clock with LE register using FastFLEX I/O pin | (8)        |  |  |  |  |

#### Notes to tables:

- Microparameters are timing delays contributed by individual architectural elements and cannot be measured explicitly.
- (2) Operating conditions:
  - $\bar{V_{CCIO}} = \widecheck{5.0}~V \pm 5\%$  for commercial use in 5.0-V FLEX 6000 devices.
  - $V_{CCIO}$  = 5.0 V ±10% for industrial use in 5.0-V FLEX 6000 devices.
  - $V_{CCIO}^{-2}$  = 3.3 V ±10% for commercial or industrial use in 3.3-V FLEX 6000 devices.
- (3) Operating conditions:
  - $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial or industrial use in 5.0-V FLEX 6000 devices.
  - $V_{CCIO}$  = 2.5 V ±0.2 V for commercial or industrial use in 3.3-V FLEX 6000 devices.
- (4) Operating conditions:
  - $V_{\text{CCIO}} = 2.5 \text{ V}, 3.3 \text{ V}, \text{ or } 5.0 \text{ V}.$
- (5) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (6) This timing parameter shows the delay of a register-to-register test pattern and is used to determine speed grades. There are 12 LEs, including source and destination registers. The row and column interconnects between the registers vary in length.
- (7) This timing parameter is shown for reference and is specified by characterization.
- (8) This timing parameter is specified by characterization.

Tables 24 through 28 show the timing information for EPF6010A and EPF6016A devices.

| Table 24. LE Tim          | ning Micropa | arameters fo | r⊞67010A& | EPF6016A I | Devices (P | art 1 of 2) |      |
|---------------------------|--------------|--------------|-----------|------------|------------|-------------|------|
| Parameter                 | Speed Grade  |              |           |            |            |             | Unit |
|                           | -1           |              | -2        |            | -3         |             | 1    |
|                           | Min          | Max          | Min       | Max        | Min        | Max         |      |
| treg_to_reg               |              | 1.2          |           | 1.3        |            | 1.7         | ns   |
| <sup>†</sup> CASC_TO_REG  |              | 0.9          |           | 1.0        |            | 1.2         | ns   |
| <sup>†</sup> CARRY_TO_REG |              | 0.9          |           | 1.0        |            | 1.2         | ns   |
| <sup>t</sup> DATA_TO_REG  |              | 1.1          |           | 1.2        |            | 1.5         | ns   |
| t <sub>CASC_TO_OUT</sub>  |              | 1.3          |           | 1.4        |            | 1.8         | ns   |
| t <sub>CARRY_TO_OUT</sub> |              | 1.6          |           | 1.8        |            | 2.3         | ns   |
| t <sub>DATA_TO_OUT</sub>  |              | 1.7          |           | 2.0        |            | 2.5         | ns   |
| <sup>t</sup> REG_TO_OUT   |              | 0.4          |           | 0.4        |            | 0.5         | ns   |
| t <sub>su</sub>           | 0.9          |              | 1.0       |            | 1.3        |             | ns   |
| t <sub>H</sub>            | 1.4          |              | 1.7       |            | 2.1        |             | ns   |

| Parameter           | Speed Grade |     |     |     |     |     | Unit |
|---------------------|-------------|-----|-----|-----|-----|-----|------|
|                     | -1          |     | -2  |     | -3  |     | 1    |
|                     | Min         | Max | Min | Max | Min | Max |      |
| <sup>t</sup> co     |             | 0.3 |     | 0.4 |     | 0.4 | ns   |
| t <sub>CLR</sub>    |             | 0.4 |     | 0.4 |     | 0.5 | ns   |
| t <sub>C</sub>      |             | 1.8 |     | 2.1 |     | 2.6 | ns   |
| t <sub>LD_CLR</sub> |             | 1.8 |     | 2.1 |     | 2.6 | ns   |
| tCARRY_TO_CARRY     |             | 0.1 |     | 0.1 |     | 0.1 | ns   |
| tREG_TO_CARRY       |             | 1.6 |     | 1.9 |     | 2.3 | ns   |
| DATA_TO_CARRY       |             | 2.1 |     | 2.5 |     | 3.0 | ns   |
| tCARRY_TO_CASC      |             | 1.0 |     | 1.1 |     | 1.4 | ns   |
| tCASC_TO_CASC       |             | 0.5 |     | 0.6 |     | 0.7 | ns   |
| REG_TO_CASC         |             | 1.4 | _   | 1.7 |     | 2.1 | ns   |
| DATA_TO_CASC        |             | 1.1 |     | 1.2 |     | 1.5 | ns   |
| <sup>t</sup> cн     | 2.5         |     | 3.0 |     | 3.5 |     | ns   |
| t <sub>Cl</sub>     | 2.5         |     | 3.0 |     | 3.5 |     | ns   |

| Table 25. IOE Ti      | ming Microp | arameters fo | or EPF6010 | OA & EPF60 | 16A Device | S   |      |
|-----------------------|-------------|--------------|------------|------------|------------|-----|------|
| Parameter             | Speed Grade |              |            |            |            |     | Unit |
|                       | -1          |              | -2         |            | -3         |     | 1    |
|                       | Min         | Max          | Min        | Max        | Min        | Max | 1    |
| t <sub>OD1</sub>      |             | 1.9          |            | 2.2        |            | 2.7 | ns   |
| t <sub>OD2</sub>      |             | 4.1          |            | 4.8        |            | 5.8 | ns   |
| t <sub>OD3</sub>      |             | 5.8          |            | 6.8        |            | 8.3 | ns   |
| $t_{XZ}$              |             | 1.4          |            | 1.7        |            | 2.1 | ns   |
| t <sub>XZ1</sub>      |             | 1.4          |            | 1.7        |            | 2.1 | ns   |
| t <sub>XZ2</sub>      |             | 3.6          |            | 4.3        |            | 5.2 | ns   |
| t <sub>XZ3</sub>      |             | 5.3          |            | 6.3        |            | 7.7 | ns   |
| t <sub>IOE</sub>      |             | 0.5          |            | 0.6        |            | 0.7 | ns   |
| t <sub>IN</sub>       |             | 3.6          |            | 4.1        |            | 5.1 | ns   |
| <sup>†</sup> IN_DELAY |             | 4.8          |            | 5.4        |            | 6.7 | ns   |

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

To better reflect actual designs, the power model (and the constant K in the power calculation equations shown above) for continuous interconnect FLEX devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results, compared to measured power consumption for an actual design in a segmented interconnect FPGA.

Figure 20 shows the relationship between the current and operating frequency for EPF6010A, EPF6016, EPF6016A, and EPF6024A devices.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: (888) 3-ALTERA lit\_req@altera.com Altera, BitBlaster, ByteBlasterMV, FastFlex, FastTrack, FineLine BGA, FLEX, MasterBlaster, MAX+PLUS II, MegaCore, MultiVolt, OptiFLEX, Quartus, SameFrame, and specific device designations are trademarks and/or service marks of Altera Corporation in the United States and other countries. Altera acknowledges the trademarks of other organizations for their respective products or services mentioned in this document, specifically: Verilog is a registered trademark of and Verilog-XL is a trademarks of Cadence Design Systems, Inc. DATA I/O is a registered trademark of Data I/O Corporation. HP is a registered trademark of Hewlett-Packard Company. Exemplar Logic is a registered trademark of Exemplar Logic, Inc. Pentium is a registered trademark of Intel Corporation. Mentor Graphics is a registered trademark of Mentor Graphics Corporation. OrCAD is a registered trademark of OrCAD Systems, Corporation. SPARCstation is a registered trademark of SPARC International, Inc. and is licensed exclusively to Sun Microsystems, Inc. Sun Workstation is a registered trademark of, and Sun is a registered trademark of Sun Microsystems, Inc. Synopsys is a registered trademark and DesignTime, HDL Compiler, and DesignWare are trademarks of Synopsys, Inc. VeriBest is a registered trademark of Viewlogic Systems, Inc. Viewlogic is a registered trademark of Viewlogic Systems, Inc. Synopsys in Systems, Inc. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out

services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

Copyright © 2001 Altera Corporation. All rights reserved.

I.S. EN ISO 9001

