Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 88 | | Number of Logic Elements/Cells | 880 | | Total RAM Bits | - | | Number of I/O | 102 | | Number of Gates | 10000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf6010atc144-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### ...and More Features - Powerful I/O pins - Individual tri-state output enable control for each pin - Programmable output slew-rate control to reduce switching noise - Fast path from register to I/O pin for fast clock-to-output time - Flexible interconnect - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions) - Dedicated cascade chain that implements high-speed, high-fanin logic functions (automatically used by software tools and megafunctions) - Tri-state emulation that implements internal tri-state networks - Four low-skew global paths for clock, clear, preset, or logic signals - Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 - Flexible package options - Available in a variety of packages with 100 to 256 pins, including the innovative FineLine BGA<sup>TM</sup> packages (see Table 2) - SameFrame<sup>TM</sup> pin-compatibility (with other FLEX® 6000 devices) across device densities and pin counts - Thin quad flat pack (TQFP), plastic quad flat pack (PQFP), and ball-grid array (BGA) packages (see Table 2) - Footprint- and pin-compatibility with other FLEX 6000 devices in the same package - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, the library of parameterized modules (LPM), Verilog HDL, VHDL, DesignWare components, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic | Table 2. FLEX 6000 Package Options & I/O Pin Count | | | | | | | | | |----------------------------------------------------|-----------------|-------------------------|-----------------|-----------------|-----------------|----------------|-------------------------|--| | Device | 100-Pin<br>TQFP | 100-Pin<br>FineLine BGA | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP | 256-Pin<br>BGA | 256-pin<br>FineLine BGA | | | EPF6010A | 71 | | 102 | | | | | | | EPF6016 | | | 117 | 171 | 199 | 204 | | | | EPF6016A | 81 | 81 | 117 | 171 | | | 171 | | | EPF6024A | | | 117 | 171 | 199 | 218 | 219 | | # Functional Description The FLEX 6000 OptiFLEX architecture consists of logic elements (LEs). Each LE includes a 4-input look-up table (LUT), which can implement any 4-input function, a register, and dedicated paths for carry and cascade chain functions. Because each LE contains a register, a design can be easily pipelined without consuming more LEs. The specified gate count for FLEX 6000 devices includes all LUTs and registers. LEs are combined into groups called logic array blocks (LABs); each LAB contains 10 LEs. The Altera software automatically places related LEs into the same LAB, minimizing the number of required interconnects. Each LAB can implement a medium-sized block of logic, such as a counter or multiplexer. Signal interconnections within FLEX 6000 devices—and to and from device pins—are provided via the routing structure of the FastTrack Interconnect. The routing structure is a series of fast, continuous row and column channels that run the entire length and width of the device. Any LE or pin can feed or be fed by any other LE or pin via the FastTrack Interconnect. See "FastTrack Interconnect" on page 17 of this data sheet for more information. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer. Each IOE is placed next to an LAB, where it can be driven by the local interconnect of that LAB. This feature allows fast clock-to-output times of less than 8 ns when a pin is driven by any of the 10 LEs in the adjacent LAB. Also, any LE can drive any pin via the row and column interconnect. I/O pins can drive the LE registers via the row and column interconnect, providing setup times as low as 2 ns and hold times of 0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, and tri-state buffers. Figure 1 shows a block diagram of the FLEX 6000 OptiFLEX architecture. Each group of ten LEs is combined into an LAB, and the LABs are arranged into rows and columns. The LABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each FastTrack Interconnect row and column. The interleaved LAB structure—an innovative feature of the FLEX 6000 architecture—allows each LAB to drive two local interconnects. This feature minimizes the use of the FastTrack Interconnect, providing higher performance. An LAB can drive 20 LEs in adjacent LABs via the local interconnect, which maximizes fitting flexibility while minimizing die size. See Figure 2. Figure 2. Logic Array Block In most designs, the registers only use global clock and clear signals. However, in some cases, other clock or asynchronous clear signals are needed. In addition, counters may also have synchronous clear or load signals. In a design that uses non-global clock and clear signals, inputs from the first LE in an LAB are re-routed to drive the control signals for that LAB. See Figure 3. Figure 3. LAB Control Signals #### **Logic Element** An LE, the smallest unit of logic in the FLEX 6000 architecture, has a compact size that provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. An LE contains a programmable flipflop, carry and cascade chains. Additionally, each LE drives both the local and the FastTrack Interconnect. See Figure 4. Figure 6. Cascade Chain Operation #### LE Operating Modes The FLEX 6000 LE can operate in one of the following three modes: - Normal mode - Arithmetic mode - Counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, synchronous clear, and synchronous load control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions to use an LE operating mode for optimal performance. Figure 7 shows the LE operating modes. #### **Normal Mode** The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a 4-input LUT. The Altera software automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. #### Arithmetic Mode The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a 3-input function; the other generates a carry output. As shown in Figure 7, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. The Altera software implements logic functions to use the arithmetic mode automatically where appropriate; the designer does not have to decide how the carry chain will be used. #### **Counter Mode** The counter mode offers counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in a LAB use counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. In addition, the Altera software automatically places registers that are not in the counter into other LABs. The counter mode uses two 3-input LUTs: one generates the counter data and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load will override any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. Either the counter enable or the up/down control may be used for a given counter. Moreover, the synchronous load can be used as a count enable by routing the register output into the data input automatically when requested by the designer. The second LE of each LAB has a special function for counter mode; the carry-in of the LE can be driven by a fast feedback path from the register. This function gives a faster counter speed for counter carry chains starting in the second LE of an LAB. The Altera software implements functions to use the counter mode automatically where appropriate. The designer does not have to decide how the carry chain will be used. #### Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. #### Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the LAB-wide signals LABCTRL1 and LABCTRL2. The LE register has an asynchronous clear that can implement an asynchronous preset. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear or preset. Because the clear and preset functions are active-low, the Altera software automatically assigns a logic high to an unused clear or preset signal. The clear and preset logic is implemented in either the asynchronous clear or asynchronous preset mode, which is chosen during design entry (see Figure 8). Table 5 summarizes the FastTrack Interconnect resources available in each FLEX 6000 device. | Table 5. FLEX 6000 FastTrack Interconnect Resources | | | | | | | |-----------------------------------------------------|------|---------------------|---------|------------------------|--|--| | Device | Rows | Channels per<br>Row | Columns | Channels per<br>Column | | | | EPF6010A | 4 | 144 | 22 | 20 | | | | EPF6016<br>EPF6016A | 6 | 144 | 22 | 20 | | | | EPF6024A | 7 | 186 | 28 | 30 | | | In addition to general-purpose I/O pins, FLEX 6000 devices have four dedicated input pins that provide low-skew signal distribution across the device. These four inputs can be used for global clock and asynchronous clear control signals. These signals are available as control signals for all LEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. Using dedicated inputs to route data signals provides a fast path for high fan-out signals. The local interconnect from LABs located at either end of two rows can drive a global control signal. For instance, in an EPF6016 device, LABs C1, D1, C22, and D22 can all drive global control signals. When an LE drives a global control signal, the dedicated input pin that drives that signal cannot be used. Any LE in the device can drive a global control signal by driving the FastTrack Interconnect into the appropriate LAB. To minimize delay, however, the Altera software places the driving LE in the appropriate LAB. The LE-driving-global signal feature is optimized for speed for control signals; regular data signals are better routed on the FastTrack Interconnect and do not receive any advantage from being routed on global signals. This LE-driving-global control signal feature is controlled by the designer and is not used automatically by the Altera software. See Figure 11. Figure 11. Global Clock & Clear Distribution Note (1) #### Notes: - The global clock and clear distribution signals are shown for EPF6016 and EPF6016A devices. In EPF6010A devices, LABs in rows B and C drive global signals. In EPF6024A devices, LABs in rows C and E drive global signals. The local interconnect from LABs C1 and D1 can drive two global control signals on the left side. - (2) - Global signals drive into every LAB as clock, asynchronous clear, preset, and data signals. (3) - The local interconnect from LABs C22 and D22 can drive two global control signals on the right side. Each IOE drives a row or column interconnect when used as an input or bidirectional pin. A row IOE can drive up to six row lines; a column IOE can drive up to two column lines. The input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time. Figure 13 shows how an IOE connects to a row interconnect, and Figure 14 shows how an IOE connects to a column interconnect. Figure 13. IOE Connection to Row Interconnect Figure 15. SameFrame Pin-Out Example Table 6 lists the 3.3-V FLEX 6000 devices with the Same Frame pin-out feature. | Table 6. 3.3-V FLEX 6000 Devices with SameFrame Pin-Outs | | | | | | | |----------------------------------------------------------|---|---|--|--|--|--| | Device 100-Pin FineLine BGA 256-Pin FineLine BG | | | | | | | | EPF6016A | V | v | | | | | | EPF6024A | | V | | | | | # Output Configuration This section discusses slew-rate control, the MultiVolt I/O interface, power sequencing, and hot-socketing for FLEX 6000 devices. #### **Slew-Rate Control** The output buffer in each IOE has an adjustable output slew-rate that can be configured for low-noise or high-speed performance. A slower slew-rate reduces system noise and adds a maximum delay of 6.8 ns. The fast slew-rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew-rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slew-rate setting affects only the falling edge of the output. Open-drain output pins on 5.0-V or 3.3-V FLEX 6000 devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. Output pins on 5.0-V FLEX 6000 devices with $V_{CCIO}$ = 3.3 V or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain. #### **Power Sequencing & Hot-Socketing** Because FLEX 6000 family devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{CCIO}$ and $\rm V_{CCINT}$ power planes can be powered in any order. Signals can be driven into 3.3-V FLEX 6000 devices before and during power up without damaging the device. Additionally, FLEX 6000 devices do not drive out during power up. Once operating conditions are reached, FLEX 6000 devices operate as specified by the user. ### IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 6000 devices provide JTAG BST circuitry that comply with the IEEE Std. 1149.1-1990 specification. Table 8 shows JTAG instructions for FLEX 6000 devices. JTAG BST can be performed before or after configuration, but not during configuration (except when you disable JTAG support in user mode). See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG BST circuitry. | Table 8. FLEX 6000 JTAG Instructions | | | | | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | JTAG Instruction | Description | | | | | SAMPLE/PRELOAD | Allows a snapshot of the signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. | | | | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test result at the input pins. | | | | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through the selected device to adjacent devices during normal device operation. | | | | The instruction register length for FLEX 6000 devices is three bits. Table 9 shows the boundary-scan register length for FLEX 6000 devices. | Table 9. FLEX 6000 Device Boundary-Scan Register Length | | | | | | |---------------------------------------------------------|-----|--|--|--|--| | Device Boundary-Scan Register Lengt | | | | | | | EPF6010A | 522 | | | | | | EPF6016 | 621 | | | | | | EPF6016A | 522 | | | | | | EPF6024A | 666 | | | | | FLEX 6000 devices include a weak pull-up on JTAG pins. See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information. Figure 16 shows the timing requirements for the JTAG signals. Table 10 shows the JTAG timing parameters and values for FLEX 6000 devices. | Table 1 | 3. FLEX 6000 5.0-V Device D | C Operating Conditions Notes (5 | ), (6) | | | | |------------------|------------------------------------------|--------------------------------------------------------------|-------------------------|-----|--------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IH</sub> | High-level input voltage | | 2.0 | | V <sub>CCINT</sub> + 0.5 | ٧ | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.8 | V | | V <sub>OH</sub> | 5.0-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V } (7)$ | 2.4 | | | ٧ | | | 3.3-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | 2.4 | | | ٧ | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> - 0.2 | | | ٧ | | V <sub>OL</sub> | 5.0-V low-level TTL output voltage | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 4.75 V (8) | | | 0.45 | ٧ | | | 3.3-V low-level TTL output voltage | $I_{OL}$ = 8 mA DC, $V_{CCIO}$ = 3.00 V (8) | | | 0.45 | ٧ | | | 3.3-V low-level CMOS output voltage | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ | | | 0.2 | ٧ | | I <sub>I</sub> | Input pin leakage current | V <sub>I</sub> = V <sub>CC</sub> or ground (8) | -10 | | 10 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | V <sub>O</sub> = V <sub>CC</sub> or ground (8) | -40 | | 40 | μΑ | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load | | 0.5 | 5 | mA | | Table 1 | Table 14. FLEX 6000 5.0-V Device CapacitanceNote (9) | | | | | | | | |--------------------|------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | C <sub>IN</sub> | Input capacitance for I/O pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | | C <sub>INCLK</sub> | Input capacitance for dedicated input | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum V<sub>CC</sub> rise time to 100 ms. V<sub>CC</sub> must rise monotonically. (5) Typical values are for T<sub>A</sub> = 25° C and V<sub>CC</sub> = 5.0 V. (6) These values are specified under the FLEX 6000 Recommended Operating Conditions shown in Table 12 on page 31. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current. - (8) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (9) Capacitance is sample-tested only. Figure 19. FLEX 6000 Timing Model Tables 19 through 21 describe the FLEX 6000 internal timing microparameters, which are expressed as worst-case values. Using hand calculations, these parameters can be used to estimate design performance. However, before committing designs to silicon, actual worst-case performance should be modeled using timing simulation and timing analysis. Tables 22 and 23 describe FLEX 6000 external timing parameters. | Symbol | Parameter | Conditions | |-----------------------------|-----------------------------------------------------------------------------------------|------------| | t <sub>REG_TO_REG</sub> | LUT delay for LE register feedback in carry chain | | | t <sub>CASC_TO_REG</sub> | Cascade-in to register delay | | | t <sub>CARRY_TO_REG</sub> | Carry-in to register delay | | | t <sub>DATA_TO_REG</sub> | LE input to register delay | | | t <sub>CASC_TO_OUT</sub> | Cascade-in to LE output delay | | | t <sub>CARRY_TO_OUT</sub> | Carry-in to LE output delay | | | t <sub>DATA_TO_OUT</sub> | LE input to LE output delay | | | t <sub>REG_TO_OUT</sub> | Register output to LE output delay | | | t <sub>SU</sub> | LE register setup time before clock; LE register recovery time after asynchronous clear | | | t <sub>H</sub> | LE register hold time after clock | | | $t_{CO}$ | LE register clock-to-output delay | | | t <sub>CLR</sub> | LE register clear delay | | | $t_C$ | LE register control signal delay | | | t <sub>LD_CLR</sub> | Synchronous load or clear delay in counter mode | | | t <sub>CARRY_TO_CARRY</sub> | Carry-in to carry-out delay | | | t <sub>REG_TO_CARRY</sub> | Register output to carry-out delay | | | t <sub>DATA_TO_CARRY</sub> | LE input to carry-out delay | | | t <sub>CARRY_TO_CASC</sub> | Carry-in to cascade-out delay | | | t <sub>CASC_TO_CASC</sub> | Cascade-in to cascade-out delay | | | t <sub>REG_TO_CASC</sub> | Register-out to cascade-out delay | | | t <sub>DATA_TO_CASC</sub> | LE input to cascade-out delay | | | t <sub>CH</sub> | LE register clock high time | | | $t_{CL}$ | LE register clock low time | | | | + | - | | Parameter | | | Speed | Grade | | | Unit | |-----------------------|-----|-----|-------|-------|-----|-----|------| | | - | 1 | -2 | | -3 | | 1 | | | Min | Max | Min | Max | Min | Max | | | t <sub>LOCAL</sub> | | 0.7 | | 0.7 | | 1.0 | ns | | t <sub>ROW</sub> | | 2.9 | | 3.2 | | 3.2 | ns | | t <sub>COL</sub> | | 1.2 | | 1.3 | | 1.4 | ns | | t <sub>DIN_D</sub> | | 5.4 | | 5.7 | | 6.4 | ns | | t <sub>DIN_C</sub> | | 4.3 | | 5.0 | | 6.1 | ns | | t<br>LEGLOBAL | | 2.6 | | 3.0 | | 3.7 | ns | | t <sub>LABCARRY</sub> | | 0.7 | | 0.8 | | 0.9 | ns | | t <sub>LABCASC</sub> | | 1.3 | | 1.4 | | 1.8 | ns | | Table 27. External Reference Timing Parameters for EPF6010A & EPF6016A Devices | | | | | | | | | | |--------------------------------------------------------------------------------|------------------------------|-----|------|-----|------|-----|------|----|--| | Parameter | Parameter Device Speed Grade | | | | | | Unit | | | | | | - | 1 | -2 | | -3 | | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>1</sub> | EPF6010A | | 37.6 | | 43.6 | | 53.7 | ns | | | | EPF6016A | | 38.0 | | 44.0 | | 54.1 | ns | | | Table 28. External Timing Parameters for EPF6010A & EPF6016A Devices | | | | | | | | | | |----------------------------------------------------------------------|-------------|-----|---------|-----|---------|------|----|--|--| | Parameter | Speed Grade | | | | | | | | | | | -1 | I | -2 | | -3 | | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>INSU</sub> | 2.1 (1) | | 2.4 (1) | | 3.3 (1) | | ns | | | | t <sub>INH</sub> | 0.2 (2) | | 0.3 (2) | | 0.1 (2) | | ns | | | | t <sub>оитсо</sub> | 2.0 | 7.1 | 2.0 | 8.2 | 2.0 | 10.1 | ns | | | #### Notes: Setup times are longer when the *Increase Input Delay* option is turned on. The setup time values are shown with the *Increase Input Delay* option turned off. Hold time is zero when the *Increase Input Delay* option is turned on. | Table 33. External Timing Parameters for EPF6016 Devices | | | | | | | | |----------------------------------------------------------|-----|-------------|-----|-----|----|--|--| | Parameter | | Speed Grade | | | | | | | | | -2 | | -3 | | | | | | Min | Max | Min | Max | | | | | t <sub>INSU</sub> | 3.2 | | 4.1 | | ns | | | | t <sub>INH</sub> | 0.0 | | 0.0 | | ns | | | | t <sub>оитсо</sub> | 2.0 | 7.9 | 2.0 | 9.9 | ns | | | Tables 34 through 38 show the timing information for EPF6024A devices. | Parameter | Speed Grade | | | | | | | | |-----------------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | - | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>REG_TO_REG</sub> | | 1.2 | | 1.3 | | 1.6 | ns | | | t <sub>CASC_TO_REG</sub> | | 0.7 | | 0.8 | | 1.0 | ns | | | t <sub>CARRY_TO_REG</sub> | | 1.6 | | 1.8 | | 2.2 | ns | | | t <sub>DATA_TO_REG</sub> | | 1.3 | | 1.4 | | 1.7 | ns | | | t <sub>CASC_TO_OUT</sub> | | 1.2 | | 1.3 | | 1.6 | ns | | | t <sub>CARRY_TO_OUT</sub> | | 2.0 | | 2.2 | | 2.6 | ns | | | t <sub>DATA_TO_OUT</sub> | | 1.8 | | 2.1 | | 2.6 | ns | | | t <sub>REG_TO_OUT</sub> | | 0.3 | | 0.3 | | 0.4 | ns | | | t <sub>SU</sub> | 0.9 | | 1.0 | | 1.2 | | ns | | | t <sub>H</sub> | 1.3 | | 1.4 | | 1.7 | | ns | | | $t_{CO}$ | | 0.2 | | 0.3 | | 0.3 | ns | | | t <sub>CLR</sub> | | 0.3 | | 0.3 | | 0.4 | ns | | | $t_C$ | | 1.9 | | 2.1 | | 2.5 | ns | | | t <sub>LD_CLR</sub> | | 1.9 | | 2.1 | | 2.5 | ns | | | t <sub>CARRY_TO_CARRY</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | | t <sub>REG_TO_CARRY</sub> | | 1.4 | | 1.6 | | 1.9 | ns | | | t <sub>DATA_TO_CARRY</sub> | | 1.3 | _ | 1.4 | _ | 1.7 | ns | | | t <sub>CARRY_TO_CASC</sub> | | 1.1 | | 1.2 | | 1.4 | ns | | | t <sub>CASC_TO_CASC</sub> | | 0.7 | | 0.8 | | 1.0 | ns | | | t <sub>REG_TO_CASC</sub> | | 1.4 | | 1.6 | | 1.9 | ns | | | t <sub>DATA_TO_CASC</sub> | | 1.0 | | 1.1 | | 1.3 | ns | | | t <sub>CH</sub> | 2.5 | | 3.0 | | 3.5 | | ns | | | t <sub>CL</sub> | 2.5 | | 3.0 | | 3.5 | | ns | | | Parameter | Speed Grade | | | | | | | | |-----------------------|-------------|-----|-----|------|-----|------|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>OD1</sub> | | 1.9 | | 2.1 | | 2.5 | ns | | | t <sub>OD2</sub> | | 4.0 | | 4.4 | | 5.3 | ns | | | t <sub>OD3</sub> | | 7.0 | | 7.8 | | 9.3 | ns | | | $t_{XZ}$ | | 4.3 | | 4.8 | | 5.8 | ns | | | $t_{XZ1}$ | | 4.3 | | 4.8 | | 5.8 | ns | | | t <sub>XZ2</sub> | | 6.4 | | 7.1 | | 8.6 | ns | | | t <sub>XZ3</sub> | | 9.4 | | 10.5 | | 12.6 | ns | | | IOE | | 0.5 | | 0.6 | | 0.7 | ns | | | İN | | 3.3 | | 3.7 | | 4.4 | ns | | | t <sub>IN DELAY</sub> | | 5.3 | | 5.9 | | 7.0 | ns | | | Parameter | Speed Grade | | | | | | | | |-----------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>LOCAL</sub> | | 0.8 | | 0.8 | | 1.1 | ns | | | t <sub>ROW</sub> | | 3.0 | | 3.1 | | 3.3 | ns | | | t <sub>COL</sub> | | 3.0 | | 3.2 | | 3.4 | ns | | | t <sub>DIN_D</sub> | | 5.4 | | 5.6 | | 6.2 | ns | | | t <sub>DIN_C</sub> | | 4.6 | | 5.1 | | 6.1 | ns | | | t <sub>LEGLOBAL</sub> | | 3.1 | | 3.5 | | 4.3 | ns | | | t <sub>LABCARRY</sub> | | 0.6 | | 0.7 | | 0.8 | ns | | | t <sub>LABCASC</sub> | | 0.3 | | 0.3 | | 0.4 | ns | | | Table 37. External Reference Timing Parameters for EPF6024A Devices | | | | | | | | |---------------------------------------------------------------------|-----|------------------|-----|------|-----|------|------| | Parameter | | Speed Grade Unit | | | | | Unit | | | - | 1 | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>1</sub> | | 45.0 | | 50.0 | | 60.0 | ns | #### **Operating Modes** The FLEX 6000 architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. This process of physically loading the SRAM data into a FLEX 6000 device is known as configuration. During initialization—a process that occurs immediately after configuration—the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. The configuration and initialization processes of a device are referred to as *command mode*; normal device operation is called *user mode*. SRAM configuration elements allow FLEX 6000 devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming usermode operation. The entire reconfiguration process requires less than 100 ms and is used to dynamically reconfigure an entire system. Also, in-field system upgrades can be performed by distributing new configuration files. #### **Configuration Schemes** The configuration data for a FLEX 6000 device can be loaded with one of three configuration schemes, which is chosen on the basis of the target application. An EPC1 or EPC1441 configuration device or intelligent controller can be used to control the configuration of a FLEX 6000 device, allowing automatic configuration on system power-up. Multiple FLEX 6000 devices can be configured in any of the three configuration schemes by connecting the configuration enable input (nCE) and configuration enable output (nCEO) pins on each device. Table 40 shows the data sources for each configuration scheme. | Table 40. Configuration Schemes | | | | | | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Configuration Scheme | Data Source | | | | | | Configuration device | EPC1 or EPC1441 configuration device | | | | | | Passive serial (PS) | BitBlaster <sup>TM</sup> , ByteBlasterMV <sup>TM</sup> , or MasterBlaster <sup>TM</sup> download cables, or serial data source | | | | | | Passive serial asynchronous (PSA) | BitBlaster, ByteBlasterMV, or MasterBlaster download cables, or serial data source | | | | |