



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 88                                                          |
| Number of Logic Elements/Cells | 880                                                         |
| Total RAM Bits                 | -                                                           |
| Number of I/O                  | 71                                                          |
| Number of Gates                | 10000                                                       |
| Voltage - Supply               | 3V ~ 3.6V                                                   |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                          |
| Package / Case                 | 100-TQFP                                                    |
| Supplier Device Package        | 100-TQFP (14x14)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf6010ati100-2n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ...and More Features

- Powerful I/O pins
  - Individual tri-state output enable control for each pin
  - Programmable output slew-rate control to reduce switching noise
  - Fast path from register to I/O pin for fast clock-to-output time
- Flexible interconnect
  - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fanin logic functions (automatically used by software tools and megafunctions)
  - Tri-state emulation that implements internal tri-state networks
  - Four low-skew global paths for clock, clear, preset, or logic signals
- Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800
- Flexible package options
  - Available in a variety of packages with 100 to 256 pins, including the innovative FineLine BGA<sup>TM</sup> packages (see Table 2)
  - SameFrame<sup>TM</sup> pin-compatibility (with other FLEX® 6000 devices) across device densities and pin counts
  - Thin quad flat pack (TQFP), plastic quad flat pack (PQFP), and ball-grid array (BGA) packages (see Table 2)
  - Footprint- and pin-compatibility with other FLEX 6000 devices in the same package
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, the library of parameterized modules (LPM), Verilog HDL, VHDL, DesignWare components, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

| Table 2. F | Table 2. FLEX 6000 Package Options & I/O Pin Count |                         |                 |                 |                 |                |                         |  |  |  |
|------------|----------------------------------------------------|-------------------------|-----------------|-----------------|-----------------|----------------|-------------------------|--|--|--|
| Device     | 100-Pin<br>TQFP                                    | 100-Pin<br>FineLine BGA | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP | 256-Pin<br>BGA | 256-pin<br>FineLine BGA |  |  |  |
| EPF6010A   | 71                                                 |                         | 102             |                 |                 |                |                         |  |  |  |
| EPF6016    |                                                    |                         | 117             | 171             | 199             | 204            |                         |  |  |  |
| EPF6016A   | 81                                                 | 81                      | 117             | 171             |                 |                | 171                     |  |  |  |
| EPF6024A   |                                                    |                         | 117             | 171             | 199             | 218            | 219                     |  |  |  |

Table 4 shows FLEX 6000 performance for more complex designs.

| Application                                                  | LEs Used |                   | Performance          |           |           |  |
|--------------------------------------------------------------|----------|-------------------|----------------------|-----------|-----------|--|
|                                                              |          | -1 Speed<br>Grade | -2 Speed Grade Grade |           |           |  |
| 8-bit, 16-tap parallel finite impulse response (FIR) filter  | 599      | 94                | 80                   | 72        | MSPS      |  |
| 8-bit, 512-point fast Fourier transform (FFT) function       | 1,182    | 75<br>63          | 89<br>53             | 109<br>43 | μS<br>MHz |  |
| a16450 universal asynchronous<br>receiver/transmitter (UART) | 487      | 36                | 30                   | 25        | MHz       |  |
| PCI bus target with zero wait states                         | 609      | 56                | 49                   | 42        | MHz       |  |

#### Note:

FLEX 6000 devices are supported by Altera development systems; a single, integrated package that offers schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development systems include DesignWare functions that are optimized for the FLEX 6000 architecture.

The Altera development system runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800.

**f** See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information.

<sup>(1)</sup> The applications in this table were created using Altera MegaCore<sup>TM</sup> functions.

# Functional Description

The FLEX 6000 OptiFLEX architecture consists of logic elements (LEs). Each LE includes a 4-input look-up table (LUT), which can implement any 4-input function, a register, and dedicated paths for carry and cascade chain functions. Because each LE contains a register, a design can be easily pipelined without consuming more LEs. The specified gate count for FLEX 6000 devices includes all LUTs and registers.

LEs are combined into groups called logic array blocks (LABs); each LAB contains 10 LEs. The Altera software automatically places related LEs into the same LAB, minimizing the number of required interconnects. Each LAB can implement a medium-sized block of logic, such as a counter or multiplexer.

Signal interconnections within FLEX 6000 devices—and to and from device pins—are provided via the routing structure of the FastTrack Interconnect. The routing structure is a series of fast, continuous row and column channels that run the entire length and width of the device. Any LE or pin can feed or be fed by any other LE or pin via the FastTrack Interconnect. See "FastTrack Interconnect" on page 17 of this data sheet for more information.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer. Each IOE is placed next to an LAB, where it can be driven by the local interconnect of that LAB. This feature allows fast clock-to-output times of less than 8 ns when a pin is driven by any of the 10 LEs in the adjacent LAB. Also, any LE can drive any pin via the row and column interconnect. I/O pins can drive the LE registers via the row and column interconnect, providing setup times as low as 2 ns and hold times of 0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, and tri-state buffers.

Figure 1 shows a block diagram of the FLEX 6000 OptiFLEX architecture. Each group of ten LEs is combined into an LAB, and the LABs are arranged into rows and columns. The LABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each FastTrack Interconnect row and column.

The interleaved LAB structure—an innovative feature of the FLEX 6000 architecture—allows each LAB to drive two local interconnects. This feature minimizes the use of the FastTrack Interconnect, providing higher performance. An LAB can drive 20 LEs in adjacent LABs via the local interconnect, which maximizes fitting flexibility while minimizing die size. See Figure 2.

Figure 2. Logic Array Block



In most designs, the registers only use global clock and clear signals. However, in some cases, other clock or asynchronous clear signals are needed. In addition, counters may also have synchronous clear or load signals. In a design that uses non-global clock and clear signals, inputs from the first LE in an LAB are re-routed to drive the control signals for that LAB. See Figure 3.

Figure 3. LAB Control Signals



# **Logic Element**

An LE, the smallest unit of logic in the FLEX 6000 architecture, has a compact size that provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. An LE contains a programmable flipflop, carry and cascade chains. Additionally, each LE drives both the local and the FastTrack Interconnect. See Figure 4.

Figure 6. Cascade Chain Operation



# LE Operating Modes

The FLEX 6000 LE can operate in one of the following three modes:

- Normal mode
- Arithmetic mode
- Counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, synchronous clear, and synchronous load control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions to use an LE operating mode for optimal performance.

Figure 7 shows the LE operating modes.

Figure 7. LE Operating Modes

# **Normal Mode**



#### **Arithmetic Mode**





# Notes:

- (1) The register feedback multiplexer is available on LE 2 of each LAB.
- (2) The data1 and data2 input signals can supply a clock enable, up or down control, or register feedback signals for all LEs other than the second LE in an LAB.
- (3) The LAB-wide synchronous clear and LAB-wide synchronous load affect all registers in an LAB.

Either the counter enable or the up/down control may be used for a given counter. Moreover, the synchronous load can be used as a count enable by routing the register output into the data input automatically when requested by the designer.

The second LE of each LAB has a special function for counter mode; the carry-in of the LE can be driven by a fast feedback path from the register. This function gives a faster counter speed for counter carry chains starting in the second LE of an LAB.

The Altera software implements functions to use the counter mode automatically where appropriate. The designer does not have to decide how the carry chain will be used.

#### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

### Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the LAB-wide signals LABCTRL1 and LABCTRL2. The LE register has an asynchronous clear that can implement an asynchronous preset. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear or preset. Because the clear and preset functions are active-low, the Altera software automatically assigns a logic high to an unused clear or preset signal. The clear and preset logic is implemented in either the asynchronous clear or asynchronous preset mode, which is chosen during design entry (see Figure 8).

Table 5 summarizes the FastTrack Interconnect resources available in each FLEX 6000 device.

| Table 5. FLEX 6000 FastTrack Interconnect Resources |      |                     |         |                        |  |  |  |
|-----------------------------------------------------|------|---------------------|---------|------------------------|--|--|--|
| Device                                              | Rows | Channels per<br>Row | Columns | Channels per<br>Column |  |  |  |
| EPF6010A                                            | 4    | 144                 | 22      | 20                     |  |  |  |
| EPF6016<br>EPF6016A                                 | 6    | 144                 | 22      | 20                     |  |  |  |
| EPF6024A                                            | 7    | 186                 | 28      | 30                     |  |  |  |

In addition to general-purpose I/O pins, FLEX 6000 devices have four dedicated input pins that provide low-skew signal distribution across the device. These four inputs can be used for global clock and asynchronous clear control signals. These signals are available as control signals for all LEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. Using dedicated inputs to route data signals provides a fast path for high fan-out signals.

The local interconnect from LABs located at either end of two rows can drive a global control signal. For instance, in an EPF6016 device, LABs C1, D1, C22, and D22 can all drive global control signals. When an LE drives a global control signal, the dedicated input pin that drives that signal cannot be used. Any LE in the device can drive a global control signal by driving the FastTrack Interconnect into the appropriate LAB. To minimize delay, however, the Altera software places the driving LE in the appropriate LAB. The LE-driving-global signal feature is optimized for speed for control signals; regular data signals are better routed on the FastTrack Interconnect and do not receive any advantage from being routed on global signals. This LE-driving-global control signal feature is controlled by the designer and is not used automatically by the Altera software. See Figure 11.



Figure 11. Global Clock & Clear Distribution Note (1)

#### Notes:

- The global clock and clear distribution signals are shown for EPF6016 and EPF6016A devices. In EPF6010A devices, LABs in rows B and C drive global signals. In EPF6024A devices, LABs in rows C and E drive global signals. The local interconnect from LABs C1 and D1 can drive two global control signals on the left side.
- (2)
- Global signals drive into every LAB as clock, asynchronous clear, preset, and data signals. (3)
- The local interconnect from LABs C22 and D22 can drive two global control signals on the right side.

Each IOE drives a row or column interconnect when used as an input or bidirectional pin. A row IOE can drive up to six row lines; a column IOE can drive up to two column lines. The input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time. Figure 13 shows how an IOE connects to a row interconnect, and Figure 14 shows how an IOE connects to a column interconnect.



Figure 13. IOE Connection to Row Interconnect

Each IOE can drive two column interconnect channels. Each IOE data and OE signal is driven to a local interconnect. IOE IOE FastFLEX I/O: An LE can drive a pin through a local interconnect for faster clock-to-output times. LAB Any LE can drive a pin through the row Column Interconnect and local interconnect. Row Interconnect

Figure 14. IOE Connection to Column Interconnect

# SameFrame Pin-Outs

3.3-V FLEX 6000 devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support an EPF6016A device in a 100-pin FineLine BGA package or an EPF6024A device in a 256-pin FineLine BGA package.

The Altera software packages provide support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software packages generate pin-outs describing how to lay out a board to take advantage of this migration (see Figure 15).

Figure 15. SameFrame Pin-Out Example



Table 6 lists the 3.3-V FLEX 6000 devices with the Same Frame pin-out feature.

| Table 6. 3.3-V FLEX 6000 Devices with SameFrame Pin-Outs |   |   |  |  |  |  |  |  |
|----------------------------------------------------------|---|---|--|--|--|--|--|--|
| Device 100-Pin FineLine BGA 256-Pin FineLine BGA         |   |   |  |  |  |  |  |  |
| EPF6016A                                                 | V | V |  |  |  |  |  |  |
| EPF6024A                                                 |   | V |  |  |  |  |  |  |

# Output Configuration

This section discusses slew-rate control, the MultiVolt I/O interface, power sequencing, and hot-socketing for FLEX 6000 devices.

### **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew-rate that can be configured for low-noise or high-speed performance. A slower slew-rate reduces system noise and adds a maximum delay of 6.8 ns. The fast slew-rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew-rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slew-rate setting affects only the falling edge of the output.

Figure 18 shows the typical output drive characteristics of 5.0-V and 3.3-V FLEX 6000 devices with 5.0-V, 3.3-V, and 2.5-V  $V_{\rm CCIO}$ . When  $V_{\rm CCIO}=5.0$  V on EPF6016 devices, the output driver is compliant with the *PCI Local Bus Specification, Revision* 2.2 for 5.0-V operation. When  $V_{\rm CCIO}=3.3$  V on the EPF6010A and EPF6016A devices, the output driver is compliant with the *PCI Local Bus Specification, Revision* 2.2 for 3.3-V operation.

Figure 18. Output Drive Characteristics



Figure 19. FLEX 6000 Timing Model



| Symbol                | Parameter                                                                                 | Conditions     |
|-----------------------|-------------------------------------------------------------------------------------------|----------------|
| t <sub>OD1</sub>      | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) |
| t <sub>OD2</sub>      | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage        | C1 = 35 pF (3) |
| t <sub>OD3</sub>      | Output buffer and pad delay, slow slew rate = on                                          | C1 = 35 pF (4) |
| $t_{XZ}$              | Output buffer disable delay                                                               | C1 = 5 pF      |
| t <sub>ZX1</sub>      | Output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub>  | C1 = 35 pF (2) |
| $t_{ZX2}$             | Output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage         | C1 = 35 pF (3) |
| t <sub>ZX3</sub>      | IOE output buffer enable delay, slow slew rate = on                                       | C1 = 35 pF (4) |
| t <sub>IOE</sub>      | Output enable control delay                                                               |                |
| t <sub>IN</sub>       | Input pad and buffer to FastTrack Interconnect delay                                      |                |
| t <sub>IN_DELAY</sub> | Input pad and buffer to FastTrack Interconnect delay with additional delay turned on      |                |

| Table 21. Int         | erconnect Timing Microparameters Note (1)                                                                            |            |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|------------|
| Symbol                | Parameter                                                                                                            | Conditions |
| t <sub>LOCAL</sub>    | LAB local interconnect delay                                                                                         |            |
| t <sub>ROW</sub>      | Row interconnect routing delay                                                                                       | (5)        |
| t <sub>COL</sub>      | Column interconnect routing delay                                                                                    | (5)        |
| t <sub>DIN_D</sub>    | Dedicated input to LE data delay                                                                                     | (5)        |
| t <sub>DIN_C</sub>    | Dedicated input to LE control delay                                                                                  |            |
| t <sub>LEGLOBAL</sub> | LE output to LE control via internally-generated global signal delay                                                 | (5)        |
| t <sub>LABCARRY</sub> | Routing delay for the carry-out of an LE driving the carry-in signal of a different LE in a different LAB            |            |
| t <sub>LABCASC</sub>  | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |

| Table 22. External Reference Timing Parameters |                                                                                      |            |  |  |
|------------------------------------------------|--------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                         | Parameter                                                                            | Conditions |  |  |
| t <sub>1</sub>                                 | Register-to-register test pattern                                                    | (6)        |  |  |
| t <sub>DRR</sub>                               | Register-to-register delay via 4 LEs, 3 row interconnects, and 4 local interconnects | (7)        |  |  |

| Table 23. External Timing Parameters |                                                                                 |            |  |  |  |  |
|--------------------------------------|---------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                               | Parameter                                                                       | Conditions |  |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at LE register                                     | (8)        |  |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at LE register                                      | (8)        |  |  |  |  |
| t <sub>оитсо</sub>                   | Clock-to-output delay with global clock with LE register using FastFLEX I/O pin | (8)        |  |  |  |  |

#### *Notes to tables:*

- Microparameters are timing delays contributed by individual architectural elements and cannot be measured explicitly.
- (2) Operating conditions:
  - $\hat{V_{CCIO}} = \widecheck{5}.0~V \pm 5\%$  for commercial use in 5.0-V FLEX 6000 devices.
  - $V_{CCIO} = 5.0 \text{ V} \pm 10\%$  for industrial use in 5.0-V FLEX 6000 devices.
  - $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial or industrial use in 3.3-V FLEX 6000 devices.
- (3) Operating conditions:
  - $\hat{V_{CCIO}} = 3.3 \text{ V} \pm 10\%$  for commercial or industrial use in 5.0-V FLEX 6000 devices.
  - $V_{CCIO}$  = 2.5 V ±0.2 V for commercial or industrial use in 3.3-V FLEX 6000 devices.
- (4) Operating conditions:
  - $V_{\text{CCIO}} = 2.5 \text{ V}, 3.3 \text{ V}, \text{ or } 5.0 \text{ V}.$
- (5) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (6) This timing parameter shows the delay of a register-to-register test pattern and is used to determine speed grades. There are 12 LEs, including source and destination registers. The row and column interconnects between the registers vary in length.
- 7) This timing parameter is shown for reference and is specified by characterization.
- (8) This timing parameter is specified by characterization.

Tables 24 through 28 show the timing information for EPF6010A and EPF6016A devices.

| Parameter                 | Speed Grade |     |     |     |     |     |    |  |
|---------------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                           | -1          |     | -2  |     | -3  |     | 1  |  |
|                           | Min         | Max | Min | Max | Min | Max |    |  |
| treg_to_reg               |             | 1.2 |     | 1.3 |     | 1.7 | ns |  |
| t <sub>CASC_TO_REG</sub>  |             | 0.9 |     | 1.0 |     | 1.2 | ns |  |
| t <sub>CARRY_TO_REG</sub> |             | 0.9 |     | 1.0 |     | 1.2 | ns |  |
| t <sub>DATA_TO_REG</sub>  |             | 1.1 |     | 1.2 |     | 1.5 | ns |  |
| t <sub>CASC_TO_OUT</sub>  |             | 1.3 |     | 1.4 |     | 1.8 | ns |  |
| t <sub>CARRY_TO_OUT</sub> |             | 1.6 |     | 1.8 |     | 2.3 | ns |  |
| <sup>t</sup> DATA_TO_OUT  |             | 1.7 |     | 2.0 |     | 2.5 | ns |  |
| t <sub>REG_TO_OUT</sub>   |             | 0.4 |     | 0.4 |     | 0.5 | ns |  |
| t <sub>SU</sub>           | 0.9         |     | 1.0 |     | 1.3 |     | ns |  |
| t <sub>H</sub>            | 1.4         |     | 1.7 |     | 2.1 |     | ns |  |

| Parameter             | Speed Grade |     |     |     |     |     |    |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                       | -           | 1   |     | 2   | -;  | 3   |    |  |
|                       | Min         | Max | Min | Max | Min | Max |    |  |
| t <sub>LOCAL</sub>    |             | 0.7 |     | 0.7 |     | 1.0 | ns |  |
| t <sub>ROW</sub>      |             | 2.9 |     | 3.2 |     | 3.2 | ns |  |
| t <sub>COL</sub>      |             | 1.2 |     | 1.3 |     | 1.4 | ns |  |
| t <sub>DIN_D</sub>    |             | 5.4 |     | 5.7 |     | 6.4 | ns |  |
| t <sub>DIN_C</sub>    |             | 4.3 |     | 5.0 |     | 6.1 | ns |  |
| t<br>LEGLOBAL         |             | 2.6 |     | 3.0 |     | 3.7 | ns |  |
| t <sub>LABCARRY</sub> |             | 0.7 |     | 0.8 |     | 0.9 | ns |  |
| t <sub>LABCASC</sub>  |             | 1.3 |     | 1.4 |     | 1.8 | ns |  |

| Table 27. External Reference Timing Parameters for EPF6010A & EPF6016A Devices |          |     |      |     |      |     |      |    |  |
|--------------------------------------------------------------------------------|----------|-----|------|-----|------|-----|------|----|--|
| Parameter Device Speed Grade                                                   |          |     |      |     |      |     | Unit |    |  |
|                                                                                |          | -   | 1    | -   | 2    | -   |      |    |  |
|                                                                                |          | Min | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>1</sub>                                                                 | EPF6010A |     | 37.6 |     | 43.6 |     | 53.7 | ns |  |
|                                                                                | EPF6016A |     | 38.0 |     | 44.0 |     | 54.1 | ns |  |

| Table 28. External Timing Parameters for EPF6010A & EPF6016A Devices |             |     |         |     |         |      |    |
|----------------------------------------------------------------------|-------------|-----|---------|-----|---------|------|----|
| Parameter                                                            | Speed Grade |     |         |     |         |      |    |
|                                                                      | -1          |     | -2      |     | -3      |      | 1  |
|                                                                      | Min         | Max | Min     | Max | Min     | Max  |    |
| t <sub>INSU</sub>                                                    | 2.1 (1)     |     | 2.4 (1) |     | 3.3 (1) |      | ns |
| t <sub>INH</sub>                                                     | 0.2 (2)     |     | 0.3 (2) |     | 0.1 (2) |      | ns |
| t <sub>оитсо</sub>                                                   | 2.0         | 7.1 | 2.0     | 8.2 | 2.0     | 10.1 | ns |

# Notes:

Setup times are longer when the *Increase Input Delay* option is turned on. The setup time values are shown with the *Increase Input Delay* option turned off.
Hold time is zero when the *Increase Input Delay* option is turned on.

| Table 33. External Timing Parameters for EPF6016 Devices |     |             |     |     |    |  |
|----------------------------------------------------------|-----|-------------|-----|-----|----|--|
| Parameter                                                |     | Speed Grade |     |     |    |  |
|                                                          |     | -2          |     | -3  |    |  |
|                                                          | Min | Max         | Min | Max |    |  |
| t <sub>INSU</sub>                                        | 3.2 |             | 4.1 |     | ns |  |
| t <sub>INH</sub>                                         | 0.0 |             | 0.0 |     | ns |  |
| toutco                                                   | 2.0 | 7.9         | 2.0 | 9.9 | ns |  |

Tables 34 through 38 show the timing information for EPF6024A devices.

| Parameter                   | Speed Grade |     |     |     |     |     |    |
|-----------------------------|-------------|-----|-----|-----|-----|-----|----|
|                             | -1          |     | -2  |     | -3  |     |    |
|                             | Min         | Max | Min | Max | Min | Max | 1  |
| t <sub>REG_TO_REG</sub>     |             | 1.2 |     | 1.3 |     | 1.6 | ns |
| t <sub>CASC_TO_REG</sub>    |             | 0.7 |     | 0.8 |     | 1.0 | ns |
| t <sub>CARRY_TO_REG</sub>   |             | 1.6 |     | 1.8 |     | 2.2 | ns |
| t <sub>DATA_TO_REG</sub>    |             | 1.3 |     | 1.4 |     | 1.7 | ns |
| t <sub>CASC_TO_OUT</sub>    |             | 1.2 |     | 1.3 |     | 1.6 | ns |
| t <sub>CARRY_TO_OUT</sub>   |             | 2.0 |     | 2.2 |     | 2.6 | ns |
| t <sub>DATA_TO_OUT</sub>    |             | 1.8 |     | 2.1 |     | 2.6 | ns |
| t <sub>REG_TO_OUT</sub>     |             | 0.3 |     | 0.3 |     | 0.4 | ns |
| t <sub>SU</sub>             | 0.9         |     | 1.0 |     | 1.2 |     | ns |
| t <sub>H</sub>              | 1.3         |     | 1.4 |     | 1.7 |     | ns |
| $t_{CO}$                    |             | 0.2 |     | 0.3 |     | 0.3 | ns |
| t <sub>CLR</sub>            |             | 0.3 |     | 0.3 |     | 0.4 | ns |
| $t_C$                       |             | 1.9 |     | 2.1 |     | 2.5 | ns |
| t <sub>LD_CLR</sub>         |             | 1.9 |     | 2.1 |     | 2.5 | ns |
| t <sub>CARRY_TO_CARRY</sub> |             | 0.2 |     | 0.2 |     | 0.3 | ns |
| t <sub>REG_TO_CARRY</sub>   |             | 1.4 |     | 1.6 |     | 1.9 | ns |
| t <sub>DATA_TO_CARRY</sub>  |             | 1.3 | _   | 1.4 | _   | 1.7 | ns |
| t <sub>CARRY_TO_CASC</sub>  |             | 1.1 |     | 1.2 |     | 1.4 | ns |
| t <sub>CASC_TO_CASC</sub>   |             | 0.7 |     | 0.8 |     | 1.0 | ns |
| t <sub>REG_TO_CASC</sub>    |             | 1.4 |     | 1.6 |     | 1.9 | ns |
| t <sub>DATA_TO_CASC</sub>   |             | 1.0 |     | 1.1 |     | 1.3 | ns |
| t <sub>CH</sub>             | 2.5         |     | 3.0 |     | 3.5 |     | ns |
| t <sub>CL</sub>             | 2.5         |     | 3.0 |     | 3.5 |     | ns |

| Table 38. External Timing Parameters for EPF6024A Devices |             |     |         |     |         |     |    |
|-----------------------------------------------------------|-------------|-----|---------|-----|---------|-----|----|
| Parameter                                                 | Speed Grade |     |         |     |         |     |    |
|                                                           | -1          |     | -2      |     | -3      |     |    |
|                                                           | Min         | Max | Min     | Max | Min     | Max |    |
| t <sub>INSU</sub>                                         | 2.0 (1)     |     | 2.2 (1) |     | 2.6 (1) |     | ns |
| t <sub>INH</sub>                                          | 0.2 (2)     |     | 0.2 (2) |     | 0.3 (2) |     | ns |
| t <sub>outco</sub>                                        | 2.0         | 7.4 | 2.0     | 8.2 | 2.0     | 9.9 | ns |

#### Notes:

- (1) Setup times are longer when the *Increase Input Delay* option is turned on. The setup time values are shown with the *Increase Input Delay* option turned off.
- (2) Hold time is zero when the *Increase Input Delay* option is turned on.

# Power Consumption

The supply power (P) for FLEX 6000 devices can be calculated with the following equations:

$$\begin{array}{ll} P &=& P_{INT} + P_{IO} \\ P &=& (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO} \end{array}$$

Typical  $I_{CCSTANDBY}$  values are shown as  $I_{CC0}$  in the "FLEX 6000 Device DC Operating Conditions" table on pages 31 and 33 of this data sheet. The  $I_{CCACTIVE}$  value depends on the switching frequency and the application logic. This value is based on the amount of current that each LE typically consumes. The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.

The I<sub>CCACTIVE</sub> value can be calculated with the following equation:

$$I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} \times \frac{\mu A}{MHz \times LE}$$

Where:

 $f_{MAX}$  = Maximum operating frequency in MHz

N = Total number of LEs used in a FLEX 6000 device  $tog_{LC}$  = Average percentage of LEs toggling at each clock

(typically 12.5%)

K = Constant, shown in Table 39

| Table 39. K Constant Values |         |  |  |  |
|-----------------------------|---------|--|--|--|
| Device                      | K Value |  |  |  |
| EPF6010A                    | 14      |  |  |  |
| EPF6016                     | 88      |  |  |  |
| EPF6016A                    | 14      |  |  |  |
| EPF6024A                    | 14      |  |  |  |