# E·XFL

# Intel - EPF6024ABC256-2 Datasheet



Welcome to E-XFL.COM

# Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

# Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 196                                                        |
| Number of Logic Elements/Cells | 1960                                                       |
| Total RAM Bits                 | -                                                          |
| Number of I/O                  | 218                                                        |
| Number of Gates                | 24000                                                      |
| Voltage - Supply               | 3V ~ 3.6V                                                  |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 256-BBGA                                                   |
| Supplier Device Package        | 256-BGA (27x27)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf6024abc256-2 |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# General The Altera® FLEX 6000 programmable logic device (PLD) family provides a low-cost alternative to high-volume gate array designs. FLEX 6000 Description devices are based on the OptiFLEX architecture, which minimizes die size while maintaining high performance and routability. The devices have reconfigurable SRAM elements, which give designers the flexibility to quickly change their designs during prototyping and design testing. Designers can also change functionality during operation via in-circuit reconfiguration. FLEX 6000 devices are reprogrammable, and they are 100% tested prior to shipment. As a result, designers are not required to generate test vectors for fault coverage purposes, allowing them to focus on simulation and design verification. In addition, the designer does not need to manage inventories of different gate array designs. FLEX 6000 devices are configured on the board for the specific functionality required. Table 3 shows FLEX 6000 performance for some common designs. All performance values shown were obtained using Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Application                                       | LEs Used | LEs Used Performance |                   |                   | Units |
|---------------------------------------------------|----------|----------------------|-------------------|-------------------|-------|
|                                                   |          | -1 Speed<br>Grade    | -2 Speed<br>Grade | -3 Speed<br>Grade |       |
| 16-bit loadable counter                           | 16       | 172                  | 153               | 133               | MHz   |
| 16-bit accumulator                                | 16       | 172                  | 153               | 133               | MHz   |
| 24-bit accumulator                                | 24       | 136                  | 123               | 108               | MHz   |
| 16-to-1 multiplexer (pin-to-pin) (1)              | 10       | 12.1                 | 13.4              | 16.6              | ns    |
| $16 \times 16$ multiplier with a 4-stage pipeline | 592      | 84                   | 67                | 58                | MHz   |

Note:

(1) This performance value is measured as a pin-to-pin delay.



FLEX 6000 devices provide four dedicated, global inputs that drive the control inputs of the flipflops to ensure efficient distribution of high-speed, low-skew control signals. These inputs use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect. These inputs can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device. The dedicated global routing structure is built into the device, eliminating the need to create a clock tree.

# **Logic Array Block**

An LAB consists of ten LEs, their associated carry and cascade chains, the LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure of the FLEX 6000 architecture, and facilitates efficient routing with optimum device utilization and high performance.

# Carry Chain

The carry chain provides a very fast (0.1 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 6000 architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Altera software during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains for the appropriate functions.

Because the first LE of each LAB can generate control signals for that LAB, the first LE in each LAB is not included in carry chains. In addition, the inputs of the first LE in each LAB may be used to generate synchronous clear and load enable signals for counters implemented with carry chains.

Carry chains longer than nine LEs are implemented automatically by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from an even-numbered LAB to another even-numbered LAB, or from an odd-numbered LAB to another odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the second LE of the third LAB in the row. In addition, the carry chain does not cross the middle of the row. For instance, in the EPF6016 device, the carry chain stops at the 11th LAB in a row and a new carry chain begins at the 12th LAB.

Figure 5 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. Although the register can be bypassed for simple adders, it can be used for an accumulator function. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the FastTrack Interconnect.

#### Normal Mode

The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a 4-input LUT. The Altera software automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal.

# Arithmetic Mode

The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a 3-input function; the other generates a carry output. As shown in Figure 7, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain.

The Altera software implements logic functions to use the arithmetic mode automatically where appropriate; the designer does not have to decide how the carry chain will be used.

### **Counter Mode**

The counter mode offers counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in a LAB use counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. In addition, the Altera software automatically places registers that are not in the counter into other LABs.

The counter mode uses two 3-input LUTs: one generates the counter data and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load will override any signal carried on the cascade chain. The synchronous clear overrides the synchronous load.



# Asynchronous Clear

The flipflop can be cleared by either LABCTRL1 or LABCTRL2.

#### **Asynchronous Preset**

An asynchronous preset is implemented with an asynchronous clear. The Altera software provides preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, this technique can be used when a register drives logic or drives a pin.

In addition to the two clear and preset modes, FLEX 6000 devices provide a chip-wide reset pin (DEV\_CLRn) that can reset all registers in the device. The option to use this pin is set in the Altera software before compilation. The chip-wide reset overrides all other control signals. Any register with an asynchronous preset will be preset when the chip-wide reset is asserted because of the inversion technique used to implement the asynchronous preset.

The Altera software can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses an additional three LEs per register.

# FastTrack Interconnect

In the FLEX 6000 OptiFLEX architecture, connections between LEs and device I/O pins are provided by the FastTrack Interconnect, a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even for complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

# I/O Elements

An IOE contains a bidirectional I/O buffer and a tri-state buffer. IOEs can be used as input, output, or bidirectional pins. An IOE receives its data signals from the adjacent local interconnect, which can be driven by a row or column interconnect (allowing any LE in the device to drive the IOE) or by an adjacent LE (allowing fast clock-to-output delays). A FastFLEX<sup>TM</sup> I/O pin is a row or column output pin that receives its data signals from the adjacent local interconnect driven by an adjacent LE. The IOE receives its output enable signal through the same path, allowing individual output enables for every pin and permitting emulation of open-drain buffers. The Altera Compiler uses programmable inversion to invert the data or output enable signals automatically where appropriate. Opendrain emulation is provided by driving the data input low and toggling the OE of each IOE. This emulation is possible because there is one OE per pin.

A chip-wide output enable feature allows the designer to disable all pins of the device by asserting one pin (DEV\_OE). This feature is useful during board debugging or testing.

Figure 12 shows the IOE block diagram.



# Figure 12. IOE Block Diagram

Any LE can drive a pin through the

row and local

interconnect.

Each IOE drives a row or column interconnect when used as an input or bidirectional pin. A row IOE can drive up to six row lines; a column IOE can drive up to two column lines. The input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time. Figure 13 shows how an IOE connects to a row interconnect, and Figure 14 shows how an IOE connects to a column interconnect.

IOE

•

•

IOE

FastFLEX I/O: An LE can drive a pin through the local interconnect for faster clock-to-output times.





LAB

Up to 10 IOEs are on either

side of a row. Each IOE can

channels, and each IOE data

and OE signal is driven by

the local interconnect.

drive up to six row



Table 6 lists the 3.3-V FLEX 6000 devices with the SameFrame pin-out feature.

| Table 6. 3.3-V FLEX 6000 Devices with SameFrame Pin-Outs |                      |                      |  |  |  |  |
|----------------------------------------------------------|----------------------|----------------------|--|--|--|--|
| Device                                                   | 100-Pin FineLine BGA | 256-Pin FineLine BGA |  |  |  |  |
| EPF6016A                                                 | V                    | V                    |  |  |  |  |
| EPF6024A                                                 |                      | v                    |  |  |  |  |

# Output Configuration

This section discusses slew-rate control, the MultiVolt I/O interface, power sequencing, and hot-socketing for FLEX 6000 devices.

# **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew-rate that can be configured for low-noise or high-speed performance. A slower slew-rate reduces system noise and adds a maximum delay of 6.8 ns. The fast slew-rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew-rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slew-rate setting affects only the falling edge of the output.

Open-drain output pins on 5.0-V or 3.3-V FLEX 6000 devices (with a pullup resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a V<sub>IH</sub> of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

Output pins on 5.0-V FLEX 6000 devices with  $V_{CCIO} = 3.3$  V or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain.

# Power Sequencing & Hot-Socketing

Because FLEX 6000 family devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into 3.3-V FLEX 6000 devices before and during power up without damaging the device. Additionally, FLEX 6000 devices do not drive out during power up. Once operating conditions are reached, FLEX 6000 devices operate as specified by the user.

IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

1

All FLEX 6000 devices provide JTAG BST circuitry that comply with the IEEE Std. 1149.1-1990 specification. Table 8 shows JTAG instructions for FLEX 6000 devices. JTAG BST can be performed before or after configuration, but not during configuration (except when you disable JTAG support in user mode).

See *Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)* for more information on JTAG BST circuitry.

| Table 8. FLEX 6000 JTAG Instructions |                                                                                                                                                                                                |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                    |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of the signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.           |  |  |  |
| EXTEST                               | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test result at the input pins.                          |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through the selected device to adjacent devices during normal device operation. |  |  |  |

| Symbol           | Parameter                                | Conditions                                                         | Min                     | Тур | Max                      | Unit |
|------------------|------------------------------------------|--------------------------------------------------------------------|-------------------------|-----|--------------------------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                                    | 2.0                     |     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub>  | Low-level input voltage                  |                                                                    | -0.5                    |     | 0.8                      | V    |
| V <sub>OH</sub>  | 5.0-V high-level TTL output voltage      | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (7)$         | 2.4                     |     |                          | V    |
|                  | 3.3-V high-level TTL output voltage      | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (7)$         | 2.4                     |     |                          | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)       | V <sub>CCIO</sub> - 0.2 |     |                          | V    |
| V <sub>OL</sub>  | 5.0-V low-level TTL output voltage       | $I_{OL} = 8 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (8)$          |                         |     | 0.45                     | V    |
|                  | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V (8)          |                         |     | 0.45                     | V    |
|                  | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(8)</i> |                         |     | 0.2                      | V    |
| I <sub>I</sub>   | Input pin leakage current                | $V_{I} = V_{CC}$ or ground (8)                                     | -10                     |     | 10                       | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_{O} = V_{CC}$ or ground (8)                                     | -40                     |     | 40                       | μΑ   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>1</sub> = ground, no load                                   |                         | 0.5 | 5                        | mA   |

| Table 1          | Table 14. FLEX 6000 5.0-V Device CapacitanceNote (9) |                                     |     |     |      |  |
|------------------|------------------------------------------------------|-------------------------------------|-----|-----|------|--|
| Symbol           | Parameter                                            | Conditions                          | Min | Max | Unit |  |
| C <sub>IN</sub>  | Input capacitance for I/O pin                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |
| CINCLK           | Input capacitance for dedicated input                | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |
| C <sub>OUT</sub> | Output capacitance                                   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |

# Notes to tables:

- (3) Numbers in parentheses are for industrial-temperature-range devices.

- (d) Naximum V<sub>CC</sub> rise time to 100 ms. V<sub>CC</sub> must rise monotonically.
  (f) Typical values are for T<sub>A</sub> = 25° C and V<sub>CC</sub> = 5.0 V.
  (g) These values are specified under the FLEX 6000 Recommended Operating Conditions shown in Table 12 on page 31. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (7)
- (8) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (9) Capacitance is sample-tested only.

See the Operating Requirements for Altera Devices Data Sheet. (1)

Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns. (2)

| Symbol           | Parameter                                | Conditions                                                         | Min                     | Тур | Мах  | Unit |
|------------------|------------------------------------------|--------------------------------------------------------------------|-------------------------|-----|------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                                    | 1.7                     |     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                  |                                                                    | -0.5                    |     | 0.8  | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (7)$         | 2.4                     |     |      | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)       | V <sub>CCIO</sub> – 0.2 |     |      | V    |
|                  | 2.5-V high-level output voltage          | $I_{OH} = -100 \ \mu A \ DC, \ V_{CCIO} = 2.30 \ V \ (7)$          | 2.1                     |     |      | V    |
|                  |                                          | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)         | 2.0                     |     |      | V    |
|                  |                                          | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)         | 1.7                     |     |      | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(8)</i>   |                         |     | 0.45 | V    |
|                  | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(8)</i> |                         |     | 0.2  | V    |
|                  | 2.5-V low-level output voltage           | I <sub>OL</sub> = 100 μA DC, V <sub>CCIO</sub> = 2.30 V <i>(8)</i> |                         |     | 0.2  | V    |
|                  |                                          | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (8)          |                         |     | 0.4  | V    |
|                  |                                          | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (8)          |                         |     | 0.7  | V    |
| I <sub>I</sub>   | Input pin leakage current                | $V_1 = 5.3 V$ to ground (8)                                        | -10                     |     | 10   | μA   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_{O} = 5.3 V$ to ground (8)                                      | -10                     |     | 10   | μA   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                                   |                         | 0.5 | 5    | mA   |

| Table 1          | Table 18. FLEX 6000 3.3-V Device CapacitanceNote (9) |                                     |     |     |      |  |
|------------------|------------------------------------------------------|-------------------------------------|-----|-----|------|--|
| Symbol           | Parameter                                            | Conditions                          | Min | Max | Unit |  |
| C <sub>IN</sub>  | Input capacitance for I/O pin                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |
| CINCLK           | Input capacitance for dedicated input                | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |
| C <sub>OUT</sub> | Output capacitance                                   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |

Notes to tables:

- 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
  (3) Numbers in parentheses are for industrial-temperature-range devices.
  (4) Maximum V<sub>CC</sub> rise time is 100 ms. V<sub>CC</sub> must rise monotonically.
  (5) Typical values are for T<sub>A</sub> = 25° C and V<sub>CC</sub> = 3.3 V.
  (6) These values are specified under Table 16 on page 33.
  (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
  (8) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
  (9) Capacitance is cample-tested only.

(9) Capacitance is sample-tested only.

See the Operating Requirements for Altera Devices Data Sheet.
 The minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.

Figure 18 shows the typical output drive characteristics of 5.0-V and 3.3-V FLEX 6000 devices with 5.0-V, 3.3-V, and 2.5-V V<sub>CCIO</sub>. When V<sub>CCIO</sub> = 5.0 V on EPF6016 devices, the output driver is compliant with the **PCI Local Bus Specification, Revision 2.2** for 5.0-V operation. When V<sub>CCIO</sub> = 3.3 V on the EPF6010A and EPF6016A devices, the output driver is compliant with the **PCI Local Bus Specification, Revision 2.2** for 3.3-V operation.



Tables 19 through 21 describe the FLEX 6000 internal timing microparameters, which are expressed as worst-case values. Using hand calculations, these parameters can be used to estimate design performance. However, before committing designs to silicon, actual worst-case performance should be modeled using timing simulation and timing analysis. Tables 22 and 23 describe FLEX 6000 external timing parameters.

| Symbol                      | Parameter                                                                                  | Conditions |  |
|-----------------------------|--------------------------------------------------------------------------------------------|------------|--|
| t <sub>REG_TO_REG</sub>     | LUT delay for LE register feedback in carry chain                                          |            |  |
| t <sub>CASC_TO_REG</sub>    | Cascade-in to register delay                                                               |            |  |
| t <sub>CARRY_</sub> TO_REG  | Carry-in to register delay                                                                 |            |  |
| t <sub>DATA_</sub> TO_REG   | LE input to register delay                                                                 |            |  |
| t <sub>CASC_TO_OUT</sub>    | Cascade-in to LE output delay                                                              |            |  |
| t <sub>CARRY_</sub> TO_OUT  | Carry-in to LE output delay                                                                |            |  |
| t <sub>DATA_TO_OUT</sub>    | LE input to LE output delay                                                                |            |  |
| t <sub>REG_TO_OUT</sub>     | Register output to LE output delay                                                         |            |  |
| t <sub>SU</sub>             | LE register setup time before clock; LE register recovery time after<br>asynchronous clear |            |  |
| t <sub>H</sub>              | LE register hold time after clock                                                          |            |  |
| t <sub>CO</sub>             | LE register clock-to-output delay                                                          |            |  |
| t <sub>CLR</sub>            | LE register clear delay                                                                    |            |  |
| t <sub>C</sub>              | LE register control signal delay                                                           |            |  |
| t <sub>LD_CLR</sub>         | Synchronous load or clear delay in counter mode                                            |            |  |
| t <sub>CARRY_TO_CARRY</sub> | Carry-in to carry-out delay                                                                |            |  |
| t <sub>REG_TO_CARRY</sub>   | Register output to carry-out delay                                                         |            |  |
| t <sub>DATA_TO_CARRY</sub>  | LE input to carry-out delay                                                                |            |  |
| t <sub>CARRY_</sub> TO_CASC | Carry-in to cascade-out delay                                                              |            |  |
| t <sub>CASC_TO_CASC</sub>   | Cascade-in to cascade-out delay                                                            |            |  |
| t <sub>REG_TO_CASC</sub>    | Register-out to cascade-out delay                                                          |            |  |
| t <sub>DATA_TO_CASC</sub>   | LE input to cascade-out delay                                                              |            |  |
| t <sub>CH</sub>             | LE register clock high time                                                                |            |  |
| t <sub>CL</sub>             | LE register clock low time                                                                 |            |  |
|                             | •                                                                                          |            |  |

| Table 23. Ext      | Table 23. External Timing Parameters                                            |            |  |  |  |
|--------------------|---------------------------------------------------------------------------------|------------|--|--|--|
| Symbol             | Parameter                                                                       | Conditions |  |  |  |
| t <sub>INSU</sub>  | Setup time with global clock at LE register                                     | (8)        |  |  |  |
| t <sub>INH</sub>   | Hold time with global clock at LE register                                      | (8)        |  |  |  |
| t <sub>оитсо</sub> | Clock-to-output delay with global clock with LE register using FastFLEX I/O pin | (8)        |  |  |  |

#### Notes to tables:

- Microparameters are timing delays contributed by individual architectural elements and cannot be measured explicitly.
- (2) Operating conditions: V<sub>CCIO</sub> = 5.0 V ±5% for commercial use in 5.0-V FLEX 6000 devices. V<sub>CCIO</sub> = 5.0 V ±10% for industrial use in 5.0-V FLEX 6000 devices. V<sub>CCIO</sub> = 3.3 V ±10% for commercial or industrial use in 3.3-V FLEX 6000 devices.
  (3) Operating conditions:
- $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial or industrial use in 5.0-V FLEX 6000 devices.  $V_{CCIO} = 2.5 \text{ V} \pm 0.2 \text{ V}$  for commercial or industrial use in 3.3-V FLEX 6000 devices.
- (4) Operating conditions:  $V_{CCIO} = 2.5 \text{ V}, 3.3 \text{ V}, \text{ or } 5.0 \text{ V}.$
- (5) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (6) This timing parameter shows the delay of a register-to-register test pattern and is used to determine speed grades. There are 12 LEs, including source and destination registers. The row and column interconnects between the registers vary in length.
- (7) This timing parameter is shown for reference and is specified by characterization.
- (8) This timing parameter is specified by characterization.

# Tables 24 through 28 show the timing information for EPF6010A and EPF6016A devices.

| Parameter                 | Speed Grade |     |     |     |     |     |    |
|---------------------------|-------------|-----|-----|-----|-----|-----|----|
|                           | -           | 1   | -   | 2   | -   | 3   |    |
|                           | Min         | Max | Min | Max | Min | Мах |    |
| <sup>t</sup> REG_TO_REG   |             | 1.2 |     | 1.3 |     | 1.7 | ns |
| <sup>t</sup> CASC_TO_REG  |             | 0.9 |     | 1.0 |     | 1.2 | ns |
| <sup>t</sup> CARRY_TO_REG |             | 0.9 |     | 1.0 |     | 1.2 | ns |
| <sup>t</sup> DATA_TO_REG  |             | 1.1 |     | 1.2 |     | 1.5 | ns |
| <sup>t</sup> CASC_TO_OUT  |             | 1.3 |     | 1.4 |     | 1.8 | ns |
| <sup>t</sup> CARRY_TO_OUT |             | 1.6 |     | 1.8 |     | 2.3 | ns |
| <sup>t</sup> DATA_TO_OUT  |             | 1.7 |     | 2.0 |     | 2.5 | ns |
| <sup>t</sup> REG_TO_OUT   |             | 0.4 |     | 0.4 |     | 0.5 | ns |
| tsu                       | 0.9         |     | 1.0 |     | 1.3 |     | ns |
| t <sub>H</sub>            | 1.4         |     | 1.7 |     | 2.1 |     | ns |

| Parameter             | Speed Grade |     |     |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|----|--|--|
|                       | -           | 1   | -   | -2  |     | 3   | 1  |  |  |
|                       | Min         | Max | Min | Max | Min | Мах |    |  |  |
| t <sub>LOCAL</sub>    |             | 0.7 |     | 0.7 |     | 1.0 | ns |  |  |
| t <sub>ROW</sub>      |             | 2.9 |     | 3.2 |     | 3.2 | ns |  |  |
| t <sub>COL</sub>      |             | 1.2 |     | 1.3 |     | 1.4 | ns |  |  |
| t <sub>DIN_D</sub>    |             | 5.4 |     | 5.7 |     | 6.4 | ns |  |  |
| тс                    |             | 4.3 |     | 5.0 |     | 6.1 | ns |  |  |
| t<br>LEGLOBAL         |             | 2.6 |     | 3.0 |     | 3.7 | ns |  |  |
| t <sub>LABCARRY</sub> |             | 0.7 |     | 0.8 |     | 0.9 | ns |  |  |
| t <sub>LABCASC</sub>  |             | 1.3 |     | 1.4 |     | 1.8 | ns |  |  |

| Table 27. Ex   | xternal Refere | nce Timing  | Parameters | for EPF601 | 10A & EPF60 | 16A Devices | 5    |    |  |
|----------------|----------------|-------------|------------|------------|-------------|-------------|------|----|--|
| Parameter      | Device         | Speed Grade |            |            |             |             |      |    |  |
|                |                | -           | 1          | -          | 2           | -           | 3    |    |  |
|                |                | Min         | Max        | Min        | Мах         | Min         | Max  |    |  |
| t <sub>1</sub> | EPF6010A       |             | 37.6       |            | 43.6        |             | 53.7 | ns |  |
|                | EPF6016A       |             | 38.0       |            | 44.0        |             | 54.1 | ns |  |

| Parameter         | Speed Grade    |     |                |     |                |      |    |  |
|-------------------|----------------|-----|----------------|-----|----------------|------|----|--|
|                   | -1             |     | -2             |     | -3             |      |    |  |
|                   | Min            | Max | Min            | Max | Min            | Max  |    |  |
| t <sub>INSU</sub> | 2.1 (1)        |     | 2.4 (1)        |     | 3.3 (1)        |      | ns |  |
| t <sub>INH</sub>  | 0.2 <i>(2)</i> |     | 0.3 <i>(2)</i> |     | 0.1 <i>(2)</i> |      | ns |  |
| tоитсо            | 2.0            | 7.1 | 2.0            | 8.2 | 2.0            | 10.1 | ns |  |

Notes:

Setup times are longer when the *Increase Input Delay* option is turned on. The setup time values are shown with the *Increase Input Delay* option turned off.
 Hold time is zero when the *Increase Input Delay* option is turned on.

| Parameter             | Speed Grade |     |     |     |    |  |
|-----------------------|-------------|-----|-----|-----|----|--|
|                       | -           | 2   | -   |     |    |  |
|                       | Min         | Мах | Min | Мах |    |  |
| t <sub>OD3</sub>      |             | 4.7 |     | 5.2 | ns |  |
| t <sub>XZ</sub>       |             | 2.3 |     | 2.8 | ns |  |
| t <sub>ZX1</sub>      |             | 2.3 |     | 2.8 | ns |  |
| t <sub>ZX2</sub>      |             | 4.6 |     | 5.1 | ns |  |
| t <sub>ZX3</sub>      |             | 4.7 |     | 5.2 | ns |  |
| t <sub>IOE</sub>      |             | 0.5 |     | 0.6 | ns |  |
| t <sub>IN</sub>       |             | 3.3 |     | 4.0 | ns |  |
| t <sub>IN DELAY</sub> |             | 4.6 |     | 5.6 | ns |  |

| Parameter             | Speed Grade |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|----|--|--|
|                       | -           | 2   | -   |     |    |  |  |
|                       | Min         | Max | Min | Max |    |  |  |
| t <sub>LOCAL</sub>    |             | 0.8 |     | 1.0 | ns |  |  |
| t <sub>ROW</sub>      |             | 2.9 |     | 3.3 | ns |  |  |
| t <sub>COL</sub>      |             | 2.3 |     | 2.5 | ns |  |  |
| t <sub>DIN_D</sub>    |             | 4.9 |     | 6.0 | ns |  |  |
| t <sub>DIN_C</sub>    |             | 4.8 |     | 6.0 | ns |  |  |
| t <sub>LEGLOBAL</sub> |             | 3.1 |     | 3.9 | ns |  |  |
| t <sub>LABCARRY</sub> |             | 0.4 |     | 0.5 | ns |  |  |
| t <sub>LABCASC</sub>  |             | 0.8 |     | 1.0 | ns |  |  |

| Parameter | Speed Grade |      |     |      |    |  |
|-----------|-------------|------|-----|------|----|--|
|           | -           | 2    | -   |      |    |  |
|           | Min         | Мах  | Min | Мах  |    |  |
|           |             | 53.0 |     | 65.0 | ns |  |
| R         |             | 16.0 |     | 20.0 | ns |  |

| Parameter             | Speed Grade |     |     |      |     |      |    |  |
|-----------------------|-------------|-----|-----|------|-----|------|----|--|
|                       | -1          |     | -2  |      | -3  |      | -  |  |
|                       | Min         | Max | Min | Max  | Min | Max  |    |  |
| t <sub>OD1</sub>      |             | 1.9 |     | 2.1  |     | 2.5  | ns |  |
| t <sub>OD2</sub>      |             | 4.0 |     | 4.4  |     | 5.3  | ns |  |
| <sup>t</sup> одз      |             | 7.0 |     | 7.8  |     | 9.3  | ns |  |
| txz                   |             | 4.3 |     | 4.8  |     | 5.8  | ns |  |
| XZ1                   |             | 4.3 |     | 4.8  |     | 5.8  | ns |  |
| XZ2                   |             | 6.4 |     | 7.1  |     | 8.6  | ns |  |
| XZ3                   |             | 9.4 |     | 10.5 |     | 12.6 | ns |  |
| IOE                   |             | 0.5 |     | 0.6  |     | 0.7  | ns |  |
| ÎN                    |             | 3.3 |     | 3.7  |     | 4.4  | ns |  |
| t <sub>IN_DELAY</sub> |             | 5.3 |     | 5.9  |     | 7.0  | ns |  |

| Parameter             | Speed Grade |     |     |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|----|--|--|
|                       | -           | 1   | -   | 2   | -;  | 3   | -  |  |  |
|                       | Min         | Max | Min | Max | Min | Max |    |  |  |
| t <sub>LOCAL</sub>    |             | 0.8 |     | 0.8 |     | 1.1 | ns |  |  |
| ROW                   |             | 3.0 |     | 3.1 |     | 3.3 | ns |  |  |
| COL                   |             | 3.0 |     | 3.2 |     | 3.4 | ns |  |  |
| DIN_D                 |             | 5.4 |     | 5.6 |     | 6.2 | ns |  |  |
| toin_c                |             | 4.6 |     | 5.1 |     | 6.1 | ns |  |  |
| LEGLOBAL              |             | 3.1 |     | 3.5 |     | 4.3 | ns |  |  |
| t <sub>LABCARRY</sub> |             | 0.6 |     | 0.7 |     | 0.8 | ns |  |  |
| t <sub>LABCASC</sub>  |             | 0.3 |     | 0.3 |     | 0.4 | ns |  |  |

| Table 37. External Reference Timing Parameters for EPF6024A Devices |     |                  |     |      |     |      |    |
|---------------------------------------------------------------------|-----|------------------|-----|------|-----|------|----|
| Parameter                                                           |     | Speed Grade Unit |     |      |     |      |    |
|                                                                     | -1  |                  | -2  |      | -3  |      |    |
|                                                                     | Min | Max              | Min | Max  | Min | Max  |    |
| t <sub>1</sub>                                                      |     | 45.0             |     | 50.0 |     | 60.0 | ns |

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

To better reflect actual designs, the power model (and the constant K in the power calculation equations shown above) for continuous interconnect FLEX devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results, compared to measured power consumption for an actual design in a segmented interconnect FPGA.

Figure 20 shows the relationship between the current and operating frequency for EPF6010A, EPF6016, EPF6016A, and EPF6024A devices.

# **Operating Modes**

The FLEX 6000 architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. This process of physically loading the SRAM data into a FLEX 6000 device is known as configuration. During initialization—a process that occurs immediately after configuration—the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. The configuration and initialization processes of a device are referred to as *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow FLEX 6000 devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 100 ms and is used to dynamically reconfigure an entire system. Also, in-field system upgrades can be performed by distributing new configuration files.

# **Configuration Schemes**

The configuration data for a FLEX 6000 device can be loaded with one of three configuration schemes, which is chosen on the basis of the target application. An EPC1 or EPC1441 configuration device or intelligent controller can be used to control the configuration of a FLEX 6000 device, allowing automatic configuration on system power-up.

Multiple FLEX 6000 devices can be configured in any of the three configuration schemes by connecting the configuration enable input (nCE) and configuration enable output (nCEO) pins on each device.

Table 40 shows the data sources for each configuration scheme.

| Table 40. Configuration Schemes      |                                                                                                                             |  |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Configuration Scheme                 | Data Source                                                                                                                 |  |  |  |  |
| Configuration device                 | EPC1 or EPC1441 configuration device                                                                                        |  |  |  |  |
| Passive serial (PS)                  | BitBlaster <sup>™</sup> , ByteBlasterMV <sup>™</sup> , or MasterBlaster <sup>™</sup> download cables, or serial data source |  |  |  |  |
| Passive serial asynchronous<br>(PSA) | BitBlaster, ByteBlasterMV, or MasterBlaster<br>download cables, or serial data source                                       |  |  |  |  |



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: (888) 3-ALTERA lit\_req@altera.com Altera, BitBlaster, ByteBlasterMV, FastFlex, FastTrack, FineLine BGA, FLEX, MasterBlaster, MAX+PLUS II, MegaCore, MultiVolt, OptiFLEX, Quartus, SameFrame, and specific device designations are trademarks and/or service marks of Altera Corporation in the United States and other countries. Altera acknowledges the trademarks of other organizations for their respective products or services mentioned in this document, specifically: Verilog is a registered trademark of and Verilog-XL is a trademarks of Cadence Design Systems, Inc. DATA I/O is a registered trademark of Data I/O Corporation. HP is a registered trademark of Faemplar Logic, Inc. Pentium is a registered trademark of Intel Corporation. Mentor Graphics is a registered trademark of Mentor Graphics Corporation. OrCAD is a registered trademark of OrCAD Systems, Corporation. SPARCstation is a registered trademark of SPARC International, Inc. and is licensed exclusively to Sun Microsystems, Inc. Sun Workstation is a registered trademark of SPARC International, Inc. and is licensed exclusively to Sun Microsystems, Inc. Sun Workstation is a registered trademark of Viewlogic Systems, Inc. Viewlogic is a registered trademark of Viewlogic Systems, Inc. Viewlogic is a registered trademark of Viewlogic Systems, Inc. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the amplications.

of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Copyright  $\ensuremath{\textcircled{O}}$  2001 Altera Corporation. All rights reserved.

**Altera Corporation** 

Printed on Recycled Paper.

52