



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 196                                                         |
| Number of Logic Elements/Cells | 1960                                                        |
| Total RAM Bits                 | -                                                           |
| Number of I/O                  | 171                                                         |
| Number of Gates                | 24000                                                       |
| Voltage - Supply               | 3V ~ 3.6V                                                   |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 208-BFQFP                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf6024aqc208-2n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## General Description

The Altera® FLEX 6000 programmable logic device (PLD) family provides a low-cost alternative to high-volume gate array designs. FLEX 6000 devices are based on the OptiFLEX architecture, which minimizes die size while maintaining high performance and routability. The devices have reconfigurable SRAM elements, which give designers the flexibility to quickly change their designs during prototyping and design testing. Designers can also change functionality during operation via in-circuit reconfiguration.

FLEX 6000 devices are reprogrammable, and they are 100% tested prior to shipment. As a result, designers are not required to generate test vectors for fault coverage purposes, allowing them to focus on simulation and design verification. In addition, the designer does not need to manage inventories of different gate array designs. FLEX 6000 devices are configured on the board for the specific functionality required.

Table 3 shows FLEX 6000 performance for some common designs. All performance values shown were obtained using Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Application                                | LEs Used | ed Performance    |                   |                   |     |
|--------------------------------------------|----------|-------------------|-------------------|-------------------|-----|
|                                            |          | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade |     |
| 16-bit loadable counter                    | 16       | 172               | 153               | 133               | MHz |
| 16-bit accumulator                         | 16       | 172               | 153               | 133               | MHz |
| 24-bit accumulator                         | 24       | 136               | 123               | 108               | MHz |
| 16-to-1 multiplexer (pin-to-pin) (1)       | 10       | 12.1              | 13.4              | 16.6              | ns  |
| 16 × 16 multiplier with a 4-stage pipeline | 592      | 84                | 67                | 58                | MHz |

#### Note:

(1) This performance value is measured as a pin-to-pin delay.

## Functional Description

The FLEX 6000 OptiFLEX architecture consists of logic elements (LEs). Each LE includes a 4-input look-up table (LUT), which can implement any 4-input function, a register, and dedicated paths for carry and cascade chain functions. Because each LE contains a register, a design can be easily pipelined without consuming more LEs. The specified gate count for FLEX 6000 devices includes all LUTs and registers.

LEs are combined into groups called logic array blocks (LABs); each LAB contains 10 LEs. The Altera software automatically places related LEs into the same LAB, minimizing the number of required interconnects. Each LAB can implement a medium-sized block of logic, such as a counter or multiplexer.

Signal interconnections within FLEX 6000 devices—and to and from device pins—are provided via the routing structure of the FastTrack Interconnect. The routing structure is a series of fast, continuous row and column channels that run the entire length and width of the device. Any LE or pin can feed or be fed by any other LE or pin via the FastTrack Interconnect. See "FastTrack Interconnect" on page 17 of this data sheet for more information.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer. Each IOE is placed next to an LAB, where it can be driven by the local interconnect of that LAB. This feature allows fast clock-to-output times of less than 8 ns when a pin is driven by any of the 10 LEs in the adjacent LAB. Also, any LE can drive any pin via the row and column interconnect. I/O pins can drive the LE registers via the row and column interconnect, providing setup times as low as 2 ns and hold times of 0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, and tri-state buffers.

Figure 1 shows a block diagram of the FLEX 6000 OptiFLEX architecture. Each group of ten LEs is combined into an LAB, and the LABs are arranged into rows and columns. The LABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each FastTrack Interconnect row and column.

Figure 3. LAB Control Signals



#### **Logic Element**

An LE, the smallest unit of logic in the FLEX 6000 architecture, has a compact size that provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. An LE contains a programmable flipflop, carry and cascade chains. Additionally, each LE drives both the local and the FastTrack Interconnect. See Figure 4.

#### **Normal Mode**

The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a 4-input LUT. The Altera software automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal.

#### Arithmetic Mode

The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a 3-input function; the other generates a carry output. As shown in Figure 7, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain.

The Altera software implements logic functions to use the arithmetic mode automatically where appropriate; the designer does not have to decide how the carry chain will be used.

#### **Counter Mode**

The counter mode offers counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in a LAB use counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. In addition, the Altera software automatically places registers that are not in the counter into other LABs.

The counter mode uses two 3-input LUTs: one generates the counter data and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load will override any signal carried on the cascade chain. The synchronous clear overrides the synchronous load.

Either the counter enable or the up/down control may be used for a given counter. Moreover, the synchronous load can be used as a count enable by routing the register output into the data input automatically when requested by the designer.

The second LE of each LAB has a special function for counter mode; the carry-in of the LE can be driven by a fast feedback path from the register. This function gives a faster counter speed for counter carry chains starting in the second LE of an LAB.

The Altera software implements functions to use the counter mode automatically where appropriate. The designer does not have to decide how the carry chain will be used.

#### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

#### Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the LAB-wide signals LABCTRL1 and LABCTRL2. The LE register has an asynchronous clear that can implement an asynchronous preset. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear or preset. Because the clear and preset functions are active-low, the Altera software automatically assigns a logic high to an unused clear or preset signal. The clear and preset logic is implemented in either the asynchronous clear or asynchronous preset mode, which is chosen during design entry (see Figure 8).

Figure 8. LE Clear & Preset Modes



#### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2.

#### **Asynchronous Preset**

An asynchronous preset is implemented with an asynchronous clear. The Altera software provides preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, this technique can be used when a register drives logic or drives a pin.

In addition to the two clear and preset modes, FLEX 6000 devices provide a chip-wide reset pin (DEV\_CLRn) that can reset all registers in the device. The option to use this pin is set in the Altera software before compilation. The chip-wide reset overrides all other control signals. Any register with an asynchronous preset will be preset when the chip-wide reset is asserted because of the inversion technique used to implement the asynchronous preset.

The Altera software can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses an additional three LEs per register.

#### FastTrack Interconnect

In the FLEX 6000 OptiFLEX architecture, connections between LEs and device I/O pins are provided by the FastTrack Interconnect, a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even for complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of column and row interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect, which routes signals between LABs in the same row, and also routes signals from I/O pins to LABs. Additionally, the local interconnect routes signals between LEs in the same LAB and in adjacent LABs. The column interconnect routes signals between rows and routes signals from I/O pins to rows.

LEs 1 through 5 of an LAB drive the local interconnect to the right, while LEs 6 through 10 drive the local interconnect to the left. The DATA1 and DATA3 inputs of each LE are driven by the local interconnect to the left; DATA2 and DATA4 are driven by the local interconnect to the right. The local interconnect also routes signals from LEs to I/O pins. Figure 9 shows an overview of the FLEX 6000 interconnect architecture. LEs in the first and last columns have drivers on both sides so that all LEs in the LAB can drive I/O pins via the local interconnect.



Figure 9. FastTrack Interconnect Architecture

#### Note:

(1) For EPF6010A, EPF6016, and EPF6016A devices, *n* = 144 channels and *m* = 20 channels; for EPF6024A devices, *n* = 186 channels and *m* = 30 channels.

#### I/O Elements

An IOE contains a bidirectional I/O buffer and a tri-state buffer. IOEs can be used as input, output, or bidirectional pins. An IOE receives its data signals from the adjacent local interconnect, which can be driven by a row or column interconnect (allowing any LE in the device to drive the IOE) or by an adjacent LE (allowing fast clock-to-output delays). A FastFLEX<sup>TM</sup> I/O pin is a row or column output pin that receives its data signals from the adjacent local interconnect driven by an adjacent LE. The IOE receives its output enable signal through the same path, allowing individual output enables for every pin and permitting emulation of open-drain buffers. The Altera Compiler uses programmable inversion to invert the data or output enable signals automatically where appropriate. Open-drain emulation is provided by driving the data input low and toggling the OE of each IOE. This emulation is possible because there is one OE per pin.

A chip-wide output enable feature allows the designer to disable all pins of the device by asserting one pin (DEV\_OE). This feature is useful during board debugging or testing.

Figure 12 shows the IOE block diagram.

To Row or Column Interconnect

Chip-Wide Output Enable

From LAB Local Interconnect

Slew-Rate
Control

Figure 12. IOE Block Diagram

Figure 15. SameFrame Pin-Out Example



Table 6 lists the 3.3-V FLEX 6000 devices with the Same Frame pin-out feature.

| Table 6. 3.3-V FLEX 6000 Devices with SameFrame Pin-Outs |   |   |  |  |  |
|----------------------------------------------------------|---|---|--|--|--|
| Device 100-Pin FineLine BGA 256-Pin FineLine BGA         |   |   |  |  |  |
| EPF6016A                                                 | V | V |  |  |  |
| EPF6024A                                                 |   | V |  |  |  |

# Output Configuration

This section discusses slew-rate control, the MultiVolt I/O interface, power sequencing, and hot-socketing for FLEX 6000 devices.

#### **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew-rate that can be configured for low-noise or high-speed performance. A slower slew-rate reduces system noise and adds a maximum delay of 6.8 ns. The fast slew-rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew-rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a device-wide basis. The slew-rate setting affects only the falling edge of the output.

Open-drain output pins on 5.0-V or 3.3-V FLEX 6000 devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor.

Output pins on 5.0-V FLEX 6000 devices with  $V_{CCIO}$  = 3.3 V or 5.0 V (with a pull-up resistor to the 5.0-V supply) can also drive 5.0-V CMOS input pins. In this case, the pull-up transistor will turn off when the pin voltage exceeds 3.3 V. Therefore, the pin does not have to be open-drain.

#### **Power Sequencing & Hot-Socketing**

Because FLEX 6000 family devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  power planes can be powered in any order.

Signals can be driven into 3.3-V FLEX 6000 devices before and during power up without damaging the device. Additionally, FLEX 6000 devices do not drive out during power up. Once operating conditions are reached, FLEX 6000 devices operate as specified by the user.

### IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 6000 devices provide JTAG BST circuitry that comply with the IEEE Std. 1149.1-1990 specification. Table 8 shows JTAG instructions for FLEX 6000 devices. JTAG BST can be performed before or after configuration, but not during configuration (except when you disable JTAG support in user mode).

See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG BST circuitry.

| Table 8. FLEX 6000 | Table 8. FLEX 6000 JTAG Instructions                                                                                                                                                           |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction   | Description                                                                                                                                                                                    |  |  |  |  |
| SAMPLE/PRELOAD     | Allows a snapshot of the signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.           |  |  |  |  |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test result at the input pins.                          |  |  |  |  |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through the selected device to adjacent devices during normal device operation. |  |  |  |  |

The instruction register length for FLEX 6000 devices is three bits. Table 9 shows the boundary-scan register length for FLEX 6000 devices.

| Table 9. FLEX 6000 Device Boundary-Scan Register Length |                               |  |  |  |
|---------------------------------------------------------|-------------------------------|--|--|--|
| Device                                                  | Boundary-Scan Register Length |  |  |  |
| EPF6010A                                                | 522                           |  |  |  |
| EPF6016                                                 | 621                           |  |  |  |
| EPF6016A                                                | 522                           |  |  |  |
| EPF6024A                                                | 666                           |  |  |  |

FLEX 6000 devices include a weak pull-up on JTAG pins.

f See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information.

Figure 16 shows the timing requirements for the JTAG signals.



Table 10 shows the JTAG timing parameters and values for FLEX 6000 devices.

| Symbol            | Parameter                                      | Min | Max | Unit |
|-------------------|------------------------------------------------|-----|-----|------|
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |
| t <sub>JPCO</sub> | JTAG port clock-to-output                      |     | 25  | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |
| t <sub>JSCO</sub> | Update register clock-to-output                |     | 35  | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 35  | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 35  | ns   |

### **Generic Testing**

Each FLEX 6000 device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% configuration yield. AC test measurements for FLEX 6000 devices are made under conditions equivalent to those shown in Figure 17. Multiple test patterns can be used to configure devices during all stages of the production flow.

#### Figure 17. AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers without parentheses are for 5.0-V devices or outputs. Numbers in parentheses are for 3.3-V devices or outputs. Numbers in brackets are for 2.5-V devices or outputs.



| Symbol           | Parameter                                | Conditions                                                   | Min                     | Тур | Max  | Unit |
|------------------|------------------------------------------|--------------------------------------------------------------|-------------------------|-----|------|------|
| V <sub>IH</sub>  | High-level input voltage                 |                                                              | 1.7                     |     | 5.75 | ٧    |
| V <sub>IL</sub>  | Low-level input voltage                  |                                                              | -0.5                    |     | 0.8  | ٧    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage      | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)   | 2.4                     |     |      | V    |
|                  | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> - 0.2 |     |      | V    |
|                  | 2.5-V high-level output voltage          | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V (7)$              | 2.1                     |     |      | ٧    |
|                  |                                          | I <sub>OH</sub> = -1 mA DC, V <sub>CCIO</sub> = 2.30 V (7)   | 2.0                     |     |      | ٧    |
|                  |                                          | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)   | 1.7                     |     |      | ٧    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage       | $I_{OL} = 8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$   |                         |     | 0.45 | V    |
|                  | 3.3-V low-level CMOS output voltage      | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ |                         |     | 0.2  | V    |
|                  | 2.5-V low-level output voltage           | I <sub>OL</sub> = 100 μA DC, V <sub>CCIO</sub> = 2.30 V (8)  |                         |     | 0.2  | ٧    |
|                  |                                          | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (8)    |                         |     | 0.4  | ٧    |
|                  |                                          | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (8)    |                         |     | 0.7  | ٧    |
| I <sub>I</sub>   | Input pin leakage current                | V <sub>I</sub> = 5.3 V to ground (8)                         | -10                     |     | 10   | μΑ   |
| I <sub>OZ</sub>  | Tri-stated I/O pin leakage current       | $V_O = 5.3 \text{ V to ground } (8)$                         | -10                     |     | 10   | μΑ   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                             |                         | 0.5 | 5    | mA   |

| Table 1            | 8. FLEX 6000 3.3-V Device Capa        | citance Note (9)                    |     |     |      |
|--------------------|---------------------------------------|-------------------------------------|-----|-----|------|
| Symbol             | Parameter                             | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>    | Input capacitance for I/O pin         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |
| C <sub>INCLK</sub> | Input capacitance for dedicated input | $V_{IN} = 0 V$ , $f = 1.0 MHz$      |     | 12  | pF   |
| C <sub>OUT</sub>   | Output capacitance                    | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) The minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.

- (4) Maximum V<sub>CC</sub> rise time is 100 ms. V<sub>CC</sub> must rise monotonically.
   (5) Typical values are for T<sub>A</sub> = 25° C and V<sub>CC</sub> = 3.3 V.
   (6) These values are specified under Table 16 on page 33.
   (7) The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (8) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (9) Capacitance is sample-tested only.

| Symbol                | Parameter                                                                                 | Conditions     |  |
|-----------------------|-------------------------------------------------------------------------------------------|----------------|--|
| t <sub>OD1</sub>      | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub> | C1 = 35 pF (2) |  |
| t <sub>OD2</sub>      | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage        | C1 = 35 pF (3) |  |
| t <sub>OD3</sub>      | Output buffer and pad delay, slow slew rate = on                                          | C1 = 35 pF (4) |  |
| $t_{XZ}$              | Output buffer disable delay                                                               | C1 = 5 pF      |  |
| t <sub>ZX1</sub>      | Output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = V <sub>CCINT</sub>  | C1 = 35 pF (2) |  |
| $t_{ZX2}$             | Output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = low voltage         | C1 = 35 pF (3) |  |
| t <sub>ZX3</sub>      | IOE output buffer enable delay, slow slew rate = on                                       | C1 = 35 pF (4) |  |
| t <sub>IOE</sub>      | Output enable control delay                                                               |                |  |
| t <sub>IN</sub>       | Input pad and buffer to FastTrack Interconnect delay                                      |                |  |
| t <sub>IN_DELAY</sub> | Input pad and buffer to FastTrack Interconnect delay with additional delay turned on      |                |  |

| Table 21. Int         | Table 21. Interconnect Timing Microparameters         Note (1)                                                       |            |  |  |  |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                | Parameter                                                                                                            | Conditions |  |  |  |  |
| t <sub>LOCAL</sub>    | DCAL LAB local interconnect delay                                                                                    |            |  |  |  |  |
| t <sub>ROW</sub>      | Row interconnect routing delay                                                                                       | (5)        |  |  |  |  |
| t <sub>COL</sub>      | Column interconnect routing delay                                                                                    | (5)        |  |  |  |  |
| t <sub>DIN_D</sub>    | Dedicated input to LE data delay                                                                                     | (5)        |  |  |  |  |
| t <sub>DIN_C</sub>    | Dedicated input to LE control delay                                                                                  |            |  |  |  |  |
| t <sub>LEGLOBAL</sub> | LE output to LE control via internally-generated global signal delay                                                 | (5)        |  |  |  |  |
| t <sub>LABCARRY</sub> | Routing delay for the carry-out of an LE driving the carry-in signal of a different LE in a different LAB            |            |  |  |  |  |
| t <sub>LABCASC</sub>  | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |  |  |  |  |

| Table 22. External Reference Timing Parameters |                                                                                      |            |  |  |
|------------------------------------------------|--------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                         | Parameter                                                                            | Conditions |  |  |
| t <sub>1</sub>                                 | Register-to-register test pattern                                                    | (6)        |  |  |
| t <sub>DRR</sub>                               | Register-to-register delay via 4 LEs, 3 row interconnects, and 4 local interconnects | (7)        |  |  |

| Parameter                 | Speed Grade |     |     |     |     |     |    |
|---------------------------|-------------|-----|-----|-----|-----|-----|----|
|                           | -           | 1   | -2  |     | -3  |     | -  |
|                           | Min         | Max | Min | Max | Min | Max |    |
| t <sub>co</sub>           |             | 0.3 |     | 0.4 |     | 0.4 | ns |
| t <sub>CLR</sub>          |             | 0.4 |     | 0.4 |     | 0.5 | ns |
| t <sub>C</sub>            |             | 1.8 |     | 2.1 |     | 2.6 | ns |
| t <sub>LD_CLR</sub>       |             | 1.8 |     | 2.1 |     | 2.6 | ns |
| tCARRY_TO_CARRY           |             | 0.1 |     | 0.1 |     | 0.1 | ns |
| tREG_TO_CARRY             |             | 1.6 |     | 1.9 |     | 2.3 | ns |
| tDATA_TO_CARRY            |             | 2.1 |     | 2.5 |     | 3.0 | ns |
| tCARRY_TO_CASC            |             | 1.0 |     | 1.1 |     | 1.4 | ns |
| t <sub>CASC_TO_CASC</sub> |             | 0.5 |     | 0.6 |     | 0.7 | ns |
| tREG_TO_CASC              |             | 1.4 |     | 1.7 |     | 2.1 | ns |
| t <sub>DATA_TO_CASC</sub> |             | 1.1 |     | 1.2 |     | 1.5 | ns |
| <sup>t</sup> ch           | 2.5         |     | 3.0 |     | 3.5 |     | ns |
| <sup>t</sup> CL           | 2.5         |     | 3.0 |     | 3.5 |     | ns |

| Parameter             | Speed Grade |     |     |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|----|--|--|
|                       | -1          |     | -2  |     | -3  |     | 1  |  |  |
|                       | Min         | Max | Min | Max | Min | Max |    |  |  |
| t <sub>OD1</sub>      |             | 1.9 |     | 2.2 |     | 2.7 | ns |  |  |
| t <sub>OD2</sub>      |             | 4.1 |     | 4.8 |     | 5.8 | ns |  |  |
| t <sub>OD3</sub>      |             | 5.8 |     | 6.8 |     | 8.3 | ns |  |  |
| $t_{XZ}$              |             | 1.4 |     | 1.7 |     | 2.1 | ns |  |  |
| t <sub>XZ1</sub>      |             | 1.4 |     | 1.7 |     | 2.1 | ns |  |  |
| t <sub>XZ2</sub>      |             | 3.6 |     | 4.3 |     | 5.2 | ns |  |  |
| t <sub>XZ3</sub>      |             | 5.3 |     | 6.3 |     | 7.7 | ns |  |  |
| t <sub>IOE</sub>      |             | 0.5 |     | 0.6 |     | 0.7 | ns |  |  |
| t <sub>IN</sub>       |             | 3.6 |     | 4.1 |     | 5.1 | ns |  |  |
| <sup>t</sup> IN DELAY |             | 4.8 |     | 5.4 |     | 6.7 | ns |  |  |

| Parameter             | Speed Grade |     |     |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|----|--|--|
|                       | -1          |     | -2  |     | -3  |     |    |  |  |
|                       | Min         | Max | Min | Max | Min | Max |    |  |  |
| t <sub>LOCAL</sub>    |             | 0.7 |     | 0.7 |     | 1.0 | ns |  |  |
| t <sub>ROW</sub>      |             | 2.9 |     | 3.2 |     | 3.2 | ns |  |  |
| t <sub>COL</sub>      |             | 1.2 |     | 1.3 |     | 1.4 | ns |  |  |
| t <sub>DIN_D</sub>    |             | 5.4 |     | 5.7 |     | 6.4 | ns |  |  |
| t <sub>DIN_C</sub>    |             | 4.3 |     | 5.0 |     | 6.1 | ns |  |  |
| t<br>LEGLOBAL         |             | 2.6 |     | 3.0 |     | 3.7 | ns |  |  |
| t <sub>LABCARRY</sub> |             | 0.7 |     | 0.8 |     | 0.9 | ns |  |  |
| t <sub>LABCASC</sub>  |             | 1.3 |     | 1.4 |     | 1.8 | ns |  |  |

| Table 27. External Reference Timing Parameters for EPF6010A & EPF6016A Devices |                           |     |      |     |      |     |      |    |  |  |  |
|--------------------------------------------------------------------------------|---------------------------|-----|------|-----|------|-----|------|----|--|--|--|
| Parameter                                                                      | nmeter Device Speed Grade |     |      |     |      |     |      |    |  |  |  |
|                                                                                |                           | -   | 1    | -2  |      |     | -3   |    |  |  |  |
|                                                                                |                           | Min | Max  | Min | Max  | Min | Max  |    |  |  |  |
| t <sub>1</sub>                                                                 | EPF6010A                  |     | 37.6 |     | 43.6 |     | 53.7 | ns |  |  |  |
|                                                                                | EPF6016A                  |     | 38.0 |     | 44.0 |     | 54.1 | ns |  |  |  |

| Table 28. External Timing Parameters for EPF6010A & EPF6016A Devices |         |             |         |     |         |      |    |  |  |  |
|----------------------------------------------------------------------|---------|-------------|---------|-----|---------|------|----|--|--|--|
| Parameter                                                            |         | Speed Grade |         |     |         |      |    |  |  |  |
|                                                                      | -1      |             | -2      |     | -3      |      |    |  |  |  |
|                                                                      | Min     | Max         | Min     | Max | Min     | Max  |    |  |  |  |
| t <sub>INSU</sub>                                                    | 2.1 (1) |             | 2.4 (1) |     | 3.3 (1) |      | ns |  |  |  |
| t <sub>INH</sub>                                                     | 0.2 (2) |             | 0.3 (2) |     | 0.1 (2) |      | ns |  |  |  |
| t <sub>оитсо</sub>                                                   | 2.0     | 7.1         | 2.0     | 8.2 | 2.0     | 10.1 | ns |  |  |  |

#### Notes:

Setup times are longer when the *Increase Input Delay* option is turned on. The setup time values are shown with the *Increase Input Delay* option turned off.
 Hold time is zero when the *Increase Input Delay* option is turned on.

| Parameter             | Speed Grade |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|----|--|--|
|                       | -           | 2   | -   | 3   |    |  |  |
|                       | Min         | Max | Min | Max |    |  |  |
| OD3                   |             | 4.7 |     | 5.2 | ns |  |  |
| XZ                    |             | 2.3 |     | 2.8 | ns |  |  |
| ZX1                   |             | 2.3 |     | 2.8 | ns |  |  |
| ZX2                   |             | 4.6 |     | 5.1 | ns |  |  |
| ZX3                   |             | 4.7 |     | 5.2 | ns |  |  |
| IOE                   |             | 0.5 |     | 0.6 | ns |  |  |
| <sup>t</sup> in       |             | 3.3 |     | 4.0 | ns |  |  |
| t <sub>IN DELAY</sub> |             | 4.6 |     | 5.6 | ns |  |  |

| Parameter             | Speed Grade |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|----|--|--|
|                       | -2          |     | -   | 3   | ]  |  |  |
|                       | Min         | Max | Min | Max |    |  |  |
| t <sub>LOCAL</sub>    |             | 0.8 |     | 1.0 | ns |  |  |
| t <sub>ROW</sub>      |             | 2.9 |     | 3.3 | ns |  |  |
| t <sub>COL</sub>      |             | 2.3 |     | 2.5 | ns |  |  |
| t <sub>DIN_D</sub>    |             | 4.9 |     | 6.0 | ns |  |  |
| t <sub>DIN_C</sub>    |             | 4.8 |     | 6.0 | ns |  |  |
| t <sub>LEGLOBAL</sub> |             | 3.1 |     | 3.9 | ns |  |  |
| t <sub>LABCARRY</sub> |             | 0.4 |     | 0.5 | ns |  |  |
| t <sub>LABCASC</sub>  |             | 0.8 |     | 1.0 | ns |  |  |

| Table 32. External Reference Timing Parameters for EPF6016 Devices |       |             |     |      |    |  |  |  |  |
|--------------------------------------------------------------------|-------|-------------|-----|------|----|--|--|--|--|
| Parameter                                                          |       | Speed Grade |     |      |    |  |  |  |  |
|                                                                    | -2 -3 |             |     |      |    |  |  |  |  |
|                                                                    | Min   | Max         | Min | Max  |    |  |  |  |  |
| t <sub>1</sub>                                                     |       | 53.0        |     | 65.0 | ns |  |  |  |  |
| t <sub>DRR</sub>                                                   |       | 16.0        |     | 20.0 | ns |  |  |  |  |

| Parameter             | Speed Grade |     |     |      |     |      |    |  |  |
|-----------------------|-------------|-----|-----|------|-----|------|----|--|--|
|                       | -1          |     | -2  |      | -3  |      | 1  |  |  |
|                       | Min         | Max | Min | Max  | Min | Max  |    |  |  |
| t <sub>OD1</sub>      |             | 1.9 |     | 2.1  |     | 2.5  | ns |  |  |
| t <sub>OD2</sub>      |             | 4.0 |     | 4.4  |     | 5.3  | ns |  |  |
| t <sub>OD3</sub>      |             | 7.0 |     | 7.8  |     | 9.3  | ns |  |  |
| $t_{XZ}$              |             | 4.3 |     | 4.8  |     | 5.8  | ns |  |  |
| $t_{XZ1}$             |             | 4.3 |     | 4.8  |     | 5.8  | ns |  |  |
| t <sub>XZ2</sub>      |             | 6.4 |     | 7.1  |     | 8.6  | ns |  |  |
| t <sub>XZ3</sub>      |             | 9.4 |     | 10.5 |     | 12.6 | ns |  |  |
| <sup>t</sup> IOE      |             | 0.5 |     | 0.6  |     | 0.7  | ns |  |  |
| İN                    |             | 3.3 |     | 3.7  |     | 4.4  | ns |  |  |
| t <sub>IN DELAY</sub> |             | 5.3 |     | 5.9  |     | 7.0  | ns |  |  |

| Parameter             | Speed Grade |     |     |     |     |     |    |  |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|----|--|--|
|                       | -1          |     | -2  |     | -3  |     | 1  |  |  |
|                       | Min         | Max | Min | Max | Min | Max |    |  |  |
| t <sub>LOCAL</sub>    |             | 0.8 |     | 0.8 |     | 1.1 | ns |  |  |
| t <sub>ROW</sub>      |             | 3.0 |     | 3.1 |     | 3.3 | ns |  |  |
| t <sub>COL</sub>      |             | 3.0 |     | 3.2 |     | 3.4 | ns |  |  |
| t <sub>DIN_D</sub>    |             | 5.4 |     | 5.6 |     | 6.2 | ns |  |  |
| t <sub>DIN_C</sub>    |             | 4.6 |     | 5.1 |     | 6.1 | ns |  |  |
| t <sub>LEGLOBAL</sub> |             | 3.1 |     | 3.5 |     | 4.3 | ns |  |  |
| t <sub>LABCARRY</sub> |             | 0.6 |     | 0.7 |     | 0.8 | ns |  |  |
| t <sub>LABCASC</sub>  |             | 0.3 |     | 0.3 |     | 0.4 | ns |  |  |

| Table 37. Externa | Table 37. External Reference Timing Parameters for EPF6024A Devices |             |     |      |     |      |    |  |  |  |  |
|-------------------|---------------------------------------------------------------------|-------------|-----|------|-----|------|----|--|--|--|--|
| Parameter         |                                                                     | Speed Grade |     |      |     |      |    |  |  |  |  |
|                   | -                                                                   | 1           | -2  |      | -3  |      |    |  |  |  |  |
|                   | Min                                                                 | Max         | Min | Max  | Min | Max  |    |  |  |  |  |
| t <sub>1</sub>    |                                                                     | 45.0        |     | 50.0 |     | 60.0 | ns |  |  |  |  |

### Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: (888) 3-ALTERA lit\_req@altera.com Altera, BitBlaster, ByteBlasterMV, FastFlex, FastTrack, FineLine BGA, FLEX, MasterBlaster, MAX+PLUS II, MegaCore, MultiVolt, OptiFLEX, Quartus, SameFrame, and specific device designations are trademarks and/or service marks of Altera Corporation in the United States and other countries. Altera acknowledges the trademarks of other organizations for their respective products or services mentioned in this document, specifically: Verilog is a registered trademark of and Verilog-XL is a trademarks of Cadence Design Systems, Inc. DATA I/O is a registered trademark of Data I/O Corporation. HP is a registered trademark of Hewlett-Packard Company. Exemplar Logic is a registered trademark of Exemplar Logic, Inc. Pentium is a registered trademark of Intel Corporation. Mentor Graphics is a registered trademark of Mentor Graphics Corporation. OrCAD is a registered trademark of OrCAD Systems, Corporation. SPARCstation is a registered trademark of SPARC International, Inc. and is licensed exclusively to Sun Microsystems, Inc. Sun Workstation is a registered trademark of Orcademark of Synopsys is a registered trademark and DesignTime, HDL Compiler, and DesignWare are trademarks of Synopsys, Inc. VeriBest is a registered trademark of Viewlogic Systems, Inc. Viewlogic is a registered trademark of Viewlogic Systems, Inc. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out

services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

Copyright © 2001 Altera Corporation. All rights reserved.



52 Altera Corporation

Printed on Recycled Paper.