



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Obsolete                                                                |
|-------------------------------------------------------------------------|
| MPC8xx                                                                  |
| 1 Core, 32-Bit                                                          |
| 66MHz                                                                   |
| Communications; CPM                                                     |
| DRAM                                                                    |
| No                                                                      |
| -                                                                       |
| 10Mbps (1), 10/100Mbps (1)                                              |
| -                                                                       |
| -                                                                       |
| 3.3V                                                                    |
| 0°C ~ 105°C (TA)                                                        |
| -                                                                       |
| 357-BBGA                                                                |
| 357-PBGA (25x25)                                                        |
| https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc857dslvr66b |
|                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



**Maximum Tolerated Ratings** 



\*The MPC857DSL does not contain SMC2 nor the Time Slot Assigner, and provides eight SDMA controllers.

## Figure 2. MPC857T/MPC857DSL Block Diagram

# 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC862/857T/857DSL. Table 2 provides the maximum ratings.

# Table 2. Maximum Tolerated Ratings

(GND = 0 V)

| Rating                      | Symbol | Value       | Unit | Max Freq<br>(MHz) |
|-----------------------------|--------|-------------|------|-------------------|
| Supply voltage <sup>1</sup> | VDDH   | -0.3 to 4.0 | V    | -                 |
|                             | VDDL   | -0.3 to 4.0 | V    | -                 |
|                             | KAPWR  | -0.3 to 4.0 | V    | -                 |
|                             | VDDSYN | -0.3 to 4.0 | V    | -                 |



## **Thermal Calculation and Measurement**

If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation:

$$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$

where:

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W)

 $T_{B}$  = board temperature (°C)

 $P_D$  = power dissipation in package

If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and vias attaching the thermal balls to the ground plane.

# 7.4 Estimation Using Simulation

When the board temperature is not known, a thermal simulation of the application is needed. The simple two resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation.

# 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

 $T_J = T_T + (\Psi_{JT} \times P_D)$ 

where:

 $\Psi_{\text{IT}}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per JESD51-2 specification published by JEDEC using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.



**Bus Signal Timing** 

| Num  | Ohove stavistic                                                                                                                                                       | 33 MHz 40 I |       | 40 MHz 50 MHz |       | MHz   | 66 MHz |       | 11    |      |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|---------------|-------|-------|--------|-------|-------|------|
| NUM  | Characteristic                                                                                                                                                        | Min         | Max   | Min           | Max   | Min   | Мах    | Min   | Max   | Unit |
| B32c | CLKOUT rising edge to $\overline{\text{BS}}$ valid - as<br>requested by control bit BST3 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.80)          | 7.60        | 14.30 | 6.30          | 13.00 | 5.00  | 11.80  | 3.80  | 10.50 | ns   |
| B32d | CLKOUT falling edge to $\overline{BS}$ valid- as<br>requested by control bit BST1 in the<br>corresponding word in the UPM,<br>EBDF = 1 (MAX = 0.375 x B1 + 6.60)      | 9.40        | 18.00 | 7.60          | 16.00 | 13.30 | 14.10  | 11.30 | 12.30 | ns   |
| B33  | CLKOUT falling edge to $\overline{\text{GPL}}$ valid - as<br>requested by control bit GxT4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 6.00)        | 1.50        | 6.00  | 1.50          | 6.00  | 1.50  | 6.00   | 1.50  | 6.00  | ns   |
| B33a | CLKOUT rising edge to $\overline{\text{GPL}}$ Valid - as<br>requested by control bit GxT3 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.80)         | 7.60        | 14.30 | 6.30          | 13.00 | 5.00  | 11.80  | 3.80  | 10.50 | ns   |
| B34  | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{CS}$ valid - as requested by control bit<br>CST4 in the corresponding word in the<br>UPM (MIN = 0.25 x B1 - 2.00) | 5.60        | _     | 4.30          | _     | 3.00  | _      | 1.80  | _     | ns   |
| B34a | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{CS}$ valid - as requested by control bit<br>CST1 in the corresponding word in the<br>UPM (MIN = 0.50 x B1 - 2.00) | 13.20       | _     | 10.50         | _     | 8.00  | _      | 5.60  | _     | ns   |
| B34b | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{CS}$ valid - as requested by CST2 in<br>the corresponding word in UPM<br>(MIN = 0.75 x B1 - 2.00)                 | 20.70       | _     | 16.70         | _     | 13.00 | _      | 9.40  | _     | ns   |
| B35  | A(0:31), BADDR(28:30) to $\overline{CS}$ valid -<br>as requested by control bit BST4 in the<br>corresponding word in the UPM<br>(MIN = 0.25 x B1 - 2.00)              | 5.60        | _     | 4.30          | _     | 3.00  | _      | 1.80  | _     | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31)<br>to BS valid - As Requested by BST1 in<br>the corresponding word in the UPM<br>(MIN = 0.50 x B1 - 2.00)                          | 13.20       | _     | 10.50         | _     | 8.00  | _      | 5.60  | _     | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31)<br>to BS valid - as requested by control bit<br>BST2 in the corresponding word in the<br>UPM (MIN = $0.75 \times B1 - 2.00$ )      | 20.70       | _     | 16.70         | _     | 13.00 | _      | 9.40  | _     | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{GPL}$ valid as requested by control<br>bit GxT4 in the corresponding word in<br>the UPM (MIN = 0.25 x B1 - 2.00)  | 5.60        | _     | 4.30          | _     | 3.00  | _      | 1.80  | _     | ns   |

# Table 7. Bus Operation Timings (continued)

| Num | Characteristic                                                                               | 33 MHz |     | 33 MHz 40 MHz |     | 50 MHz |     | 66 MHz |     | Unit |
|-----|----------------------------------------------------------------------------------------------|--------|-----|---------------|-----|--------|-----|--------|-----|------|
| Num | Characteristic                                                                               | Min    | Max | Min           | Max | Min    | Max | Min    | Max | Unit |
| B37 | UPWAIT valid to CLKOUT falling edge $^{12}$ (MIN = 0.00 x B1 + 6.00)                         | 6.00   | —   | 6.00          | —   | 6.00   | —   | 6.00   | —   | ns   |
| B38 | CLKOUT falling edge to UPWAIT valid $^{12}$ (MIN = 0.00 x B1 + 1.00)                         | 1.00   | —   | 1.00          | —   | 1.00   | —   | 1.00   | —   | ns   |
| B39 | $\overline{\text{AS}}$ valid to CLKOUT rising edge <sup>13</sup><br>(MIN = 0.00 x B1 + 7.00) | 7.00   | —   | 7.00          | —   | 7.00   | —   | 7.00   | —   | ns   |
| B40 | A(0:31), TSIZ(0:1), RD/WR, BURST,<br>valid to CLKOUT rising edge<br>(MIN = 0.00 x B1 + 7.00) | 7.00   |     | 7.00          | —   | 7.00   | —   | 7.00   |     | ns   |
| B41 | TS valid to CLKOUT rising edge (setup<br>time) (MIN = 0.00 x B1 + 7.00)                      | 7.00   | —   | 7.00          | —   | 7.00   | —   | 7.00   | —   | ns   |
| B42 | CLKOUT rising edge to $\overline{\text{TS}}$ valid (hold time) (MIN = 0.00 x B1 + 2.00)      | 2.00   | _   | 2.00          | _   | 2.00   | _   | 2.00   | _   | ns   |
| B43 | $\overline{\text{AS}}$ negation to memory controller signals negation (MAX = TBD)            | —      | TBD | —             | TBD | —      | TBD | —      | TBD | ns   |

### Table 7. Bus Operation Timings (continued)

<sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value.

<sup>2</sup> If the rate of change of the frequency of EXTAL is slow (I.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (I.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.

- <sup>3</sup> The timings specified in B4 and B5 are based on full strength clock.
- <sup>4</sup> The timing for BR output is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter.
- <sup>5</sup> For part speeds above 50MHz, use 9.80ns for B11a.
- <sup>6</sup> The timing required for BR input is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter.
- <sup>7</sup> For part speeds above 50MHz, use 2ns for B17.
- <sup>8</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
- <sup>9</sup> For part speeds above 50MHz, use 2ns for B19.
- <sup>10</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)
- <sup>11</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.
- <sup>12</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 19.
- <sup>13</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 22.





Figure 6 provides the timing for the synchronous output signals.



Figure 6. Synchronous Output Signals Timing

Figure 7 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 7. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing



**Bus Signal Timing** 







Figure 13. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)







Figure 16. External Bus Write Timing (GPCM Controlled—TRLX = 0,1 CSNT = 1)



**Bus Signal Timing** 



Figure 17. External Bus Write Timing (GPCM Controlled—TRLX = 0,1, CSNT = 1)





Figure 18 provides the timing for the external bus controlled by the UPM.

Figure 18. External Bus Timing (UPM Controlled Signals)



Figure 21 provides the timing for the synchronous external master access controlled by the GPCM.



Figure 22 provides the timing for the asynchronous external master memory access controlled by the GPCM.



(GPCM Controlled—ACS = 00)

Figure 23 provides the timing for the asynchronous external master control signals negation.



Figure 23. Asynchronous External Master—Control Signals Negation Timing



# Table 8 provides interrupt timing for the MPC862/857T/857DSL.Table 8. Interrupt Timing

| Num | Charaotoriotio 1                               | All Freq                | Unit |      |
|-----|------------------------------------------------|-------------------------|------|------|
| Num | Characteristic                                 | Min                     | Мах  | Unit |
| 139 | IRQx valid to CLKOUT rising edge (set up time) | 6.00                    |      | ns   |
| 140 | IRQx hold time after CLKOUT                    | 2.00                    |      | ns   |
| l41 | IRQx pulse width low                           | 3.00                    |      | ns   |
| 142 | IRQx pulse width high                          | 3.00                    |      | ns   |
| 143 | IRQx edge-to-edge time                         | 4xT <sub>CLOCKOUT</sub> |      | _    |

<sup>1</sup> The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC862/857T/857DSL is able to support.

Figure 24 provides the interrupt detection timing for the external level-sensitive lines.



Figure 24. Interrupt Detection Timing for External Level Sensitive Lines

Figure 25 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 25. Interrupt Detection Timing for External Edge Sensitive Lines



Table 9 shows the PCMCIA timing for the MPC862/857T/857DSL.

# Table 9. PCMCIA Timing

| Num | Characteristic                                                                                                                   | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|-----|----------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num | Characteristic                                                                                                                   | Min    | Мах   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| P44 | A(0:31), $\overline{\text{REG}}$ valid to PCMCIA<br>Strobe asserted. <sup>1</sup> (MIN = 0.75 x<br>B1 - 2.00)                    | 20.70  | —     | 16.70  | —     | 13.00  | _     | 9.40   | —     | ns   |
| P45 | A(0:31), $\overline{\text{REG}}$ valid to ALE<br>negation. <sup>1</sup> (MIN = 1.00 x B1 -<br>2.00)                              | 28.30  | _     | 23.00  | —     | 18.00  | _     | 13.20  | —     | ns   |
| P46 | CLKOUT to REG valid (MAX = 0.25 x B1 + 8.00)                                                                                     | 7.60   | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| P47 | CLKOUT to REG Invalid. (MIN = 0.25 x B1 + 1.00)                                                                                  | 8.60   | —     | 7.30   | _     | 6.00   | _     | 4.80   | _     | ns   |
| P48 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ asserted.<br>(MAX = 0.25 x B1 + 8.00)                                              | 7.60   | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| P49 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ negated.<br>(MAX = 0.25 x B1 + 8.00)                                               | 7.60   | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| P50 | $\frac{\text{CLKOUT to PCOE, IORD, PCWE,}}{\text{IOWR assert time. (MAX = 0.00 x B1 + 11.00)}}$                                  | —      | 11.00 | —      | 11.00 | _      | 11.00 | —      | 11.00 | ns   |
| P51 | $\frac{\text{CLKOUT to PCOE, IORD, PCWE,}}{\text{IOWR negate time. (MAX = 0.00 x B1 + 11.00)}}$                                  | 2.00   | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | ns   |
| P52 | CLKOUT to ALE assert time<br>(MAX = 0.25 x B1 + 6.30)                                                                            | 7.60   | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| P53 | CLKOUT to ALE negate time<br>(MAX = 0.25 x B1 + 8.00)                                                                            | —      | 15.60 | —      | 14.30 | —      | 13.00 | —      | 11.80 | ns   |
| P54 | $\overline{\text{PCWE}}$ , $\overline{\text{IOWR}}$ negated to D(0:31)<br>invalid. <sup>1</sup> (MIN = 0.25 x B1 - 2.00)         | 5.60   | —     | 4.30   | —     | 3.00   | _     | 1.80   | —     | ns   |
| P55 | $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ valid to<br>CLKOUT rising edge. <sup>1</sup> (MIN =<br>0.00 x B1 + 8.00) | 8.00   | —     | 8.00   | —     | 8.00   | _     | 8.00   | —     | ns   |
| P56 | CLKOUT rising edge to $\overline{WAITA}$<br>and $\overline{WAITB}$ invalid. <sup>1</sup> (MIN = 0.00 x<br>B1 + 2.00)             | 2.00   | _     | 2.00   | —     | 2.00   | _     | 2.00   | —     | ns   |

<sup>1</sup> PSST = 1. Otherwise add PSST times cycle time.

PSHT = 0. Otherwise add PSHT times cycle time.

These synchronous timings define when the  $\overline{WAITx}$  signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The  $\overline{WAITx}$  assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See PCMCIA Interface in the *MPC862 PowerQUICC User s Manual*.



**CPM Electrical Characteristics** 



Figure 49. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA



**CPM Electrical Characteristics** 







**CPM Electrical Characteristics** 

# 11.7 SCC in NMSI Mode Electrical Specifications

Table 20 provides the NMSI external clock timing.

# Table 20. NMSI External Clock Timing

| Num | Characteristic                                       | All Freq     | Unit  |    |
|-----|------------------------------------------------------|--------------|-------|----|
| Num | Characteristic                                       | Min          | Мах   | Om |
| 100 | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK    | _     | ns |
| 101 | RCLK1 and TCLK1 width low                            | 1/SYNCCLK +5 | _     | ns |
| 102 | RCLK1 and TCLK1 rise/fall time                       | _            | 15.00 | ns |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00         | 50.00 | ns |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00         | 50.00 | ns |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 5.00         |       | ns |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 5.00         |       | ns |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00         | _     | ns |
| 108 | CD1 setup Time to RCLK1 rising edge                  | 5.00         | _     | ns |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater than or equal to 2.25/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

Table 21 provides the NMSI internal clock timing.

Table 21. NMSI Internal Clock Timing

| Num   | Charactoristic                                       | All Frequencies |           |      |  |
|-------|------------------------------------------------------|-----------------|-----------|------|--|
| Nulli | Characteristic                                       | Min             | Мах       | Onit |  |
| 100   | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00            | SYNCCLK/3 | MHz  |  |
| 102   | RCLK1 and TCLK1 rise/fall time                       | —               | _         | ns   |  |
| 103   | TXD1 active delay (from TCLK1 falling edge)          | 0.00            | 30.00     | ns   |  |
| 104   | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00            | 30.00     | ns   |  |
| 105   | CTS1 setup time to TCLK1 rising edge                 | 40.00           | —         | ns   |  |
| 106   | RXD1 setup time to RCLK1 rising edge                 | 40.00           | _         | ns   |  |
| 107   | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00            | —         | ns   |  |
| 108   | CD1 setup time to RCLK1 rising edge                  | 40.00           |           | ns   |  |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.



**CPM Electrical Characteristics** 





| Name                                           | Pin Number | Туре                         |
|------------------------------------------------|------------|------------------------------|
| IP_A6<br>UTPB_Split6 <sup>2</sup><br>MII-TXERR | Т6         | Input                        |
| IP_A7<br>UTPB_Split7 <sup>2</sup><br>MII-RXDV  | ТЗ         | Input                        |
| ALE_B<br>DSCK/AT1                              | J1         | Bidirectional<br>Three-state |
| IP_B[0:1]<br>IWP[0:1]<br>VFLS[0:1]             | H2, J3     | Bidirectional                |
| IP_B2<br>IOIS16_B<br>AT2                       | J2         | Bidirectional<br>Three-state |
| IP_B3<br>IWP2<br>VF2                           | G1         | Bidirectional                |
| IP_B4<br>LWP0<br>VF0                           | G2         | Bidirectional                |
| IP_B5<br>LWP1<br>VF1                           | J4         | Bidirectional                |
| IP_B6<br>DSDI<br>AT0                           | кз         | Bidirectional<br>Three-state |
| IP_B7<br>PTR<br>AT3                            | H1         | Bidirectional<br>Three-state |
| OP0<br>MII-TXD0<br>UtpClk_Split <sup>2</sup>   | L4         | Bidirectional                |
| OP1                                            | L2         | Output                       |
| OP2<br>MODCK1<br>STS                           | L1         | Bidirectional                |
| OP3<br>MODCK2<br>DSDO                          | M4         | Bidirectional                |
| BADDR30<br>REG                                 | К4         | Output                       |
| BADDR[28:29]                                   | M3, M2     | Output                       |
| ĀS                                             | L3         | Input                        |

# Table 35. Pin Assignments (continued)



| Name                                                                          | Pin Number | Туре                                    |
|-------------------------------------------------------------------------------|------------|-----------------------------------------|
| PB21<br>SMTXD2<br>L1CLKOB<br>PHSEL1 <sup>1</sup><br>TXADDR1 <sup>2</sup>      | К16        | Bidirectional<br>(Optional: Open-drain) |
| PB20<br>SMRXD2<br>L1CLKOA<br>PHSEL0 <sup>1</sup><br>TXADDR0 <sup>2</sup>      | L16        | Bidirectional<br>(Optional: Open-drain) |
| PB19<br>RTS1<br>L1ST1                                                         | N19        | Bidirectional<br>(Optional: Open-drain) |
| PB18<br>RXADDR4 <sup>2</sup><br>RTS2<br>L1ST2                                 | N17        | Bidirectional<br>(Optional: Open-drain) |
| PB17<br>L1RQb<br>L1ST3<br>RTS3<br>PHREQ1 <sup>1</sup><br>RXADDR1 <sup>2</sup> | P18        | Bidirectional<br>(Optional: Open-drain) |
| PB16<br>L1RQa<br>L1ST4<br>RTS4<br>PHREQ0 <sup>1</sup><br>RXADDR0 <sup>2</sup> | N16        | Bidirectional<br>(Optional: Open-drain) |
| PB15<br>BRGO3<br>TxClav                                                       | R17        | Bidirectional                           |
| PB14<br>RXADDR2 <sup>2</sup><br>RSTRT1                                        | U18        | Bidirectional                           |
| PC15<br>DREQ0<br>RTS1<br>L1ST1<br>RxClav                                      | D16        | Bidirectional                           |
| PC14<br>DREQ1<br>RTS2<br>L1ST2                                                | D18        | Bidirectional                           |



Mechanical Data and Ordering Information







#### SIDE VIEW

#### NOTES:

- 1. Dimensions and tolerancing per ASME Y14.5M, 1994.
- 2. Dimensions in millimeters.
- 3. Dimension b is the maximum solder ball diameter measured parallel to datum C.

|     | MILLIMETERS |         |  |  |  |
|-----|-------------|---------|--|--|--|
| DIM | MIN         | MIN MAX |  |  |  |
| Α   |             | 2.05    |  |  |  |
| A1  | 0.50        | 0.70    |  |  |  |
| A2  | 0.95        | 1.35    |  |  |  |
| A3  | 0.70        | 0.90    |  |  |  |
| b   | 0.60        | 0.90    |  |  |  |
| D   | 25.00       | BSC     |  |  |  |
| D1  | 22.86       | BSC     |  |  |  |
| D2  | 22.40       | 22.60   |  |  |  |
| е   | 1.27        | BSC     |  |  |  |
| Е   | 25.00 BSC   |         |  |  |  |
| E1  | 22.86 BSC   |         |  |  |  |
| E2  | 22.40       | 22.60   |  |  |  |

Case No. 1103-01



В

#### How to Reach Us:

Home Page: www.freescale.com email:

support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC862EC Rev. 3 2/2006 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2006.

