## NXP USA Inc. - KMPC857TCVR80B Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 80MHz                                                                  |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (1), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | -40°C ~ 115°C (TA)                                                     |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc857tcvr80b |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Overview

The MPC862/857T/857DSL is a derivative of Freescale's MPC860 PowerQUICC<sup>™</sup> family of devices. It is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM enabled members.

MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family.

Table 1 shows the functionality supported by the members of the MPC862/857T/857DSL family.

|           | Ca                   | iche       | Ethe    | rnet   |                |                |
|-----------|----------------------|------------|---------|--------|----------------|----------------|
| Part      | Instruction<br>Cache | Data Cache | 10T     | 10/100 | SCC            | SMC            |
| MPC862P   | 16 Kbyte             | 8 Kbyte    | Up to 4 | 1      | 4              | 2              |
| MPC862T   | 4 Kbyte              | 4 Kbyte    | Up to 4 | 1      | 4              | 2              |
| MPC857T   | 4 Kbyte              | 4 Kbyte    | 1       | 1      | 1              | 2              |
| MPC857DSL | 4 Kbyte              | 4 Kbyte    | 1       | 1      | 1 <sup>1</sup> | 1 <sup>2</sup> |

Table 1. MPC862 Family Functionality

<sup>1</sup> On the MPC857DSL, the SCC (SCC1) is for ethernet only. Also, the MPC857DSL does not support the Time Slot Assigner (TSA).

<sup>2</sup> On the MPC857DSL, the SMC (SMC1) is for UART only.

## 2 Features

The following list summarizes the key MPC862/857T/857DSL features:

- Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch, without conditional execution
  - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1).
    - 16-Kbyte instruction cache (MPC862P) is four-way, set-associative with 256 sets; 4-Kbyte instruction cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets.
    - 8-Kbyte data cache (MPC862P) is two-way, set-associative with 256 sets; 4-Kbyte data cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets.
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully associative instruction and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip-emulation debug mode



- The MPC862/857T/857DSL provides enhanced ATM functionality over that of the MPC860SAR. The MPC862/857T/857DSL adds major new features available in "enhanced SAR" (ESAR) mode, including the following:
  - Improved operation, administration and maintenance (OAM) support
  - OAM performance monitoring (PM) support
  - Multiple APC priority levels available to support a range of traffic pace requirements
  - ATM port-to-port switching capability without the need for RAM-based microcode
  - Simultaneous MII (10/100Base-T) and UTOPIA (half-duplex) capability
  - Optional statistical cell counters per PHY
  - UTOPIA level 2 compliant interface with added FIFO buffering to reduce the total cell transmission time. (The earlier UTOPIA level 1 specification is also supported.)
  - Multi-PHY support on the MPC857T
  - Four PHY support on the MPC857DSL
  - Parameter RAM for both SPI and  $I^2C$  can be relocated without RAM-based microcode
  - Supports full-duplex UTOPIA both master (ATM side) and slave (PHY side) operation using a "split" bus
  - AAL2/VBR functionality is ROM-resident
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank
  - Up to 30 wait states programmable per memory bank
  - Glueless interface to Page mode/EDO/SDRAM, SRAM, EPROMs, flash EPROMs, and other memory devices.
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{\text{CAS}}$  lines, four  $\overline{\text{WE}}$  lines, one  $\overline{\text{OE}}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbyte–256 Mbyte)
  - Selectable write protection
  - On-chip bus arbitration logic
- General-purpose timers
  - Four 16-bit timers cascadable to be two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture
- Fast Ethernet controller (FEC)
  - Simultaneous MII (10/100Base-T) and UTOPIA operation when using the UTOPIA multiplexed bus.



Features

- System integration unit (SIU)
  - Bus monitor
  - Software watchdog
  - Periodic interrupt timer (PIT)
  - Low-power stop mode
  - Clock synthesizer
  - Decrementer, time base, and real-time clock (RTC) from the PowerPC architecture
  - Reset controller
  - IEEE 1149.1 test access port (JTAG)
- Interrupts
  - Seven external interrupt request (IRQ) lines
  - 12 port pins with interrupt capability
  - The MPC862P and MPC862T have 23 internal interrupt sources; the MPC857T and MPC857DSL have 20 internal interrupt sources
  - Programmable priority between SCCs (MPC862P and MPC862T)
  - Programmable highest priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - Up to 8-Kbytes of dual-port RAM
  - The MPC862P and MPC862T have 16 serial DMA (SDMA) channels; the MPC857T and MPC857DSL have 10 serial DMA (SDMA) channels
  - Three parallel I/O registers with open-drain capability
- Four baud rate generators
  - Independent (can be connected to any SCC or SMC)
  - Allow changes during operation
  - Autobaud support option
- The MPC862P and MPC862T have four SCCs (serial communication controller) The MPC857T and MPC857DSL have one SCC, SCC1; the MPC857DSL supports ethernet only
  - Serial ATM capability on all SCCs
  - Optional UTOPIA port on SCC4
  - Ethernet/IEEE 802.3 optional on SCC1–4, supporting full 10-Mbps operation
  - HDLC/SDLC
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support PPP (point-to-point protocol)
  - AppleTalk



**Maximum Tolerated Ratings** 



\*The MPC857DSL does not contain SMC2 nor the Time Slot Assigner, and provides eight SDMA controllers.

#### Figure 2. MPC857T/MPC857DSL Block Diagram

## 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC862/857T/857DSL. Table 2 provides the maximum ratings.

### Table 2. Maximum Tolerated Ratings

(GND = 0 V)

| Rating                      | Symbol | Value       | Unit | Max Freq<br>(MHz) |
|-----------------------------|--------|-------------|------|-------------------|
| Supply voltage <sup>1</sup> | VDDH   | -0.3 to 4.0 | V    | -                 |
|                             | VDDL   | -0.3 to 4.0 | V    | -                 |
|                             | KAPWR  | -0.3 to 4.0 | V    | -                 |
|                             | VDDSYN | -0.3 to 4.0 | V    | -                 |



**Thermal Calculation and Measurement** 

## 7.2 Estimation with Junction-to-Case Thermal Resistance

Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta IC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required.

## 7.3 Estimation with Junction-to-Board Thermal Resistance

A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. It has been observed that the thermal performance of most plastic packages and especially PBGA packages is strongly dependent on the board temperature; see Figure 3.



Figure 3. Effect of Board Temperature Rise on Thermal Behavior



| Num  | Chavastavistia                                                                                                                                                                                                                                                                                                                                                                                                                             | 33    | MHz | 40    | MHz | 50 I  | MHz | 66 I  | ЛНz | l l m it |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|-------|-----|-------|-----|----------|
| NUM  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                             | Min   | Max | Min   | Max | Min   | Max | Min   | Max | Unit     |
| B29d | $\overline{\text{WE}}(0:3)$ negated to D(0:31), DP(0:3)<br>High-Z GPCM write access, TRLX = 1,<br>CSNT = 1, EBDF = 0 (MIN = 1.50 x B1<br>- 2.00)                                                                                                                                                                                                                                                                                           | 43.50 | _   | 35.50 | _   | 28.00 | _   | 20.70 | _   | ns       |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3)<br>High-Z GPCM write access, TRLX = 1,<br>CSNT = 1, ACS = 10, or ACS = 11<br>EBDF = 0 (MIN = 1.50 x B1 - 2.00)                                                                                                                                                                                                                                                                          | 43.50 | _   | 35.50 | _   | 28.00 | _   | 20.70 | _   | ns       |
| B29f | WE(0:3) negated to D(0:31), DP(0:3)<br>High Z GPCM write access, TRLX = 0,<br>CSNT = 1, EBDF = 1 (MIN = 0.375 x<br>B1 - 6.30)                                                                                                                                                                                                                                                                                                              | 5.00  | _   | 3.00  | _   | 1.10  | _   | 0.00  | _   | ns       |
| B29g | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3)<br>High-Z GPCM write access, TRLX = 0,<br>CSNT = 1 ACS = 10 or ACS = 11,<br>EBDF = 1 (MIN = 0.375 x B1 - 6.30)                                                                                                                                                                                                                                                                          | 5.00  |     | 3.00  | _   | 1.10  | _   | 0.00  | _   | ns       |
| B29h | WE(0:3) negated to D(0:31), DP(0:3)<br>High Z GPCM write access, TRLX = 1,<br>CSNT = 1, EBDF = 1 (MIN = 0.375 x<br>B1 - 3.30)                                                                                                                                                                                                                                                                                                              | 38.40 | _   | 31.10 | _   | 24.20 | _   | 17.50 | _   | ns       |
| B29i | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3)<br>High-Z GPCM write access, TRLX = 1,<br>CSNT = 1, ACS = 10 or ACS = 11,<br>EBDF = 1 (MIN = 0.375 x B1 - 3.30)                                                                                                                                                                                                                                                                         | 38.40 | _   | 31.10 | _   | 24.20 | _   | 17.50 | _   | ns       |
| B30  | $\overline{CS}$ , $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) Invalid GPCM write<br>access <sup>11</sup> (MIN = 0.25 x B1 - 2.00)                                                                                                                                                                                                                                                                                            | 5.60  | —   | 4.30  | _   | 3.00  | _   | 1.80  | —   | ns       |
| B30a | $\label{eq:weighted} \begin{array}{l} \overline{\text{WE}}(0:3) \text{ negated to A}(0:31),\\ \text{BADDR}(28:30) \text{ Invalid GPCM}, \text{ write}\\ \text{access, TRLX} = 0, \text{ CSNT} = 1, \overline{\text{CS}}\\ \text{negated to A}(0:31) \text{ invalid GPCM write}\\ \text{access TRLX} = 0, \text{ CSNT} = 1 \text{ ACS} = 10,\\ \text{or ACS} == 11, \text{ EBDF} = 0 (\text{MIN} = 0.50)\\ \text{x B1} - 2.00) \end{array}$ | 13.20 | _   | 10.50 |     | 8.00  |     | 5.60  | _   | ns       |
| B30b | $\overline{WE}(0:3) \text{ negated to } A(0:31) \text{ Invalid} \\ \text{GPCM BADDR}(28:30) \text{ invalid GPCM} \\ \text{write access, TRLX = 1, CSNT = 1.} \\ \overline{CS} \text{ negated to } A(0:31) \text{ Invalid GPCM} \\ \text{write access TRLX = 1, CSNT = 1,} \\ \text{ACS = 10, or ACS == 11 EBDF = 0} \\ (\text{MIN = 1.50 x B1 - 2.00)} \\ \end{array}$                                                                     | 43.50 |     | 35.50 |     | 28.00 | _   | 20.70 |     | ns       |

## Table 7. Bus Operation Timings (continued)



| Num  | Oh ave stavistic                                                                                                                                                                                                                                                                          | 33    | MHz   | 40 MHz |       | 50 I  | MHz   | 66 I  | MHz   | 11   |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|-------|-------|-------|-------|------|
| NUM  | Characteristic                                                                                                                                                                                                                                                                            | Min   | Max   | Min    | Мах   | Min   | Мах   | Min   | Max   | Unit |
| B30c | $\overline{WE}(0:3) \text{ negated to } A(0:31),$<br>BADDR(28:30) invalid GPCM write<br>access, TRLX = 0, CSNT = 1.<br>$\overline{CS} \text{ negated to } A(0:31) \text{ invalid GPCM}$<br>write access, TRLX = 0, CSNT = 1<br>ACS = 10, ACS == 11, EBDF = 1<br>(MIN = 0.375 x B1 - 3.00) | 8.40  |       | 6.40   |       | 4.50  |       | 2.70  |       | ns   |
| B30d | $\overline{WE}(0:3) \text{ negated to } A(0:31),$<br>BADDR(28:30) invalid GPCM write<br>access TRLX = 1, CSNT =1,<br>$\overline{CS} \text{ negated to } A(0:31) \text{ invalid GPCM}$<br>write access TRLX = 1, CSNT = 1,<br>ACS = 10 or 11, EBDF = 1                                     | 38.67 | _     | 31.38  | _     | 24.50 | _     | 17.83 | _     | ns   |
| B31  | CLKOUT falling edge to $\overline{CS}$ valid - as<br>requested by control bit CST4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 X B1 + 6.00)                                                                                                                                    | 1.50  | 6.00  | 1.50   | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |
| B31a | CLKOUT falling edge to $\overline{CS}$ valid - as<br>requested by control bit CST1 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.80)                                                                                                                                    | 7.60  | 14.30 | 6.30   | 13.00 | 5.00  | 11.80 | 3.80  | 10.50 | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid - as<br>requested by control bit CST2 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 8.00)                                                                                                                                     | 1.50  | 8.00  | 1.50   | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | ns   |
| B31c | CLKOUT rising edge to $\overline{CS}$ valid- as<br>requested by control bit CST3 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.30)                                                                                                                                      | 7.60  | 13.80 | 6.30   | 12.50 | 5.00  | 11.30 | 3.80  | 10.00 | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$ valid, as<br>requested by control bit CST1 in the<br>corresponding word in the UPM<br>EBDF = 1 (MAX = 0.375 x B1 + 6.6)                                                                                                                            | 9.40  | 18.00 | 7.60   | 16.00 | 13.30 | 14.10 | 11.30 | 12.30 | ns   |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$ valid- as<br>requested by control bit BST4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 6.00)                                                                                                                              | 1.50  | 6.00  | 1.50   | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |
| B32a | CLKOUT falling edge to $\overline{\text{BS}}$ valid - as<br>requested by control bit BST1 in the<br>corresponding word in the UPM,<br>EBDF = 0 (MAX = 0.25 x B1 + 6.80)                                                                                                                   | 7.60  | 14.30 | 6.30   | 13.00 | 5.00  | 11.80 | 3.80  | 10.50 | ns   |
| B32b | CLKOUT rising edge to $\overline{BS}$ valid - as<br>requested by control bit BST2 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 8.00)                                                                                                                                     | 1.50  | 8.00  | 1.50   | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | ns   |

## Table 7. Bus Operation Timings (continued)



Figure 8 provides the timing for the synchronous input signals.



Figure 8. Synchronous Input Signals Timing

Figure 9 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller.



Figure 9. Input Data Timing in Normal Case





Figure 17. External Bus Write Timing (GPCM Controlled—TRLX = 0,1, CSNT = 1)



Figure 19 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Cycles Timing

Figure 20 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.





Figure 26 provides the PCMCIA access cycle timing for the external bus read.



Figure 26. PCMCIA Access Cycles Timing External Bus Read



**CPM Electrical Characteristics** 

# **11 CPM Electrical Characteristics**

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC862/857T/857DSL.

## 11.1 PIP/PIO AC Electrical Specifications

Table 14 provides the PIP/PIO AC timings as shown in Figure 40 though Figure 44.

## Table 14. PIP/PIO Timing

| Num | Characteristic                                                       | All Freq              | uencies | Unit |
|-----|----------------------------------------------------------------------|-----------------------|---------|------|
| Num | Characteristic                                                       | Min                   | Мах     | Onit |
| 21  | Data-in setup time to STBI low                                       | 0                     | _       | ns   |
| 22  | Data-in hold time to STBI high                                       | 2.5 – t3 <sup>1</sup> | _       | clk  |
| 23  | STBI pulse width                                                     | 1.5                   | -       | clk  |
| 24  | STBO pulse width                                                     | 1 clk – 5 ns          | -       | ns   |
| 25  | Data-out setup time to STBO low                                      | 2                     | -       | clk  |
| 26  | Data-out hold time from STBO high                                    | 5                     | -       | clk  |
| 27  | STBI low to STBO low (Rx interlock)                                  | —                     | 2       | clk  |
| 28  | STBI low to STBO high (Tx interlock)                                 | 2                     | -       | clk  |
| 29  | Data-in setup time to clock high                                     | 15                    | -       | ns   |
| 30  | Data-in hold time from clock high                                    | 7.5                   | _       | ns   |
| 31  | Clock low to data-out valid (CPU writes data, control, or direction) | _                     | 25      | ns   |

<sup>1</sup> t3 = Specification 23



Figure 40. PIP Rx (Interlock Mode) Timing Diagram



## 11.4 Baud Rate Generator AC Electrical Specifications

Table 17 provides the baud rate generator timings as shown in Figure 50.

| Table | 17. Baud | Rate | Generator | Timing |  |
|-------|----------|------|-----------|--------|--|
|       |          |      |           |        |  |

| Num | Characteristic          | All Freq | Unit |      |
|-----|-------------------------|----------|------|------|
|     | Ondracteristic          |          | Max  | onit |
| 50  | BRGO rise and fall time | —        | 10   | ns   |
| 51  | BRGO duty cycle         | 40       | 60   | %    |
| 52  | BRGO cycle              | 40       | _    | ns   |



Figure 50. Baud Rate Generator Timing Diagram

## **11.5 Timer AC Electrical Specifications**

Table 18 provides the general-purpose timer timings as shown in Figure 51.

## Table 18. Timer Timing

| Num | Charactoristic               | All Freq | Unit |       |
|-----|------------------------------|----------|------|-------|
|     |                              | Min      | Мах  | C.III |
| 61  | TIN/TGATE rise and fall time | 10       | _    | ns    |
| 62  | TIN/TGATE low time           | 1        | _    | clk   |
| 63  | TIN/TGATE high time          | 2        | _    | clk   |
| 64  | TIN/TGATE cycle time         | 3        |      | clk   |
| 65  | CLKO low to TOUT valid       | 3        | 25   | ns    |



**CPM Electrical Characteristics** 



Figure 51. CPM General-Purpose Timers Timing Diagram

## **11.6 Serial Interface AC Electrical Specifications**

Table 19 provides the serial interface timings as shown in Figure 52 though Figure 56.

| Num | Characteristic                                           | All Freq | Unit                  |      |
|-----|----------------------------------------------------------|----------|-----------------------|------|
| Num | Characteristic                                           | Min      | Мах                   | Onit |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup>       | _        | SYNCCLK/2.5           | MHz  |
| 71  | L1RCLK, L1TCLK width low (DSC = 0) $^{2}$                | P + 10   | —                     | ns   |
| 71a | L1RCLK, L1TCLK width high (DSC = 0) $^{3}$               | P + 10   | —                     | ns   |
| 72  | L1TXD, L1ST(1–4), L1RQ, L1CLKO rise/fall time            | _        | 15.00                 | ns   |
| 73  | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time)   | 20.00    | —                     | ns   |
| 74  | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | 35.00    | _                     | ns   |
| 75  | L1RSYNC, L1TSYNC rise/fall time                          | _        | 15.00                 | ns   |
| 76  | L1RXD valid to L1CLK edge (L1RXD setup time)             | 17.00    | —                     | ns   |
| 77  | L1CLK edge to L1RXD invalid (L1RXD hold time)            | 13.00    | —                     | ns   |
| 78  | L1CLK edge to L1ST(1-4) valid <sup>4</sup>               | 10.00    | 45.00                 | ns   |
| 78A | L1SYNC valid to L1ST(1-4) valid                          | 10.00    | 45.00                 | ns   |
| 79  | L1CLK edge to L1ST(1-4) invalid                          | 10.00    | 45.00                 | ns   |
| 80  | L1CLK edge to L1TXD valid                                | 10.00    | 55.00                 | ns   |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                | 10.00    | 55.00                 | ns   |
| 81  | L1CLK edge to L1TXD high impedance                       | 0.00     | 42.00                 | ns   |
| 82  | L1RCLK, L1TCLK frequency (DSC =1)                        | _        | 16.00 or<br>SYNCCLK/2 | MHz  |
| 83  | L1RCLK, L1TCLK width low (DSC =1)                        | P + 10   | —                     | ns   |

## Table 19. SI Timing



**CPM Electrical Characteristics** 







**CPM Electrical Characteristics** 

Figure 57 through Figure 59 show the NMSI timings.





**CPM Electrical Characteristics** 





**FEC Electrical Characteristics** 

# 13.1 MII Receive Signal Timing (MII\_RXD[3:0], MII\_RX\_DV, MII\_RX\_ER, MII\_RX\_CLK)

The receiver functions correctly up to a MII\_RX\_CLK maximum frequency of 25MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_RX\_CLK frequency - 1%.

Table 29 provides information on the MII receive signal timing.

| Num | Characteristic                                         | Min | Мах | Unit              |
|-----|--------------------------------------------------------|-----|-----|-------------------|
| M1  | MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup | 5   | —   | ns                |
| M2  | MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold  | 5   | —   | ns                |
| M3  | MII_RX_CLK pulse width high                            | 35% | 65% | MII_RX_CLK period |
| M4  | MII_RX_CLK pulse width low                             | 35% | 65% | MII_RX_CLK period |

## Table 29. MII Receive Signal Timing

Figure 73 shows MII receive signal timing.



Figure 73. MII Receive Signal Timing Diagram

# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency - 1%.

Table 30 provides information on the MII transmit signal timing.

Table 30. MII Transmit Signal Timing

| Num | Characteristic                                           | Min | Мах | Unit |
|-----|----------------------------------------------------------|-----|-----|------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | —   | ns   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   | _   | 25  |      |



#### **FEC Electrical Characteristics**

| Num | Characteristic              |     | Max | Unit              |  |
|-----|-----------------------------|-----|-----|-------------------|--|
| M7  | MII_TX_CLK pulse width high | 35% | 65% | MII_TX_CLK period |  |
| M8  | MII_TX_CLK pulse width low  | 35% | 65% | MII_TX_CLK period |  |

Table 30. MII Transmit Signal Timing (continued)

Figure 74 shows the MII transmit signal timing diagram.



Figure 74. MII Transmit Signal Timing Diagram

## 13.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL)

Table 31 provides information on the MII async inputs signal timing.

Table 31. MII Async Inputs Signal Timing

| Num | Characteristic                       | Min | Мах | Unit              |
|-----|--------------------------------------|-----|-----|-------------------|
| M9  | MII_CRS, MII_COL minimum pulse width | 1.5 |     | MII_TX_CLK period |

Figure 75 shows the MII asynchronous inputs signal timing diagram.



Figure 75. MII Async Inputs Timing Diagram

## 13.4 MII Serial Management Channel Timing (MII\_MDIO, MII\_MDC)

Table 32 provides information on the MII serial management channel signal timing. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation.



**Document Revision History** 

# **15 Document Revision History**

Table 36 lists significant changes between revisions of this document.

| Rev. No. | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 2001    | Initial revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0.1      | 9/2001  | Change extended temperature from 95 to 105                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0.2      | 11/2001 | Revised for new template, changed Table 7 B23 max value @ 66 MHz from 2 ns to 8 ns.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0.3      | 4/2002  | <ul> <li>Timing modified and equations added, for Rev. A and B devices.</li> <li>Modified power numbers and temperature ranges. Added ESAR UTOPIA timing.</li> </ul>                                                                                                                                                                                                                                                                                                                   |
| 1.0      | 9/2002  | <ul> <li>Specification changed to include the MPC857T and MPC857DSL.</li> <li>Changed maximum operating frequency from 80 MHz to 100 MHz.</li> <li>Removed MPC862DP, DT, and SR derivatives and part numbers.</li> <li>Corrected power dissipation numbers.</li> <li>Changed UTOPIA maximum frequency from 50 MHz to 33 MHz.</li> <li>Changed part number ordering information to Rev. B devices only.</li> <li>To maximum ratings for temperature, added frequency ranges.</li> </ul> |
| 1.1      | 5/2003  | Changed SPI Master Timing Specs. 162 and 164                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1.2      | 8/2003  | <ul> <li>Changed B28a through B28d and B29b to show that TRLX can be 0 or 1.</li> <li>Non-technical reformatting</li> </ul>                                                                                                                                                                                                                                                                                                                                                            |
| 2.0      | 11/2004 | <ul> <li>Added a table footnote to Table 5 DC Electrical Specifications about meeting the VIL Max of the I2C Standard.</li> <li>Updated document template.</li> </ul>                                                                                                                                                                                                                                                                                                                  |
| 3.0      | 2/2006  | Changed Tj from 95C to 105C in table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                |

### Table 36. Document Revision History