## NXP USA Inc. - KMPC857TCZQ80B Datasheet



#### Welcome to E-XFL.COM

### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 80MHz                                                                  |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (1), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | -40°C ~ 115°C (TA)                                                     |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc857tczq80b |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- The MPC862/857T/857DSL provides enhanced ATM functionality over that of the MPC860SAR. The MPC862/857T/857DSL adds major new features available in "enhanced SAR" (ESAR) mode, including the following:
  - Improved operation, administration and maintenance (OAM) support
  - OAM performance monitoring (PM) support
  - Multiple APC priority levels available to support a range of traffic pace requirements
  - ATM port-to-port switching capability without the need for RAM-based microcode
  - Simultaneous MII (10/100Base-T) and UTOPIA (half-duplex) capability
  - Optional statistical cell counters per PHY
  - UTOPIA level 2 compliant interface with added FIFO buffering to reduce the total cell transmission time. (The earlier UTOPIA level 1 specification is also supported.)
  - Multi-PHY support on the MPC857T
  - Four PHY support on the MPC857DSL
  - Parameter RAM for both SPI and  $I^2C$  can be relocated without RAM-based microcode
  - Supports full-duplex UTOPIA both master (ATM side) and slave (PHY side) operation using a "split" bus
  - AAL2/VBR functionality is ROM-resident
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank
  - Up to 30 wait states programmable per memory bank
  - Glueless interface to Page mode/EDO/SDRAM, SRAM, EPROMs, flash EPROMs, and other memory devices.
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{\text{CAS}}$  lines, four  $\overline{\text{WE}}$  lines, one  $\overline{\text{OE}}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbyte–256 Mbyte)
  - Selectable write protection
  - On-chip bus arbitration logic
- General-purpose timers
  - Four 16-bit timers cascadable to be two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture
- Fast Ethernet controller (FEC)
  - Simultaneous MII (10/100Base-T) and UTOPIA operation when using the UTOPIA multiplexed bus.



#### Features



\*The MPC862T contains 4-Kbyte instruction cache and 4-Kbyte data cache.

Figure 1. MPC862P/862T Block Diagram



Thermal Characteristics

# 4 Thermal Characteristics

Table 3 shows the thermal characteristics for the MPC862/857T/857DSL.

| Rating                               | Enviro                | onment                  | Symbol               | Value | Unit |
|--------------------------------------|-----------------------|-------------------------|----------------------|-------|------|
| Junction to ambient <sup>1</sup>     | Natural Convection    | Single layer board (1s) | $R_{\theta JA}^{2}$  | 37    | °C/W |
|                                      |                       | Four layer board (2s2p) |                      | 23    |      |
|                                      | Air flow (200 ft/min) | Single layer board (1s) | $R_{\theta JMA}{}^3$ | 30    |      |
|                                      |                       | Four layer board (2s2p) | $R_{\theta JMA}{}^3$ | 19    |      |
| Junction to board <sup>4</sup>       |                       |                         | $R_{\theta J B}$     | 13    |      |
| Junction to case <sup>5</sup>        |                       |                         | $R_{\thetaJC}$       | 6     |      |
| Junction to package top <sup>6</sup> | Natural Convection    |                         | $\Psi_{JT}$          | 2     |      |
|                                      | Air flow (200 ft/min) |                         | $\Psi_{JT}$          | 2     |      |

## Table 3. MPC862/857T/857DSL Thermal Resistance Data

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- <sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- <sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

<sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

- <sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction to case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

# 5 **Power Dissipation**

Table 4 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice bus speed.

| Die Revision    | Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|-----------------|-----------|----------------------|----------------------|------|
| 0<br>(1:1 Made) | 50 MHz    | 656                  | 735                  | mW   |
| (1:1 Mode)      | 66 MHz    | TBD                  | TBD                  | mW   |
| A.1, B.0        | 50 MHz    | 630                  | 760                  | mW   |
| (1:1 Mode)      | 66 MHz    | 890                  | 1000                 | mW   |

Table 4. Power Dissipation (P<sub>D</sub>)





# 7.6 References

| Semiconductor Equipment and Materials International | (415) 964-5111       |
|-----------------------------------------------------|----------------------|
| 805 East Middlefield Rd.                            |                      |
| Mountain View, CA 94043                             |                      |
| MIL-SPEC and EIA/JESD (JEDEC) Specifications        | 800-854-7179 or      |
| (Available from Global Engineering Documents)       | 303-397-7956         |
| JEDEC Specifications                                | http://www.jedec.org |

1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54.

2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.

# 8 Layout Practices

Each  $V_{CC}$  pin on the MPC862/857T/857DSL should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1 µF by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC862/857T/857DSL have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

# 9 Bus Signal Timing

The maximum bus speed supported by the MPC862/857T/857DSL is 66 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC862/857T/857DSL used at 80MHz must be configured for a 40 MHz bus). Table 6 shows the period ranges for standard part frequencies.

| Freq   | 50 N  | 50 MHz |       | 66 MHz |       | 80 MHz |       | MHz   |
|--------|-------|--------|-------|--------|-------|--------|-------|-------|
| rieq   | Min   | Max    | Min   | Max    | Min   | Max    | Min   | Max   |
| Period | 20.00 | 30.30  | 15.15 | 30.30  | 25.00 | 30.30  | 20.00 | 30.30 |

Table 6. Period Range for Standard Part Frequencies



|      |                                                                                                                                                                                                                                                                                                                                                                | 33    | MHz | 40 1  | MHz | 50 I  | MHz | 66 I  | MHz |      |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|-------|-----|-------|-----|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                                                                                                 | Min   | Max | Min   | Max | Min   | Max | Min   | Max | Unit |
| B29d | WE(0:3) negated to D(0:31), DP(0:3)<br>High-Z GPCM write access, TRLX = 1,<br>CSNT = 1, EBDF = 0 (MIN = 1.50 x B1<br>- 2.00)                                                                                                                                                                                                                                   | 43.50 | _   | 35.50 |     | 28.00 | _   | 20.70 | _   | ns   |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3)<br>High-Z GPCM write access, TRLX = 1,<br>CSNT = 1, ACS = 10, or ACS = 11<br>EBDF = 0 (MIN = 1.50 x B1 - 2.00)                                                                                                                                                                                              | 43.50 | _   | 35.50 | _   | 28.00 | _   | 20.70 | _   | ns   |
| B29f | $\overline{\text{WE}}(0:3)$ negated to D(0:31), DP(0:3)<br>High Z GPCM write access, TRLX = 0,<br>CSNT = 1, EBDF = 1 (MIN = 0.375 x<br>B1 - 6.30)                                                                                                                                                                                                              | 5.00  | _   | 3.00  |     | 1.10  | _   | 0.00  | _   | ns   |
| B29g | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3)<br>High-Z GPCM write access, TRLX = 0,<br>CSNT = 1 ACS = 10 or ACS = 11,<br>EBDF = 1 (MIN = 0.375 x B1 - 6.30)                                                                                                                                                                                              | 5.00  | _   | 3.00  |     | 1.10  | _   | 0.00  | _   | ns   |
| B29h | $\overline{\text{WE}}$ (0:3) negated to D(0:31), DP(0:3)<br>High Z GPCM write access, TRLX = 1,<br>CSNT = 1, EBDF = 1 (MIN = 0.375 x<br>B1 - 3.30)                                                                                                                                                                                                             | 38.40 | _   | 31.10 | _   | 24.20 | _   | 17.50 | _   | ns   |
| B29i | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3)<br>High-Z GPCM write access, TRLX = 1,<br>CSNT = 1, ACS = 10 or ACS = 11,<br>EBDF = 1 (MIN = 0.375 x B1 - 3.30)                                                                                                                                                                                             | 38.40 | _   | 31.10 |     | 24.20 | _   | 17.50 | _   | ns   |
| B30  | $\overline{CS}$ , $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) Invalid GPCM write<br>access <sup>11</sup> (MIN = 0.25 x B1 - 2.00)                                                                                                                                                                                                                | 5.60  | _   | 4.30  | _   | 3.00  | _   | 1.80  | _   | ns   |
| B30a | $\overline{WE}(0:3) \text{ negated to } A(0:31), \\ BADDR(28:30) \text{ Invalid GPCM, write} \\ access, TRLX = 0, CSNT = 1, \overline{CS} \\ negated to A(0:31) \text{ invalid GPCM write} \\ access TRLX = 0, CSNT = 1 ACS = 10, \\ or ACS == 11, EBDF = 0 (MIN = 0.50) \\ x B1 - 2.00)$                                                                      | 13.20 |     | 10.50 |     | 8.00  |     | 5.60  |     | ns   |
| B30b | $\overline{WE}(0:3) \text{ negated to } A(0:31) \text{ Invalid} \\ \text{GPCM BADDR}(28:30) \text{ invalid GPCM} \\ \text{write access, TRLX = 1, CSNT = 1.} \\ \overline{\text{CS}} \text{ negated to } A(0:31) \text{ Invalid GPCM} \\ \text{write access TRLX = 1, CSNT = 1,} \\ \text{ACS = 10, or ACS == 11 EBDF = 0} \\ (\text{MIN = 1.50 x B1 - 2.00)}$ | 43.50 |     | 35.50 | _   | 28.00 |     | 20.70 |     | ns   |

# Table 7. Bus Operation Timings (continued)



|      | Oh one stanistic                                                                                                                                                                                                                                                                          | 33    | MHz   | 40    | MHz   | 50 I  | MHz   | 66 I  | MHz   |      |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                            | Min   | Max   | Min   | Max   | Min   | Max   | Min   | Max   | Unit |
| B30c | $\overline{WE}(0:3) \text{ negated to } A(0:31),$<br>BADDR(28:30) invalid GPCM write<br>access, TRLX = 0, CSNT = 1.<br>$\overline{CS} \text{ negated to } A(0:31) \text{ invalid GPCM}$<br>write access, TRLX = 0, CSNT = 1<br>ACS = 10, ACS == 11, EBDF = 1<br>(MIN = 0.375 x B1 - 3.00) | 8.40  |       | 6.40  |       | 4.50  |       | 2.70  |       | ns   |
| B30d | $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write<br>access TRLX = 1, CSNT =1,<br>$\overline{CS}$ negated to A(0:31) invalid GPCM<br>write access TRLX = 1, CSNT = 1,<br>ACS = 10 or 11, EBDF = 1                                                              | 38.67 | _     | 31.38 |       | 24.50 | _     | 17.83 | _     | ns   |
| B31  | CLKOUT falling edge to $\overline{CS}$ valid - as<br>requested by control bit CST4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 X B1 + 6.00)                                                                                                                                    | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |
| B31a | CLKOUT falling edge to $\overline{CS}$ valid - as<br>requested by control bit CST1 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.80)                                                                                                                                    | 7.60  | 14.30 | 6.30  | 13.00 | 5.00  | 11.80 | 3.80  | 10.50 | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid - as<br>requested by control bit CST2 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 8.00)                                                                                                                                     | 1.50  | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | ns   |
| B31c | CLKOUT rising edge to $\overline{CS}$ valid- as<br>requested by control bit CST3 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.30)                                                                                                                                      | 7.60  | 13.80 | 6.30  | 12.50 | 5.00  | 11.30 | 3.80  | 10.00 | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$ valid, as<br>requested by control bit CST1 in the<br>corresponding word in the UPM<br>EBDF = 1 (MAX = 0.375 x B1 + 6.6)                                                                                                                            | 9.40  | 18.00 | 7.60  | 16.00 | 13.30 | 14.10 | 11.30 | 12.30 | ns   |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$ valid- as<br>requested by control bit BST4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 6.00)                                                                                                                              | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |
| B32a | CLKOUT falling edge to $\overline{\text{BS}}$ valid - as<br>requested by control bit BST1 in the<br>corresponding word in the UPM,<br>EBDF = 0 (MAX = 0.25 x B1 + 6.80)                                                                                                                   | 7.60  | 14.30 | 6.30  | 13.00 | 5.00  | 11.80 | 3.80  | 10.50 | ns   |
| B32b | CLKOUT rising edge to $\overline{BS}$ valid - as<br>requested by control bit BST2 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 8.00)                                                                                                                                     | 1.50  | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | ns   |

# Table 7. Bus Operation Timings (continued)



| N    | 0k                                                                                                                                                                    | 33    | MHz   | 40 MHz |       | 50 MHz |       | 66 MHz |       | 11   |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                        | Min   | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| B32c | CLKOUT rising edge to $\overline{\text{BS}}$ valid - as<br>requested by control bit BST3 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.80)          | 7.60  | 14.30 | 6.30   | 13.00 | 5.00   | 11.80 | 3.80   | 10.50 | ns   |
| B32d | CLKOUT falling edge to $\overline{BS}$ valid- as<br>requested by control bit BST1 in the<br>corresponding word in the UPM,<br>EBDF = 1 (MAX = 0.375 x B1 + 6.60)      | 9.40  | 18.00 | 7.60   | 16.00 | 13.30  | 14.10 | 11.30  | 12.30 | ns   |
| B33  | CLKOUT falling edge to $\overline{GPL}$ valid - as<br>requested by control bit GxT4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 6.00)               | 1.50  | 6.00  | 1.50   | 6.00  | 1.50   | 6.00  | 1.50   | 6.00  | ns   |
| B33a | CLKOUT rising edge to $\overline{\text{GPL}}$ Valid - as<br>requested by control bit GxT3 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.80)         | 7.60  | 14.30 | 6.30   | 13.00 | 5.00   | 11.80 | 3.80   | 10.50 | ns   |
| B34  | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{CS}$ valid - as requested by control bit<br>CST4 in the corresponding word in the<br>UPM (MIN = 0.25 x B1 - 2.00) | 5.60  | _     | 4.30   | _     | 3.00   | _     | 1.80   | _     | ns   |
| B34a | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{CS}$ valid - as requested by control bit<br>CST1 in the corresponding word in the<br>UPM (MIN = 0.50 x B1 - 2.00) | 13.20 | _     | 10.50  | _     | 8.00   | _     | 5.60   | _     | ns   |
| B34b | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{CS}$ valid - as requested by CST2 in<br>the corresponding word in UPM<br>(MIN = 0.75 x B1 - 2.00)                 | 20.70 | _     | 16.70  | _     | 13.00  | _     | 9.40   | _     | ns   |
| B35  | A(0:31), BADDR(28:30) to $\overline{CS}$ valid -<br>as requested by control bit BST4 in the<br>corresponding word in the UPM<br>(MIN = 0.25 x B1 - 2.00)              | 5.60  | _     | 4.30   | _     | 3.00   | _     | 1.80   | _     | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{BS}$ valid - As Requested by BST1 in<br>the corresponding word in the UPM<br>(MIN = 0.50 x B1 - 2.00)             | 13.20 | _     | 10.50  | _     | 8.00   | _     | 5.60   | _     | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31)<br>to BS valid - as requested by control bit<br>BST2 in the corresponding word in the<br>UPM (MIN = $0.75 \times B1 - 2.00$ )      | 20.70 | _     | 16.70  | _     | 13.00  | _     | 9.40   | _     | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31)<br>to $\overline{GPL}$ valid as requested by control<br>bit GxT4 in the corresponding word in<br>the UPM (MIN = 0.25 x B1 - 2.00)  | 5.60  | _     | 4.30   | _     | 3.00   | _     | 1.80   | _     | ns   |

# Table 7. Bus Operation Timings (continued)



Figure 8 provides the timing for the synchronous input signals.



Figure 8. Synchronous Input Signals Timing

Figure 9 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller.



Figure 9. Input Data Timing in Normal Case



Figure 15 through Figure 17 provide the timing for the external bus write controlled by various GPCM factors.



Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0,1 CSNT = 0)





Figure 51. CPM General-Purpose Timers Timing Diagram

# **11.6 Serial Interface AC Electrical Specifications**

Table 19 provides the serial interface timings as shown in Figure 52 though Figure 56.

| Num | Ohovestavistis                                           | All Fred | luencies              | 11   |
|-----|----------------------------------------------------------|----------|-----------------------|------|
| Num | Characteristic                                           | Min      | Мах                   | Unit |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup>       | _        | SYNCCLK/2.5           | MHz  |
| 71  | L1RCLK, L1TCLK width low (DSC = 0) $^{2}$                | P + 10   | —                     | ns   |
| 71a | L1RCLK, L1TCLK width high (DSC = 0) $^{3}$               | P + 10   | —                     | ns   |
| 72  | L1TXD, L1ST(1–4), L1RQ, L1CLKO rise/fall time            | _        | 15.00                 | ns   |
| 73  | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time)   | 20.00    | —                     | ns   |
| 74  | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | 35.00    | _                     | ns   |
| 75  | L1RSYNC, L1TSYNC rise/fall time                          | _        | 15.00                 | ns   |
| 76  | L1RXD valid to L1CLK edge (L1RXD setup time)             | 17.00    | —                     | ns   |
| 77  | L1CLK edge to L1RXD invalid (L1RXD hold time)            | 13.00    | —                     | ns   |
| 78  | L1CLK edge to L1ST(1-4) valid <sup>4</sup>               | 10.00    | 45.00                 | ns   |
| 78A | L1SYNC valid to L1ST(1-4) valid                          | 10.00    | 45.00                 | ns   |
| 79  | L1CLK edge to L1ST(1-4) invalid                          | 10.00    | 45.00                 | ns   |
| 80  | L1CLK edge to L1TXD valid                                | 10.00    | 55.00                 | ns   |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                | 10.00    | 55.00                 | ns   |
| 81  | L1CLK edge to L1TXD high impedance                       | 0.00     | 42.00                 | ns   |
| 82  | L1RCLK, L1TCLK frequency (DSC =1)                        |          | 16.00 or<br>SYNCCLK/2 | MHz  |
| 83  | L1RCLK, L1TCLK width low (DSC =1)                        | P + 10   | —                     | ns   |

## Table 19. SI Timing







# 11.7 SCC in NMSI Mode Electrical Specifications

Table 20 provides the NMSI external clock timing.

## Table 20. NMSI External Clock Timing

| Num   | Characteristic                                       | All Freq     | uencies | Unit |
|-------|------------------------------------------------------|--------------|---------|------|
| Nulli | Characteristic                                       | Min          | Мах     | onn  |
| 100   | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK    | _       | ns   |
| 101   | RCLK1 and TCLK1 width low                            | 1/SYNCCLK +5 | _       | ns   |
| 102   | RCLK1 and TCLK1 rise/fall time                       | —            | 15.00   | ns   |
| 103   | TXD1 active delay (from TCLK1 falling edge)          | 0.00         | 50.00   | ns   |
| 104   | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00         | 50.00   | ns   |
| 105   | CTS1 setup time to TCLK1 rising edge                 | 5.00         | _       | ns   |
| 106   | RXD1 setup time to RCLK1 rising edge                 | 5.00         | _       | ns   |
| 107   | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00         | _       | ns   |
| 108   | CD1 setup Time to RCLK1 rising edge                  | 5.00         | _       | ns   |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater than or equal to 2.25/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

Table 21 provides the NMSI internal clock timing.

Table 21. NMSI Internal Clock Timing

| Num   | Characteristic                                       | All Freq | uencies   | Unit |
|-------|------------------------------------------------------|----------|-----------|------|
| Nulli |                                                      | Min      | Мах       | Omit |
| 100   | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3 | MHz  |
| 102   | RCLK1 and TCLK1 rise/fall time                       | —        | —         | ns   |
| 103   | TXD1 active delay (from TCLK1 falling edge)          | 0.00     | 30.00     | ns   |
| 104   | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00     | 30.00     | ns   |
| 105   | CTS1 setup time to TCLK1 rising edge                 | 40.00    | —         | ns   |
| 106   | RXD1 setup time to RCLK1 rising edge                 | 40.00    | —         | ns   |
| 107   | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00     | —         | ns   |
| 108   | CD1 setup time to RCLK1 rising edge                  | 40.00    | —         | ns   |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.



| Num | Characteristic                                 | All Freq | uencies | Unit |
|-----|------------------------------------------------|----------|---------|------|
| num | Characteristic                                 | Min      | Мах     | Unit |
| 134 | TENA inactive delay (from TCLK1 rising edge)   | 10       | 50      | ns   |
| 135 | RSTRT active delay (from TCLK1 falling edge)   | 10       | 50      | ns   |
| 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10       | 50      | ns   |
| 137 | REJECT width low                               | 1        | _       | CLK  |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup>       | —        | 20      | ns   |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>        | _        | 20      | ns   |

### Table 22. Ethernet Timing (continued)

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.







# **11.9 SMC Transparent AC Electrical Specifications**

Table 23 provides the SMC transparent timings as shown in Figure 65.

| Num  | Characteristic                               | All Frequencies |     | Unit |
|------|----------------------------------------------|-----------------|-----|------|
|      | Characteristic                               | Min             | Мах |      |
| 150  | SMCLK clock period <sup>1</sup>              | 100             | _   | ns   |
| 151  | SMCLK width low                              | 50              | _   | ns   |
| 151A | SMCLK width high                             | 50              | _   | ns   |
| 152  | SMCLK rise/fall time                         | _               | 15  | ns   |
| 153  | SMTXD active delay (from SMCLK falling edge) | 10              | 50  | ns   |
| 154  | SMRXD/SMSYNC setup time                      | 20              | _   | ns   |
| 155  | RXD1/SMSYNC hold time                        | 5               | _   | ns   |

<sup>1</sup> SyncCLK must be at least twice as fast as SMCLK.



Figure 65. SMC Transparent Timing Diagram



# **11.10 SPI Master AC Electrical Specifications**

Table 24 provides the SPI master timings as shown in Figure 66 though Figure 67.

# Table 24. SPI Master Timing

| Num | Characteristic                      | All Frequencies |      | Unit             |
|-----|-------------------------------------|-----------------|------|------------------|
|     |                                     | Min             | Max  |                  |
| 160 | MASTER cycle time                   | 4               | 1024 | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2               | 512  | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 15              | _    | ns               |
| 163 | Master data hold time (inputs)      | 0               | _    | ns               |
| 164 | Master data valid (after SCK edge)  | _               | 10   | ns               |
| 165 | Master data hold time (outputs)     | 0               | _    | ns               |
| 166 | Rise time output                    | _               | 15   | ns               |
| 167 | Fall time output                    | _               | 15   | ns               |



Figure 66. SPI Master (CP = 0) Timing Diagram



### **UTOPIA AC Electrical Specifications**

Figure 70 shows the  $I^2C$  bus timing.



# **12 UTOPIA AC Electrical Specifications**

Table 28 shows the AC electrical specifications for the UTOPIA interface.

| Num | Signal Characteristic                                                  | Direction | Min  | Max   | Unit |
|-----|------------------------------------------------------------------------|-----------|------|-------|------|
| U1  | UtpClk rise/fall time (Internal clock option)                          | Output    |      | 4 ns  | ns   |
|     | Duty cycle                                                             |           | 50   | 50    | %    |
|     | Frequency                                                              |           |      | 33    | MHz  |
| U1a | UtpClk rise/fall time (external clock option)                          | Input     |      | 4ns   | ns   |
|     | Duty cycle                                                             |           | 40   | 60    | %    |
|     | Frequency                                                              |           |      | 33    | MHz  |
| U2  | RxEnb and TxEnb active delay                                           | Output    | 2 ns | 16 ns | ns   |
| U3  | UTPB, SOC, Rxclav and Txclav setup time                                | Input     | 4 ns |       | ns   |
| U4  | UTPB, SOC, Rxclav and Txclav hold time                                 | Input     | 1 ns |       | ns   |
| U5  | UTPB, SOC active delay (and PHREQ and PHSEL active delay in MPHY mode) | Output    | 2 ns | 16 ns | ns   |

### Table 28. UTOPIA AC Electrical Specifications





Figure 77. Pinout of the PBGA Package



Table 35 contains a list of the MPC862 input and output signals and shows multiplexing and pin assignments.

| Name                           | Pin Number                                                                                                                                                         | Туре                            |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| A[0:31]                        | B19, B18, A18, C16, B17, A17, B16, A16, D15, C15, B15, A15, C14,<br>B14, A14, D12, C13, B13, D9, D11, C12, B12, B10, B11, C11, D10,<br>C10, A13, A10, A12, A11, A9 | Bidirectional<br>Three-state    |
| TSIZ0<br>REG                   | В9                                                                                                                                                                 | Bidirectional<br>Three-state    |
| TSIZ1                          | C9                                                                                                                                                                 | Bidirectional<br>Three-state    |
| RD/WR                          | B2                                                                                                                                                                 | Bidirectional<br>Three-state    |
| BURST                          | F1                                                                                                                                                                 | Bidirectional<br>Three-state    |
| BDIP<br>GPL_B5                 | D2                                                                                                                                                                 | Output                          |
| TS                             | F3                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| TA                             | C2                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| TEA                            | D1                                                                                                                                                                 | Open-drain                      |
| BI                             | E3                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| IRQ2<br>RSV                    | НЗ                                                                                                                                                                 | Bidirectional<br>Three-state    |
| IRQ4<br>KR<br>RETRY<br>SPKROUT | К1                                                                                                                                                                 | Bidirectional<br>Three-state    |
| CR<br>IRQ3                     | F2                                                                                                                                                                 | Input                           |
| D[0:31]                        | W14, W12, W11, W10, W13, W9, W7, W6, U13, T11, V11, U11, T13, V13, V10, T10, U10, T12, V9, U9, V8, U8, T9, U12, V7, T8, U7, V12, V6, W5, U6, T7                    | Bidirectional<br>Three-state    |
| DP0<br>IRQ3                    | V3                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP1<br>IRQ4                    | V5                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP2<br>IRQ5                    | W4                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP3<br>IRQ6                    | V4                                                                                                                                                                 | Bidirectional<br>Three-state    |

### Table 35. Pin Assignments

| Name        | Pin Number                                                                                                                                                                                                                                                                                                                                                                      | Туре          |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| TRST        | G19                                                                                                                                                                                                                                                                                                                                                                             | Input         |
| TDO<br>DSDO | G17                                                                                                                                                                                                                                                                                                                                                                             | Output        |
| M_CRS       | B7                                                                                                                                                                                                                                                                                                                                                                              | Input         |
| M_MDIO      | H18                                                                                                                                                                                                                                                                                                                                                                             | Bidirectional |
| M_TXEN      | V15                                                                                                                                                                                                                                                                                                                                                                             | Output        |
| M_COL       | H4                                                                                                                                                                                                                                                                                                                                                                              | Input         |
| KAPWR       | R1                                                                                                                                                                                                                                                                                                                                                                              | Power         |
| GND         | F6, F7, F8, F9, F10, F11, F12, F13, F14, G6, G7, G8, G9, G10, G11, G12, G13, G14, H6, H7, H8, H9, H10, H11, H12, H13, H14, J6, J7, J8, J9, J10, J11, J12, J13, J14, K6, K7, K8, K9, K10, K11, K12, K13, K14, L6, L7, L8, L9, L10, L11, L12, L13, L14, M6, M7, M8, M9, M10, M11, M12, M13, M14, N6, N7, N8, N9, N10, N11, N12, N13, N14, P6, P7, P8, P9, P10, P11, P12, P13, P14 | Power         |
| VDDL        | A8, M1, W8, H19, F4, F16, P4, P16                                                                                                                                                                                                                                                                                                                                               | Power         |
| VDDH        | E5, E6, E7, E8, E9, E10, E11, E12, E13, E14, E15, F5, F15, G5,<br>G15, H5, H15, J5, J15, K5, K15, L5, L15, M5, M15, N5, N15, P5,<br>P15, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, T14                                                                                                                                                                                  | Power         |
| N/C         | D6, D13, D14, U2, V2                                                                                                                                                                                                                                                                                                                                                            | No-connect    |

### Table 35. Pin Assignments (continued)

<sup>1</sup> Classic SAR mode only

<sup>2</sup> ESAR mode only

# 14.2 Mechanical Dimensions of the PBGA Package

For more information on the printed circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to *Plastic Ball Grid Array Application Note* (order number: AN1231/D) available from your local Freescale sales office. Figure 78 shows the mechanical dimensions of the PBGA package.

### How to Reach Us:

Home Page: www.freescale.com email:

support@freescale.com

### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC862EC Rev. 3 2/2006 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2006.

