## NXP USA Inc. - KMPC857TVR100B Datasheet



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 100MHz                                                                 |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (1), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc857tvr100b |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Overview

The MPC862/857T/857DSL is a derivative of Freescale's MPC860 PowerQUICC<sup>™</sup> family of devices. It is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM enabled members.

MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family.

Table 1 shows the functionality supported by the members of the MPC862/857T/857DSL family.

|           | Ca                   | Ethe       | rnet    |        |                |                |
|-----------|----------------------|------------|---------|--------|----------------|----------------|
| Part      | Instruction<br>Cache | Data Cache | 10T     | 10/100 | SCC            | SMC            |
| MPC862P   | 16 Kbyte             | 8 Kbyte    | Up to 4 | 1      | 4              | 2              |
| MPC862T   | 4 Kbyte              | 4 Kbyte    | Up to 4 | 1      | 4              | 2              |
| MPC857T   | 4 Kbyte              | 4 Kbyte    | 1       | 1      | 1              | 2              |
| MPC857DSL | 4 Kbyte              | 4 Kbyte    | 1       | 1      | 1 <sup>1</sup> | 1 <sup>2</sup> |

Table 1. MPC862 Family Functionality

<sup>1</sup> On the MPC857DSL, the SCC (SCC1) is for ethernet only. Also, the MPC857DSL does not support the Time Slot Assigner (TSA).

<sup>2</sup> On the MPC857DSL, the SMC (SMC1) is for UART only.

# 2 Features

The following list summarizes the key MPC862/857T/857DSL features:

- Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch, without conditional execution
  - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1).
    - 16-Kbyte instruction cache (MPC862P) is four-way, set-associative with 256 sets; 4-Kbyte instruction cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets.
    - 8-Kbyte data cache (MPC862P) is two-way, set-associative with 256 sets; 4-Kbyte data cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets.
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully associative instruction and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip-emulation debug mode



**Maximum Tolerated Ratings** 



\*The MPC857DSL does not contain SMC2 nor the Time Slot Assigner, and provides eight SDMA controllers.

#### Figure 2. MPC857T/MPC857DSL Block Diagram

# 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC862/857T/857DSL. Table 2 provides the maximum ratings.

### Table 2. Maximum Tolerated Ratings

(GND = 0 V)

| Rating                      | Symbol | Value       | Unit | Max Freq<br>(MHz) |
|-----------------------------|--------|-------------|------|-------------------|
| Supply voltage <sup>1</sup> | VDDH   | -0.3 to 4.0 | V    | -                 |
|                             | VDDL   | -0.3 to 4.0 | V    | -                 |
|                             | KAPWR  | -0.3 to 4.0 | V    | -                 |
|                             | VDDSYN | -0.3 to 4.0 | V    | -                 |



| Die Revision      | Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|-------------------|-----------|----------------------|----------------------|------|
| A.1, B.0          | 66 MHz    | 910                  | 1060                 | mW   |
| (2:1 Mode)        | 80 MHz    | 1.06                 | 1.20                 | W    |
| B.0<br>(2:1 Mode) | 100 MHz   | 1.35                 | 1.54                 | W    |

Table 4. Power Dissipation (P<sub>D</sub>) (continued)

<sup>1</sup> Typical power dissipation is measured at 3.3 V.

<sup>2</sup> Maximum power dissipation is measured at 3.5 V.

### NOTE

Values in Table 4 represent VDDL based power dissipation and do not include I/O power dissipation over VDDH. I/O power dissipation varies widely by application due to buffer current, depending on external circuitry.

# 6 DC Characteristics

Table 5 provides the DC electrical characteristics for the MPC862/857T/857DSL.

| Characteristic                                                                                | Symbol                                     | Min        | Мах     | Unit |
|-----------------------------------------------------------------------------------------------|--------------------------------------------|------------|---------|------|
| Operating voltage                                                                             | VDDH, VDDL,<br>KAPWR,<br>VDDSYN            | 3.135      | 3.465   | V    |
|                                                                                               | KAPWR<br>(power-down<br>mode)              | 2.0        | 3.6     | V    |
|                                                                                               | KAPWR<br>(all other<br>operating<br>modes) | VDDH – 0.4 | VDDH    | V    |
| Input High Voltage (all inputs except EXTAL and EXTCLK)                                       | VIH                                        | 2.0        | 5.5     | V    |
| Input Low Voltage <sup>1</sup>                                                                | VIL                                        | GND        | 0.8     | V    |
| EXTAL, EXTCLK Input High Voltage                                                              | VIHC                                       | 0.7*(VCC)  | VCC+0.3 | V    |
| Input Leakage Current, Vin = 5.5 V (Except TMS, TRST, DSCK and DSDI pins)                     | l <sub>in</sub>                            | —          | 100     | μA   |
| Input Leakage Current, Vin = 3.6 V (Except TMS, TRST, DSCK, and DSDI)                         | l <sub>in</sub>                            | —          | 10      | μA   |
| Input Leakage Current, Vin = 0 V (Except TMS, $\overline{\text{TRST}}$ , DSCK, and DSDI pins) | l <sub>in</sub>                            | —          | 10      | μA   |
| Input Capacitance <sup>2</sup>                                                                | C <sub>in</sub>                            | —          | 20      | pF   |
| Output High Voltage, IOH = -2.0 mA, VDDH = 3.0 V<br>(Except XTAL, XFC, and Open drain pins)   | VOH                                        | 2.4        | _       | V    |

**Table 5. DC Electrical Specifications** 



Table 7 provides the bus operation timing for the MPC862/857T/857DSL at 33 MHz, 40 Mhz, 50 MHz and 66 Mhz.

The timing for the MPC862/857T/857DSL bus shown assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays.

| Num              | Characteristic                                                                                                                                          | 33    | MHz   | 40    | 40 MHz |       | MHz   | 66 MHz |       | Unit |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|--------|-------|-------|--------|-------|------|
| Num              | Characteristic                                                                                                                                          | Min   | Max   | Min   | Max    | Min   | Max   | Min    | Max   | Unit |
| B1               | CLKOUT period                                                                                                                                           | 30.30 | 30.30 | 25.00 | 30.30  | 20.00 | 30.30 | 15.15  | 30.30 | ns   |
| B1a              | EXTCLK to CLKOUT phase skew<br>(EXTCLK > 15 MHz and MF <= 2)                                                                                            | -0.90 | 0.90  | -0.90 | 0.90   | -0.90 | 0.90  | -0.90  | 0.90  | ns   |
| B1b              | EXTCLK to CLKOUT phase skew<br>(EXTCLK > 10 MHz and MF < 10)                                                                                            | -2.30 | 2.30  | -2.30 | 2.30   | -2.30 | 2.30  | -2.30  | 2.30  | ns   |
| B1c              | CLKOUT phase jitter (EXTCLK > 15<br>MHz and MF <= 2) $^{1}$                                                                                             | -0.60 | 0.60  | -0.60 | 0.60   | -0.60 | 0.60  | -0.60  | 0.60  | ns   |
| B1d              | CLKOUT phase jitter <sup>1</sup>                                                                                                                        | -2.00 | 2.00  | -2.00 | 2.00   | -2.00 | 2.00  | -2.00  | 2.00  | ns   |
| B1e              | CLKOUT frequency jitter (MF < 10) <sup>1</sup>                                                                                                          | —     | 0.50  | —     | 0.50   | _     | 0.50  | _      | 0.50  | %    |
| B1f              | CLKOUT frequency jitter (10 < MF < 500) <sup>1</sup>                                                                                                    | —     | 2.00  | —     | 2.00   | —     | 2.00  | —      | 2.00  | %    |
| B1g              | CLKOUT frequency jitter (MF > 500) <sup>1</sup>                                                                                                         | _     | 3.00  | —     | 3.00   | _     | 3.00  | _      | 3.00  | %    |
| B1h              | Frequency jitter on EXTCLK <sup>2</sup>                                                                                                                 | —     | 0.50  |       | 0.50   | _     | 0.50  |        | 0.50  | %    |
| B2               | CLKOUT pulse width low (MIN = 0.040 x B1)                                                                                                               | 12.10 | —     | 10.00 | —      | 8.00  | —     | 6.10   | —     | ns   |
| B3               | CLKOUT width high (MIN = 0.040 x<br>B1)                                                                                                                 | 12.10 | _     | 10.00 | —      | 8.00  | _     | 6.10   | —     | ns   |
| B4               | CLKOUT rise time <sup>3</sup> (MAX = 0.00 x B1<br>+ 4.00)                                                                                               | _     | 4.00  | —     | 4.00   | _     | 4.00  | _      | 4.00  | ns   |
| B5 <sup>33</sup> | CLKOUT fall time <sup>3</sup> (MAX = $0.00 \times B1 + 4.00$ )                                                                                          | _     | 4.00  | _     | 4.00   | _     | 4.00  | _      | 4.00  | ns   |
| B7               | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3)<br>invalid (MIN = 0.25 x B1)                                                         | 7.60  | —     | 6.30  | —      | 5.00  | —     | 3.80   |       | ns   |
| B7a              | CLKOUT to TSIZ(0:1), $\overline{\text{REG}}$ , $\overline{\text{RSV}}$ ,<br>AT(0:3), $\overline{\text{BDIP}}$ , PTR invalid (MIN = 0.25<br>x B1)        | 7.60  | —     | 6.30  | —      | 5.00  | —     | 3.80   |       | ns   |
| B7b              | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , FRZ, VFLS(0:1),<br>VF(0:2) IWP(0:2), LWP(0:1), $\overline{STS}$<br>invalid <sup>4</sup> (MIN = 0.25 x B1) | 7.60  | _     | 6.30  | _      | 5.00  | —     | 3.80   | _     | ns   |
| B8               | CLKOUT to A(0:31), BADDR(28:30)<br>RD/WR, BURST, D(0:31), DP(0:3)<br>valid (MAX = 0.25 x B1 + 6.3)                                                      | 7.60  | 13.80 | 6.30  | 12.50  | 5.00  | 11.30 | 3.80   | 10.00 | ns   |

## Table 7. Bus Operation Timings



**Bus Signal Timing** 

| Num  | Characteristic                                                                                                                                    | 33    | MHz   | 40    | 40 MHz 50 M |      | 50 MHz 66 M |      | MHz   | 11   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------------|------|-------------|------|-------|------|
| Num  |                                                                                                                                                   | Min   | Max   | Min   | Max         | Min  | Max         | Min  | Мах   | Unit |
| B17a | CLKOUT to KR, RETRY, CR valid<br>(hold time) (MIN = 0.00 x B1 + 2.00)                                                                             | 2.00  | _     | 2.00  | —           | 2.00 | —           | 2.00 | —     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT<br>rising edge (setup time) <sup>8</sup> (MIN = 0.00<br>x B1 + 6.00)                                             | 6.00  | —     | 6.00  | —           | 6.00 | _           | 6.00 | —     | ns   |
| B19  | CLKOUT rising edge to D(0:31),<br>DP(0:3) valid (hold time) <sup>8</sup> (MIN = 0.00<br>x B1 + 1.00 <sup>9</sup> )                                | 1.00  | —     | 1.00  | —           | 1.00 | _           | 2.00 | —     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT<br>falling edge (setup time) $^{10}$ (MIN = 0.00<br>x B1 + 4.00)                                                 | 4.00  | _     | 4.00  | _           | 4.00 | _           | 4.00 | _     | ns   |
| B21  | CLKOUT falling edge to D(0:31),<br>DP(0:3) valid (hold Time) <sup>10</sup> (MIN =<br>0.00 x B1 + 2.00)                                            | 2.00  | —     | 2.00  | —           | 2.00 | _           | 2.00 | —     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted<br>GPCM ACS = 00 (MAX = 0.25 x B1 + 6.3)                                                           | 7.60  | 13.80 | 6.30  | 12.50       | 5.00 | 11.30       | 3.80 | 10.00 | ns   |
| B22a | CLKOUT falling edge to CS asserted<br>GPCM ACS = 10, TRLX = 0 (MAX =<br>0.00 x B1 + 8.00)                                                         | —     | 8.00  |       | 8.00        | —    | 8.00        |      | 8.00  | ns   |
| B22b | CLKOUT falling edge to <del>CS</del> asserted<br>GPCM ACS = 11, TRLX = 0, EBDF =<br>0 (MAX = 0.25 x B1 + 6.3)                                     | 7.60  | 13.80 | 6.30  | 12.50       | 5.00 | 11.30       | 3.80 | 10.00 | ns   |
| B22c | CLKOUT falling edge to <del>CS</del> asserted<br>GPCM ACS = 11, TRLX = 0, EBDF =<br>1 (MAX = 0.375 x B1 + 6.6)                                    | 10.90 | 18.00 | 10.90 | 18.00       | 7.00 | 14.30       | 5.20 | 12.30 | ns   |
| B23  | CLKOUT rising edge to $\overline{CS}$ negated<br>GPCM read access, GPCM write<br>access ACS = 00, TRLX = 0 & CSNT =<br>0 (MAX = 0.00 x B1 + 8.00) | 2.00  | 8.00  | 2.00  | 8.00        | 2.00 | 8.00        | 2.00 | 8.00  | ns   |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 10, TRLX = 0<br>(MIN = 0.25 x B1 - 2.00)                                       | 5.60  | —     | 4.30  | —           | 3.00 | —           | 1.80 | —     | ns   |
| B24a | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 11 TRLX = 0<br>(MIN = 0.50 x B1 - 2.00)                                        | 13.20 | _     | 10.50 | _           | 8.00 | _           | 5.60 | _     | ns   |
| B25  | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}(0:3)$<br>asserted (MAX = 0.00 x B1 + 9.00)                                                 | —     | 9.00  |       | 9.00        |      | 9.00        |      | 9.00  | ns   |
| B26  | CLKOUT rising edge to $\overline{OE}$ negated<br>(MAX = 0.00 x B1 + 9.00)                                                                         | 2.00  | 9.00  | 2.00  | 9.00        | 2.00 | 9.00        | 2.00 | 9.00  | ns   |

## Table 7. Bus Operation Timings (continued)





ACS = 10, ACS = 11)



#### **Bus Signal Timing**

Figure 15 through Figure 17 provide the timing for the external bus write controlled by various GPCM factors.



Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0,1 CSNT = 0)



**Bus Signal Timing** 

Figure 19 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Cycles Timing

Figure 20 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.





#### **IEEE 1149.1 Electrical Specifications**

Figure 35 provides the reset timing for the debug port configuration.



Figure 35. Reset Timing—Debug Port Configuration

# 10 IEEE 1149.1 Electrical Specifications

Table 13 provides the JTAG timings for the MPC862/857T/857DSL shown in Figure 36 though Figure 39.

| Num | Characteristic                                         | All Freq | All Frequencies |      |  |  |
|-----|--------------------------------------------------------|----------|-----------------|------|--|--|
| num | Characteristic                                         | Min      | Мах             | Unit |  |  |
| J82 | TCK cycle time                                         | 100.00   | —               | ns   |  |  |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00    | —               | ns   |  |  |
| J84 | TCK rise and fall times                                | 0.00     | 10.00           | ns   |  |  |
| J85 | TMS, TDI data setup time                               | 5.00     | —               | ns   |  |  |
| J86 | TMS, TDI data hold time                                | 25.00    | —               | ns   |  |  |
| J87 | TCK low to TDO data valid                              | —        | 27.00           | ns   |  |  |
| J88 | TCK low to TDO data invalid                            | 0.00     | —               | ns   |  |  |
| J89 | TCK low to TDO high impedance                          | —        | 20.00           | ns   |  |  |
| J90 | TRST assert time                                       | 100.00   | —               | ns   |  |  |
| J91 | TRST setup time to TCK low                             | 40.00    | —               | ns   |  |  |
| J92 | TCK falling edge to output valid                       | —        | 50.00           | ns   |  |  |
| J93 | TCK falling edge to output valid out of high impedance | —        | 50.00           | ns   |  |  |
| J94 | TCK falling edge to output high impedance              | —        | 50.00           | ns   |  |  |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00    | —               | ns   |  |  |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00    | —               | ns   |  |  |

#### Table 13. JTAG Timing



# 11.4 Baud Rate Generator AC Electrical Specifications

Table 17 provides the baud rate generator timings as shown in Figure 50.

| Table 17 | '. Baud F | Rate Ger | nerator Ti | ming |
|----------|-----------|----------|------------|------|
|          |           |          |            |      |

| Num | Characteristic          | All Freq | Unit |      |
|-----|-------------------------|----------|------|------|
|     | Unaracteristic          | Min      | Мах  | Unit |
| 50  | BRGO rise and fall time | —        | 10   | ns   |
| 51  | BRGO duty cycle         | 40       | 60   | %    |
| 52  | BRGO cycle              | 40       | _    | ns   |



Figure 50. Baud Rate Generator Timing Diagram

## **11.5 Timer AC Electrical Specifications**

Table 18 provides the general-purpose timer timings as shown in Figure 51.

## Table 18. Timer Timing

| Num | Characteristic               | All Freq | Unit |      |
|-----|------------------------------|----------|------|------|
|     | onaracteristic               |          | Max  | Omit |
| 61  | TIN/TGATE rise and fall time | 10       | _    | ns   |
| 62  | TIN/TGATE low time           | 1        | _    | clk  |
| 63  | TIN/TGATE high time          | 2        | _    | clk  |
| 64  | TIN/TGATE cycle time         | 3        | _    | clk  |
| 65  | CLKO low to TOUT valid       | 3        | 25   | ns   |



| Num | Characteristic                                                      | All Freq | Unit  |            |
|-----|---------------------------------------------------------------------|----------|-------|------------|
|     | Characteristic                                                      | Min      | Max   |            |
| 83a | L1RCLK, L1TCLK width high $(DSC = 1)^3$                             | P + 10   | _     | ns         |
| 84  | L1CLK edge to L1CLKO valid (DSC = 1)                                | _        | 30.00 | ns         |
| 85  | L1RQ valid before falling edge of L1TSYNC <sup>4</sup>              | 1.00     | _     | L1TCL<br>K |
| 86  | L1GR setup time <sup>2</sup>                                        | 42.00    | _     | ns         |
| 87  | L1GR hold time                                                      | 42.00    | _     | ns         |
| 88  | L1CLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0) | _        | 0.00  | ns         |

#### Table 19. SI Timing (continued)

<sup>1</sup> The ratio SyncCLK/L1RCLK must be greater than 2.5/1.

<sup>2</sup> These specs are valid for IDL mode only.

<sup>3</sup> Where P = 1/CLKOUT. Thus for a 25-MHz CLKO1 rate, P = 40 ns.

<sup>4</sup> These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later.



Figure 52. SI Receive Timing Diagram with Normal Clocking (DSC = 0)











# 11.7 SCC in NMSI Mode Electrical Specifications

Table 20 provides the NMSI external clock timing.

## Table 20. NMSI External Clock Timing

| Num | Characteristic                                       | All Frequencies |       | Unit |  |
|-----|------------------------------------------------------|-----------------|-------|------|--|
|     | Characteristic                                       | Min             | Мах   |      |  |
| 100 | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK       | _     | ns   |  |
| 101 | RCLK1 and TCLK1 width low                            | 1/SYNCCLK +5    | _     | ns   |  |
| 102 | RCLK1 and TCLK1 rise/fall time                       | —               | 15.00 | ns   |  |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00            | 50.00 | ns   |  |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00            | 50.00 | ns   |  |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 5.00            | _     | ns   |  |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 5.00            | _     | ns   |  |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00            | _     | ns   |  |
| 108 | CD1 setup Time to RCLK1 rising edge                  | 5.00            | _     | ns   |  |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater than or equal to 2.25/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

Table 21 provides the NMSI internal clock timing.

Table 21. NMSI Internal Clock Timing

| Num | Characteristic                                       | All Freq | All Frequencies |      |
|-----|------------------------------------------------------|----------|-----------------|------|
|     |                                                      | Min      | Мах             | Unit |
| 100 | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3       | MHz  |
| 102 | RCLK1 and TCLK1 rise/fall time                       | _        | —               | ns   |
| 103 | TXD1 active delay (from TCLK1 falling edge)          | 0.00     | 30.00           | ns   |
| 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00     | 30.00           | ns   |
| 105 | CTS1 setup time to TCLK1 rising edge                 | 40.00    | —               | ns   |
| 106 | RXD1 setup time to RCLK1 rising edge                 | 40.00    | —               | ns   |
| 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00     | —               | ns   |
| 108 | CD1 setup time to RCLK1 rising edge                  | 40.00    | —               | ns   |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.





Figure 64. CAM Interface REJECT Timing Diagram



# **11.10 SPI Master AC Electrical Specifications**

Table 24 provides the SPI master timings as shown in Figure 66 though Figure 67.

## Table 24. SPI Master Timing

| Num | Characteristic                      | All Frequencies |      | Unit                                                                 |
|-----|-------------------------------------|-----------------|------|----------------------------------------------------------------------|
|     | Characteristic                      | Min             | Max  | Unit<br>t <sub>cyc</sub><br>t <sub>cyc</sub><br>ns<br>ns<br>ns<br>ns |
| 160 | MASTER cycle time                   | 4               | 1024 | t <sub>cyc</sub>                                                     |
| 161 | MASTER clock (SCK) high or low time | 2               | 512  | t <sub>cyc</sub>                                                     |
| 162 | MASTER data setup time (inputs)     | 15              | _    | ns                                                                   |
| 163 | Master data hold time (inputs)      | 0               | _    | ns                                                                   |
| 164 | Master data valid (after SCK edge)  | _               | 10   | ns                                                                   |
| 165 | Master data hold time (outputs)     | 0               | _    | ns                                                                   |
| 166 | Rise time output                    | _               | 15   | ns                                                                   |
| 167 | Fall time output                    | _               | 15   | ns                                                                   |



Figure 66. SPI Master (CP = 0) Timing Diagram





Figure 71 shows signal timings during UTOPIA receive operations.



Figure 72 shows signal timings during UTOPIA transmit operations.



Figure 72. UTOPIA Transmit Timing

# **13 FEC Electrical Characteristics**

This section provides the AC electrical specifications for the Fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Furthermore, MII signals use TTL signal levels compatible with devices operating at either 5.0 or 3.3 V.



# 13.1 MII Receive Signal Timing (MII\_RXD[3:0], MII\_RX\_DV, MII\_RX\_ER, MII\_RX\_CLK)

The receiver functions correctly up to a MII\_RX\_CLK maximum frequency of 25MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_RX\_CLK frequency - 1%.

Table 29 provides information on the MII receive signal timing.

| Num | Characteristic                                         | Min | Мах | Unit              |
|-----|--------------------------------------------------------|-----|-----|-------------------|
| M1  | MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup | 5   | _   | ns                |
| M2  | MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold  | 5   | _   | ns                |
| М3  | MII_RX_CLK pulse width high                            | 35% | 65% | MII_RX_CLK period |
| M4  | MII_RX_CLK pulse width low                             | 35% | 65% | MII_RX_CLK period |

## Table 29. MII Receive Signal Timing

Figure 73 shows MII receive signal timing.



Figure 73. MII Receive Signal Timing Diagram

# 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency - 1%.

Table 30 provides information on the MII transmit signal timing.

Table 30. MII Transmit Signal Timing

| Num | Characteristic                                           | Min | Мах | Unit |
|-----|----------------------------------------------------------|-----|-----|------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns   |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   | _   | 25  |      |



| Name                                             | Pin Number | Туре                                    |
|--------------------------------------------------|------------|-----------------------------------------|
| PA2<br>CLK6<br>TOUT3<br>L1RCLKB                  | R18        | Bidirectional                           |
| PA1<br>CLK7<br>BRGO4<br>TIN4                     | T19        | Bidirectional                           |
| PA0<br>CLK8<br>TOUT4<br>L1TCLKB                  | U19        | Bidirectional                           |
| PB31<br>SPISEL<br>REJECT1                        | C17        | Bidirectional<br>(Optional: Open-drain) |
| PB30<br>SPICLK<br>RSTRT2                         | C19        | Bidirectional<br>(Optional: Open-drain) |
| PB29<br>SPIMOSI                                  | E16        | Bidirectional<br>(Optional: Open-drain) |
| PB28<br>SPIMISO<br>BRGO4                         | D19        | Bidirectional<br>(Optional: Open-drain) |
| PB27<br>I2CSDA<br>BRGO1                          | E19        | Bidirectional<br>(Optional: Open-drain) |
| PB26<br>I2CSCL<br>BRGO2                          | F19        | Bidirectional<br>(Optional: Open-drain) |
| PB25<br>RXADDR3 <sup>2</sup><br>SMTXD1           | J16        | Bidirectional<br>(Optional: Open-drain) |
| PB24<br>TXADDR3 <sup>2</sup><br>SMRXD1           | J18        | Bidirectional<br>(Optional: Open-drain) |
| PB23<br>TXADDR2 <sup>2</sup><br>SDACK1<br>SMSYN1 | K17        | Bidirectional<br>(Optional: Open-drain) |
| PB22<br>TXADDR4 <sup>2</sup><br>SDACK2<br>SMSYN2 | L19        | Bidirectional<br>(Optional: Open-drain) |

## Table 35. Pin Assignments (continued)

#### How to Reach Us:

Home Page: www.freescale.com email:

support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC862EC Rev. 3 2/2006 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2006.

