### NXP USA Inc. - KMPC862PVR100B Datasheet



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 100MHz                                                                 |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (4), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc862pvr100b |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- The MPC862/857T/857DSL provides enhanced ATM functionality over that of the MPC860SAR. The MPC862/857T/857DSL adds major new features available in "enhanced SAR" (ESAR) mode, including the following:
  - Improved operation, administration and maintenance (OAM) support
  - OAM performance monitoring (PM) support
  - Multiple APC priority levels available to support a range of traffic pace requirements
  - ATM port-to-port switching capability without the need for RAM-based microcode
  - Simultaneous MII (10/100Base-T) and UTOPIA (half-duplex) capability
  - Optional statistical cell counters per PHY
  - UTOPIA level 2 compliant interface with added FIFO buffering to reduce the total cell transmission time. (The earlier UTOPIA level 1 specification is also supported.)
  - Multi-PHY support on the MPC857T
  - Four PHY support on the MPC857DSL
  - Parameter RAM for both SPI and  $I^2C$  can be relocated without RAM-based microcode
  - Supports full-duplex UTOPIA both master (ATM side) and slave (PHY side) operation using a "split" bus
  - AAL2/VBR functionality is ROM-resident
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank
  - Up to 30 wait states programmable per memory bank
  - Glueless interface to Page mode/EDO/SDRAM, SRAM, EPROMs, flash EPROMs, and other memory devices.
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{\text{CAS}}$  lines, four  $\overline{\text{WE}}$  lines, one  $\overline{\text{OE}}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbyte–256 Mbyte)
  - Selectable write protection
  - On-chip bus arbitration logic
- General-purpose timers
  - Four 16-bit timers cascadable to be two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture
- Fast Ethernet controller (FEC)
  - Simultaneous MII (10/100Base-T) and UTOPIA operation when using the UTOPIA multiplexed bus.



Features

- Sleep—All units disabled except RTC, PIT, time base, and decrementer with PLL active for fast wake up
- Deep sleep—All units disabled including PLL except RTC, PIT, time base, and decrementer.
- Power down mode- All units powered down except PLL, RTC, PIT, time base and
- decrementerDebug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions:  $= \neq < >$
  - Each watchpoint can generate a break point internally
- 3.3 V operation with 5-V TTL compatibility except EXTAL and EXTCLK
- 357-pin plastic ball grid array (PBGA) package
- Operation up to 100MHz

The MPC862/857T/857DSL is comprised of three modules that each use the 32-bit internal bus: the MPC8xx core, the system integration unit (SIU), and the communication processor module (CPM). The MPC862P/862T block diagram is shown in Figure 1. The MPC857T/857DSL block diagram is shown in Figure 2.



**Maximum Tolerated Ratings** 



\*The MPC857DSL does not contain SMC2 nor the Time Slot Assigner, and provides eight SDMA controllers.

#### Figure 2. MPC857T/MPC857DSL Block Diagram

# 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC862/857T/857DSL. Table 2 provides the maximum ratings.

### Table 2. Maximum Tolerated Ratings

(GND = 0 V)

| Rating                      | Symbol | Value       | Unit | Max Freq<br>(MHz) |
|-----------------------------|--------|-------------|------|-------------------|
| Supply voltage <sup>1</sup> | VDDH   | -0.3 to 4.0 | V    | -                 |
|                             | VDDL   | -0.3 to 4.0 | V    | -                 |
|                             | KAPWR  | -0.3 to 4.0 | V    | -                 |
|                             | VDDSYN | -0.3 to 4.0 | V    | -                 |

Thermal Calculation and Measurement

| Characteristic                                                                                                                                                                                                       | Symbol | Min | Мах | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|------|
| Output Low Voltage<br>IOL = 2.0 mA (CLKOUT)<br>IOL = $3.2 \text{ mA}^3$<br>IOL = $5.3 \text{ mA}^4$<br>IOL = $7.0 \text{ mA} (TXD1/PA14, TXD2/PA12)$<br>IOL = $8.9 \text{ mA} (TS, TA, TEA, BI, BB, HRESET, SRESET)$ | VOL    | _   | 0.5 | V    |

### Table 5. DC Electrical Specifications (continued)

<sup>1</sup>  $V_{IL}(max)$  for the I<sup>2</sup>C interface is 0.8 V rather than the 1.5 V as specified in the I<sup>2</sup>C standard.

<sup>2</sup> Input capacitance is periodically sampled.

 <sup>3</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IP\_B(0:1)/IWP(0:1)/VFLS(0:1), IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PTR/AT3, RXD1 /PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9, L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6, TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3, BRGCLK2/L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0, REJCT1/SPISEL/PB31, SPICLK/PB30, SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27, BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/PB29, BRGO4/SPIMISO/PB28, SMSYN2/SDACK2/PB22, SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/RTS1/PB19, L1ST2/RTS2/PB18, L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/DREQ0/PC15, L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10, CTS2/PC9, TGATE2/CD2/PC8, CTS3/SDACK2/L1SYNCB/PC7, CD3/L1RSYNCB/PC6, CTS4/SDACK1/L1TSYNCA/PC5, CD4/L1RSYNCA/PC4, PD15/L1TSYNCA, PD14/L1RSYNCA, PD13/L1TSYNCB, PD12/L1RSYNCB, PD11/RXD3, PD10/TXD3, PD9/RXD4, PD8/TXD4, PD5/REJECT2, PD6/RTS4, PD7/RTS3, PD4/REJECT3, PD3, MII\_MDC, MII\_TX\_ER, MII\_EN, MII\_MDIO, MII\_TXD[0:3].

<sup>4</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)\_B, CS(7)/CE(2)\_B, WE0/BS\_B0/IORD, WE1/BS\_B1/IOWR, WE2/BS\_B2/PCOE, WE3/BS\_B3/PCWE, BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, ALE\_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, BADDR(28:30).

# 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (VDD \times IDD) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

## 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

 $T_J = T_A + (R_{\theta JA} \times P_D)$ 

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta IA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value which provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_J$ - $T_A$ ) are possible.



**Thermal Calculation and Measurement** 

### 7.2 Estimation with Junction-to-Case Thermal Resistance

Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta IC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required.

### 7.3 Estimation with Junction-to-Board Thermal Resistance

A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. It has been observed that the thermal performance of most plastic packages and especially PBGA packages is strongly dependent on the board temperature; see Figure 3.



Figure 3. Effect of Board Temperature Rise on Thermal Behavior



**Bus Signal Timing** 

| Num  | Oh ava stavistis                                                                                                                                  | 33    | MHz   | 40 MHz |       | 50 MHz |       | 66 MHz |       | l la it |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|--------|-------|--------|-------|---------|
| Num  | Characteristic                                                                                                                                    | Min   | Max   | Min    | Max   | Min    | Max   | Min    | Мах   | Unit    |
| B17a | CLKOUT to KR, RETRY, CR valid<br>(hold time) (MIN = 0.00 x B1 + 2.00)                                                                             | 2.00  | _     | 2.00   | —     | 2.00   | —     | 2.00   | —     | ns      |
| B18  | D(0:31), DP(0:3) valid to CLKOUT<br>rising edge (setup time) <sup>8</sup> (MIN = 0.00<br>x B1 + 6.00)                                             | 6.00  | —     | 6.00   | —     | 6.00   | _     | 6.00   | —     | ns      |
| B19  | CLKOUT rising edge to D(0:31),<br>DP(0:3) valid (hold time) <sup>8</sup> (MIN = 0.00<br>x B1 + 1.00 <sup>9</sup> )                                | 1.00  | —     | 1.00   | —     | 1.00   | _     | 2.00   | —     | ns      |
| B20  | D(0:31), DP(0:3) valid to CLKOUT<br>falling edge (setup time) $^{10}$ (MIN = 0.00<br>x B1 + 4.00)                                                 | 4.00  | _     | 4.00   | _     | 4.00   | _     | 4.00   | _     | ns      |
| B21  | CLKOUT falling edge to D(0:31),<br>DP(0:3) valid (hold Time) <sup>10</sup> (MIN =<br>0.00 x B1 + 2.00)                                            | 2.00  | —     | 2.00   | —     | 2.00   | _     | 2.00   | —     | ns      |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted<br>GPCM ACS = 00 (MAX = 0.25 x B1 + 6.3)                                                           | 7.60  | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns      |
| B22a | CLKOUT falling edge to CS asserted<br>GPCM ACS = 10, TRLX = 0 (MAX =<br>0.00 x B1 + 8.00)                                                         | —     | 8.00  |        | 8.00  | —      | 8.00  |        | 8.00  | ns      |
| B22b | CLKOUT falling edge to <del>CS</del> asserted<br>GPCM ACS = 11, TRLX = 0, EBDF =<br>0 (MAX = 0.25 x B1 + 6.3)                                     | 7.60  | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns      |
| B22c | CLKOUT falling edge to <del>CS</del> asserted<br>GPCM ACS = 11, TRLX = 0, EBDF =<br>1 (MAX = 0.375 x B1 + 6.6)                                    | 10.90 | 18.00 | 10.90  | 18.00 | 7.00   | 14.30 | 5.20   | 12.30 | ns      |
| B23  | CLKOUT rising edge to $\overline{CS}$ negated<br>GPCM read access, GPCM write<br>access ACS = 00, TRLX = 0 & CSNT =<br>0 (MAX = 0.00 x B1 + 8.00) | 2.00  | 8.00  | 2.00   | 8.00  | 2.00   | 8.00  | 2.00   | 8.00  | ns      |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 10, TRLX = 0<br>(MIN = 0.25 x B1 - 2.00)                                       | 5.60  | —     | 4.30   | —     | 3.00   | —     | 1.80   | —     | ns      |
| B24a | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 11 TRLX = 0<br>(MIN = 0.50 x B1 - 2.00)                                        | 13.20 | _     | 10.50  | _     | 8.00   | _     | 5.60   | _     | ns      |
| B25  | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}(0:3)$<br>asserted (MAX = 0.00 x B1 + 9.00)                                                 | —     | 9.00  |        | 9.00  |        | 9.00  |        | 9.00  | ns      |
| B26  | CLKOUT rising edge to $\overline{OE}$ negated<br>(MAX = 0.00 x B1 + 9.00)                                                                         | 2.00  | 9.00  | 2.00   | 9.00  | 2.00   | 9.00  | 2.00   | 9.00  | ns      |

### Table 7. Bus Operation Timings (continued)



Figure 10 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Memory Controller and DLT3 = 1

Figure 11 through Figure 14 provide the timing for the external bus read controlled by various GPCM factors.





Figure 21 provides the timing for the synchronous external master access controlled by the GPCM.



Figure 22 provides the timing for the asynchronous external master memory access controlled by the GPCM.



(GPCM Controlled—ACS = 00)

Figure 23 provides the timing for the asynchronous external master control signals negation.



Figure 23. Asynchronous External Master—Control Signals Negation Timing



**Bus Signal Timing** 

Figure 26 provides the PCMCIA access cycle timing for the external bus read.



Figure 26. PCMCIA Access Cycles Timing External Bus Read









### 11.4 Baud Rate Generator AC Electrical Specifications

Table 17 provides the baud rate generator timings as shown in Figure 50.

| Table 17 | '. Baud F | Rate Ger | nerator Ti | ming |
|----------|-----------|----------|------------|------|
|          |           |          |            |      |

| Num | Characteristic          |     | All Frequencies |      |  |
|-----|-------------------------|-----|-----------------|------|--|
|     | Unaracteristic          | Min | Мах             | Unit |  |
| 50  | BRGO rise and fall time | —   | 10              | ns   |  |
| 51  | BRGO duty cycle         | 40  | 60              | %    |  |
| 52  | BRGO cycle              | 40  | _               | ns   |  |



Figure 50. Baud Rate Generator Timing Diagram

### **11.5 Timer AC Electrical Specifications**

Table 18 provides the general-purpose timer timings as shown in Figure 51.

### Table 18. Timer Timing

| Num | Characteristic               | All Freq | Unit |      |
|-----|------------------------------|----------|------|------|
|     |                              | Min      | Max  | Omit |
| 61  | TIN/TGATE rise and fall time | 10       | _    | ns   |
| 62  | TIN/TGATE low time           | 1        | _    | clk  |
| 63  | TIN/TGATE high time          | 2        | _    | clk  |
| 64  | TIN/TGATE cycle time         | 3        | _    | clk  |
| 65  | CLKO low to TOUT valid       | 3        | 25   | ns   |



**CPM Electrical Characteristics** 



Figure 51. CPM General-Purpose Timers Timing Diagram

## **11.6 Serial Interface AC Electrical Specifications**

Table 19 provides the serial interface timings as shown in Figure 52 though Figure 56.

| Num | Characteristic                                           | All Fred | uencies               | llmið |
|-----|----------------------------------------------------------|----------|-----------------------|-------|
| Num | Characteristic                                           | Min      | Мах                   | Unit  |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup>       | _        | SYNCCLK/2.5           | MHz   |
| 71  | L1RCLK, L1TCLK width low (DSC = 0) $^{2}$                | P + 10   | —                     | ns    |
| 71a | L1RCLK, L1TCLK width high (DSC = 0) $^{3}$               | P + 10   | —                     | ns    |
| 72  | L1TXD, L1ST(1–4), L1RQ, L1CLKO rise/fall time            | _        | 15.00                 | ns    |
| 73  | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time)   | 20.00    | —                     | ns    |
| 74  | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | 35.00    | _                     | ns    |
| 75  | L1RSYNC, L1TSYNC rise/fall time                          | _        | 15.00                 | ns    |
| 76  | L1RXD valid to L1CLK edge (L1RXD setup time)             | 17.00    | —                     | ns    |
| 77  | L1CLK edge to L1RXD invalid (L1RXD hold time)            | 13.00    | _                     | ns    |
| 78  | L1CLK edge to L1ST(1-4) valid <sup>4</sup>               | 10.00    | 45.00                 | ns    |
| 78A | L1SYNC valid to L1ST(1-4) valid                          | 10.00    | 45.00                 | ns    |
| 79  | L1CLK edge to L1ST(1-4) invalid                          | 10.00    | 45.00                 | ns    |
| 80  | L1CLK edge to L1TXD valid                                | 10.00    | 55.00                 | ns    |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                | 10.00    | 55.00                 | ns    |
| 81  | L1CLK edge to L1TXD high impedance                       | 0.00     | 42.00                 | ns    |
| 82  | L1RCLK, L1TCLK frequency (DSC =1)                        | _        | 16.00 or<br>SYNCCLK/2 | MHz   |
| 83  | L1RCLK, L1TCLK width low (DSC =1)                        | P + 10   | —                     | ns    |

### Table 19. SI Timing



**CPM Electrical Characteristics** 





**CPM Electrical Characteristics** 

# 11.7 SCC in NMSI Mode Electrical Specifications

Table 20 provides the NMSI external clock timing.

### Table 20. NMSI External Clock Timing

| Num   | Characteristic                                       | All Freq     | Unit  |     |
|-------|------------------------------------------------------|--------------|-------|-----|
| Nulli |                                                      | Min          | Мах   | onn |
| 100   | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK    | _     | ns  |
| 101   | RCLK1 and TCLK1 width low                            | 1/SYNCCLK +5 | _     | ns  |
| 102   | RCLK1 and TCLK1 rise/fall time                       | —            | 15.00 | ns  |
| 103   | TXD1 active delay (from TCLK1 falling edge)          | 0.00         | 50.00 | ns  |
| 104   | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00         | 50.00 | ns  |
| 105   | CTS1 setup time to TCLK1 rising edge                 | 5.00         | _     | ns  |
| 106   | RXD1 setup time to RCLK1 rising edge                 | 5.00         | _     | ns  |
| 107   | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00         | _     | ns  |
| 108   | CD1 setup Time to RCLK1 rising edge                  | 5.00         | _     | ns  |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater than or equal to 2.25/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

Table 21 provides the NMSI internal clock timing.

Table 21. NMSI Internal Clock Timing

| Num   | Characteristic                                       | All Freq | Unit      |      |
|-------|------------------------------------------------------|----------|-----------|------|
| Nulli |                                                      | Min      | Мах       | Omit |
| 100   | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3 | MHz  |
| 102   | RCLK1 and TCLK1 rise/fall time                       | —        | —         | ns   |
| 103   | TXD1 active delay (from TCLK1 falling edge)          | 0.00     | 30.00     | ns   |
| 104   | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00     | 30.00     | ns   |
| 105   | CTS1 setup time to TCLK1 rising edge                 | 40.00    | —         | ns   |
| 106   | RXD1 setup time to RCLK1 rising edge                 | 40.00    | —         | ns   |
| 107   | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00     | —         | ns   |
| 108   | CD1 setup time to RCLK1 rising edge                  | 40.00    | —         | ns   |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.



### **11.9 SMC Transparent AC Electrical Specifications**

Table 23 provides the SMC transparent timings as shown in Figure 65.

| Num  | Characteristic                               | All Freq | Unit |      |
|------|----------------------------------------------|----------|------|------|
| num  |                                              | Min      | Мах  | Unit |
| 150  | SMCLK clock period <sup>1</sup>              | 100      | _    | ns   |
| 151  | SMCLK width low                              | 50       | _    | ns   |
| 151A | SMCLK width high                             | 50       | _    | ns   |
| 152  | SMCLK rise/fall time                         | _        | 15   | ns   |
| 153  | SMTXD active delay (from SMCLK falling edge) | 10       | 50   | ns   |
| 154  | SMRXD/SMSYNC setup time                      | 20       | _    | ns   |
| 155  | RXD1/SMSYNC hold time                        | 5        | _    | ns   |

<sup>1</sup> SyncCLK must be at least twice as fast as SMCLK.



Figure 65. SMC Transparent Timing Diagram





Figure 71 shows signal timings during UTOPIA receive operations.



Figure 72 shows signal timings during UTOPIA transmit operations.



Figure 72. UTOPIA Transmit Timing

# **13 FEC Electrical Characteristics**

This section provides the AC electrical specifications for the Fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Furthermore, MII signals use TTL signal levels compatible with devices operating at either 5.0 or 3.3 V.



Table 35 contains a list of the MPC862 input and output signals and shows multiplexing and pin assignments.

| Name                           | Pin Number                                                                                                                                                         | Туре                            |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| A[0:31]                        | B19, B18, A18, C16, B17, A17, B16, A16, D15, C15, B15, A15, C14,<br>B14, A14, D12, C13, B13, D9, D11, C12, B12, B10, B11, C11, D10,<br>C10, A13, A10, A12, A11, A9 | Bidirectional<br>Three-state    |
| TSIZ0<br>REG                   | В9                                                                                                                                                                 | Bidirectional<br>Three-state    |
| TSIZ1                          | C9                                                                                                                                                                 | Bidirectional<br>Three-state    |
| RD/WR                          | B2                                                                                                                                                                 | Bidirectional<br>Three-state    |
| BURST                          | F1                                                                                                                                                                 | Bidirectional<br>Three-state    |
| BDIP<br>GPL_B5                 | D2                                                                                                                                                                 | Output                          |
| TS                             | F3                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| TA                             | C2                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| TEA                            | D1                                                                                                                                                                 | Open-drain                      |
| BI                             | E3                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| IRQ2<br>RSV                    | НЗ                                                                                                                                                                 | Bidirectional<br>Three-state    |
| IRQ4<br>KR<br>RETRY<br>SPKROUT | К1                                                                                                                                                                 | Bidirectional<br>Three-state    |
| CR<br>IRQ3                     | F2                                                                                                                                                                 | Input                           |
| D[0:31]                        | W14, W12, W11, W10, W13, W9, W7, W6, U13, T11, V11, U11, T13, V13, V10, T10, U10, T12, V9, U9, V8, U8, T9, U12, V7, T8, U7, V12, V6, W5, U6, T7                    | Bidirectional<br>Three-state    |
| DP0<br>IRQ3                    | V3                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP1<br>IRQ4                    | V5                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP2<br>IRQ5                    | W4                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP3<br>IRQ6                    | V4                                                                                                                                                                 | Bidirectional<br>Three-state    |

#### Table 35. Pin Assignments



| Name                                | Pin Number             | Туре                            |
|-------------------------------------|------------------------|---------------------------------|
| BR                                  | G4                     | Bidirectional                   |
| BG                                  | E2                     | Bidirectional                   |
| BB                                  | E1                     | Bidirectional<br>Active Pull-up |
| FRZ<br>IRQ6                         | G3                     | Bidirectional                   |
| IRQ0                                | V14                    | Input                           |
| IRQ1                                | U14                    | Input                           |
| M_TX_CLK<br>IRQ7                    | W15                    | Input                           |
| <u>CS</u> [0:5]                     | C3, A2, D4, E4, A4, B4 | Output                          |
| CS6<br>CE1_B                        | D5                     | Output                          |
| CS7<br>CE2_B                        | C4                     | Output                          |
| WE0<br>BS_B0<br>IORD                | C7                     | Output                          |
| WE1<br>BS_B1<br>IOWR                | A6                     | Output                          |
| WE2<br>BS_B2<br>PCOE                | B6                     | Output                          |
| WE3<br>BS_B3<br>PCWE                | A5                     | Output                          |
| BS_A[0:3]                           | D8, C8, A7, B8         | Output                          |
| GPL_A0<br>GPL_B0                    | D7                     | Output                          |
| OE<br>GPL_A1<br>GPL_B1              | C6                     | Output                          |
| GPL_A[2:3]<br>GPL_B[2:3]<br>CS[2–3] | B5, C5                 | Output                          |
| UPWAITA<br>GPL_A4                   | C1                     | Bidirectional                   |
| UPWAITB<br>GPL_B4                   | B1                     | Bidirectional                   |

### Table 35. Pin Assignments (continued)



| Name                                  | Pin Number | Туре          |
|---------------------------------------|------------|---------------|
| PC13<br>L1RQb<br>L1ST3<br>RTS3        | E18        | Bidirectional |
| PC12<br>L1RQa<br>L1ST4<br>RTS4        | F18        | Bidirectional |
| PC11<br>CTS1                          | J19        | Bidirectional |
| PC10<br>CD1<br>TGATE1                 | K19        | Bidirectional |
| PC9<br>CTS2                           | L18        | Bidirectional |
| PC8<br>CD2<br>TGATE2                  | M18        | Bidirectional |
| PC7<br>CTS3<br>L1TSYNCB<br>SDACK2     | M16        | Bidirectional |
| PC6<br>CD3<br>L1RSYNCB                | R19        | Bidirectional |
| PC5<br>CTS4<br>L1TSYNCA<br>SDACK1     | T18        | Bidirectional |
| PC4<br>CD4<br>L1RSYNCA                | T17        | Bidirectional |
| PD15<br>L1TSYNCA<br>MII-RXD3<br>UTPB0 | U17        | Bidirectional |
| PD14<br>L1RSYNCA<br>MII-RXD2<br>UTPB1 | V19        | Bidirectional |
| PD13<br>L1TSYNCB<br>MII-RXD1<br>UTPB2 | V18        | Bidirectional |

### Table 35. Pin Assignments (continued)

| Name        | Pin Number                                                                                                                                                                                                                                                                                                                                                                      | Туре          |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| TRST        | G19                                                                                                                                                                                                                                                                                                                                                                             | Input         |
| TDO<br>DSDO | G17                                                                                                                                                                                                                                                                                                                                                                             | Output        |
| M_CRS       | B7                                                                                                                                                                                                                                                                                                                                                                              | Input         |
| M_MDIO      | H18                                                                                                                                                                                                                                                                                                                                                                             | Bidirectional |
| M_TXEN      | V15                                                                                                                                                                                                                                                                                                                                                                             | Output        |
| M_COL       | H4                                                                                                                                                                                                                                                                                                                                                                              | Input         |
| KAPWR       | R1                                                                                                                                                                                                                                                                                                                                                                              | Power         |
| GND         | F6, F7, F8, F9, F10, F11, F12, F13, F14, G6, G7, G8, G9, G10, G11, G12, G13, G14, H6, H7, H8, H9, H10, H11, H12, H13, H14, J6, J7, J8, J9, J10, J11, J12, J13, J14, K6, K7, K8, K9, K10, K11, K12, K13, K14, L6, L7, L8, L9, L10, L11, L12, L13, L14, M6, M7, M8, M9, M10, M11, M12, M13, M14, N6, N7, N8, N9, N10, N11, N12, N13, N14, P6, P7, P8, P9, P10, P11, P12, P13, P14 | Power         |
| VDDL        | A8, M1, W8, H19, F4, F16, P4, P16                                                                                                                                                                                                                                                                                                                                               | Power         |
| VDDH        | E5, E6, E7, E8, E9, E10, E11, E12, E13, E14, E15, F5, F15, G5,<br>G15, H5, H15, J5, J15, K5, K15, L5, L15, M5, M15, N5, N15, P5,<br>P15, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, T14                                                                                                                                                                                  | Power         |
| N/C         | D6, D13, D14, U2, V2                                                                                                                                                                                                                                                                                                                                                            | No-connect    |

#### Table 35. Pin Assignments (continued)

<sup>1</sup> Classic SAR mode only

<sup>2</sup> ESAR mode only

## 14.2 Mechanical Dimensions of the PBGA Package

For more information on the printed circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to *Plastic Ball Grid Array Application Note* (order number: AN1231/D) available from your local Freescale sales office. Figure 78 shows the mechanical dimensions of the PBGA package.