



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 66MHz                                                                 |
| Co-Processors/DSP               | Communications; CPM                                                   |
| RAM Controllers                 | DRAM                                                                  |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10Mbps (4), 10/100Mbps (1)                                            |
| SATA                            | -                                                                     |
| USB                             | -                                                                     |
| Voltage - I/O                   | 3.3V                                                                  |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 357-BBGA                                                              |
| Supplier Device Package         | 357-PBGA (25x25)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc862pvr66b |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- The MPC862/857T/857DSL provides enhanced ATM functionality over that of the MPC860SAR. The MPC862/857T/857DSL adds major new features available in "enhanced SAR" (ESAR) mode, including the following:
  - Improved operation, administration and maintenance (OAM) support
  - OAM performance monitoring (PM) support
  - Multiple APC priority levels available to support a range of traffic pace requirements
  - ATM port-to-port switching capability without the need for RAM-based microcode
  - Simultaneous MII (10/100Base-T) and UTOPIA (half-duplex) capability
  - Optional statistical cell counters per PHY
  - UTOPIA level 2 compliant interface with added FIFO buffering to reduce the total cell transmission time. (The earlier UTOPIA level 1 specification is also supported.)
  - Multi-PHY support on the MPC857T
  - Four PHY support on the MPC857DSL
  - Parameter RAM for both SPI and  $I^2C$  can be relocated without RAM-based microcode
  - Supports full-duplex UTOPIA both master (ATM side) and slave (PHY side) operation using a "split" bus
  - AAL2/VBR functionality is ROM-resident
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank
  - Up to 30 wait states programmable per memory bank
  - Glueless interface to Page mode/EDO/SDRAM, SRAM, EPROMs, flash EPROMs, and other memory devices.
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{\text{CAS}}$  lines, four  $\overline{\text{WE}}$  lines, one  $\overline{\text{OE}}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbyte–256 Mbyte)
  - Selectable write protection
  - On-chip bus arbitration logic
- General-purpose timers
  - Four 16-bit timers cascadable to be two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture
- Fast Ethernet controller (FEC)
  - Simultaneous MII (10/100Base-T) and UTOPIA operation when using the UTOPIA multiplexed bus.

Thermal Calculation and Measurement

| Characteristic                                                                                                                                                                                                       | Symbol | Min | Мах | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|------|
| Output Low Voltage<br>IOL = 2.0 mA (CLKOUT)<br>IOL = $3.2 \text{ mA}^3$<br>IOL = $5.3 \text{ mA}^4$<br>IOL = $7.0 \text{ mA} (TXD1/PA14, TXD2/PA12)$<br>IOL = $8.9 \text{ mA} (TS, TA, TEA, BI, BB, HRESET, SRESET)$ | VOL    | _   | 0.5 | V    |

### Table 5. DC Electrical Specifications (continued)

<sup>1</sup>  $V_{IL}(max)$  for the I<sup>2</sup>C interface is 0.8 V rather than the 1.5 V as specified in the I<sup>2</sup>C standard.

<sup>2</sup> Input capacitance is periodically sampled.

 <sup>3</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IP\_B(0:1)/IWP(0:1)/VFLS(0:1), IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PTR/AT3, RXD1 /PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9, L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6, TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3, BRGCLK2/L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0, REJCT1/SPISEL/PB31, SPICLK/PB30, SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27, BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/PB29, BRGO4/SPIMISO/PB28, SMSYN2/SDACK2/PB22, SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/RTS1/PB19, L1ST2/RTS2/PB18, L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/DREQ0/PC15, L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10, CTS2/PC9, TGATE2/CD2/PC8, CTS3/SDACK2/L1SYNCB/PC7, CD3/L1RSYNCB/PC6, CTS4/SDACK1/L1TSYNCA/PC5, CD4/L1RSYNCA/PC4, PD15/L1TSYNCA, PD14/L1RSYNCA, PD13/L1TSYNCB, PD12/L1RSYNCB, PD11/RXD3, PD10/TXD3, PD9/RXD4, PD8/TXD4, PD5/REJECT2, PD6/RTS4, PD7/RTS3, PD4/REJECT3, PD3, MII\_MDC, MII\_TX\_ER, MII\_EN, MII\_MDIO, MII\_TXD[0:3].

<sup>4</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)\_B, CS(7)/CE(2)\_B, WE0/BS\_B0/IORD, WE1/BS\_B1/IOWR, WE2/BS\_B2/PCOE, WE3/BS\_B3/PCWE, BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, ALE\_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, BADDR(28:30).

# 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (VDD \times IDD) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

## 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

 $T_J = T_A + (R_{\theta JA} \times P_D)$ 

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta IA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value which provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_J$ - $T_A$ ) are possible.





## 7.6 References

| Semiconductor Equipment and Materials International | (415) 964-5111       |
|-----------------------------------------------------|----------------------|
| 805 East Middlefield Rd.                            |                      |
| Mountain View, CA 94043                             |                      |
| MIL-SPEC and EIA/JESD (JEDEC) Specifications        | 800-854-7179 or      |
| (Available from Global Engineering Documents)       | 303-397-7956         |
| JEDEC Specifications                                | http://www.jedec.org |

1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54.

2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.

# 8 Layout Practices

Each  $V_{CC}$  pin on the MPC862/857T/857DSL should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1 µF by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC862/857T/857DSL have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

# 9 Bus Signal Timing

The maximum bus speed supported by the MPC862/857T/857DSL is 66 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC862/857T/857DSL used at 80MHz must be configured for a 40 MHz bus). Table 6 shows the period ranges for standard part frequencies.

| Freq   | 50 N  | /Hz   | 66 MHz |       | 80 N  | IHz   | 100 MHz |       |
|--------|-------|-------|--------|-------|-------|-------|---------|-------|
| rieq   | Min   | Max   | Min    | Max   | Min   | Max   | Min     | Max   |
| Period | 20.00 | 30.30 | 15.15  | 30.30 | 25.00 | 30.30 | 20.00   | 30.30 |

Table 6. Period Range for Standard Part Frequencies



|      | Characteriatia                                                                                                                                                                | 33   | MHz   | 40   | MHz   | 50 MHz |       | 66 MHz |       | 11   |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                                | Min  | Max   | Min  | Max   | Min    | Max   | Min    | Max   | Unit |
| B8a  | CLKOUT to TSIZ(0:1), REG, RSV,<br>AT(0:3) BDIP, PTR valid (MAX = 0.25 x<br>B1 + 6.3)                                                                                          | 7.60 | 13.80 | 6.30 | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| B8b  | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , VFLS(0:1),<br>VF(0:2), IWP(0:2), FRZ, LWP(0:1),<br>STS Valid <sup>4</sup> (MAX = 0.25 x B1 + 6.3)                               | 7.60 | 13.80 | 6.30 | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| B9   | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3),<br>TSIZ(0:1), REG, RSV, AT(0:3), PTR<br>High-Z (MAX = 0.25 x B1 + 6.3)                                    | 7.60 | 13.80 | 6.30 | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| B11  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ assertion (MAX = 0.25 x B1 + 6.0)                                                                                                 | 7.60 | 13.60 | 6.30 | 12.30 | 5.00   | 11.00 | 3.80   | 11.30 | ns   |
| B11a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ assertion (when<br>driven by the memory controller or<br>PCMCIA interface) (MAX = 0.00 x B1<br>+ 9.30 <sup>5</sup> )              | 2.50 | 9.30  | 2.50 | 9.30  | 2.50   | 9.30  | 2.50   | 9.80  | ns   |
| B12  | CLKOUT to $\overline{\text{TS}}$ , $\overline{\text{BB}}$ negation (MAX = 0.25 x B1 + 4.8)                                                                                    | 7.60 | 12.30 | 6.30 | 11.00 | 5.00   | 9.80  | 3.80   | 8.50  | ns   |
| B12a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ negation (when<br>driven by the memory controller or<br>PCMCIA interface) (MAX = 0.00 x B1<br>+ 9.00)                             | 2.50 | 9.00  | 2.50 | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | ns   |
| B13  | CLKOUT to TS, BB High-Z (MIN =<br>0.25 x B1)                                                                                                                                  | 7.60 | 21.60 | 6.30 | 20.30 | 5.00   | 19.00 | 3.80   | 14.00 | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ High-Z (when<br>driven by the memory controller or<br>PCMCIA interface) (MIN = 0.00 x B1 +<br>2.5)                                | 2.50 | 15.00 | 2.50 | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B14  | CLKOUT to TEA assertion (MAX = 0.00 x B1 + 9.00)                                                                                                                              | 2.50 | 9.00  | 2.50 | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | ns   |
| B15  | CLKOUT to $\overline{\text{TEA}}$ High-Z (MIN = 0.00 x B1 + 2.50)                                                                                                             | 2.50 | 15.00 | 2.50 | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B16  | $\overline{TA}$ , $\overline{BI}$ valid to CLKOUT (setup time)<br>(MIN = 0.00 x B1 + 6.00)                                                                                    | 6.00 | —     | 6.00 | —     | 6.00   | —     | 6.00   | —     | ns   |
| B16a | TEA, KR, RETRY, CR valid to<br>CLKOUT (setup time) (MIN = 0.00 x<br>B1 + 4.5)                                                                                                 | 4.50 | _     | 4.50 | _     | 4.50   | —     | 4.50   | —     | ns   |
| B16b | $\overline{\text{BB}}$ , $\overline{\text{BG}}$ , $\overline{\text{BR}}$ , valid to CLKOUT (setup time) <sup>6</sup> (4MIN = 0.00 x B1 + 0.00)                                | 4.00 | _     | 4.00 | —     | 4.00   | —     | 4.00   | —     | ns   |
| B17  | CLKOUT to $\overline{TA}$ , $\overline{TEA}$ , $\overline{BI}$ , $\overline{BB}$ , $\overline{BG}$ , $\overline{BR}$ valid (hold time) (MIN = 0.00 x B1 + 1.00 <sup>7</sup> ) | 1.00 |       | 1.00 |       | 1.00   | _     | 2.00   |       | ns   |

## Table 7. Bus Operation Timings (continued)



Figure 8 provides the timing for the synchronous input signals.



Figure 8. Synchronous Input Signals Timing

Figure 9 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller.



Figure 9. Input Data Timing in Normal Case







Figure 16. External Bus Write Timing (GPCM Controlled—TRLX = 0,1 CSNT = 1)





Figure 17. External Bus Write Timing (GPCM Controlled—TRLX = 0,1, CSNT = 1)



Figure 19 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Cycles Timing

Figure 20 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.







Figure 27 provides the PCMCIA access cycle timing for the external bus write.

Figure 27. PCMCIA Access Cycles Timing External Bus Write

Figure 28 provides the PCMCIA WAIT signals detection timing.



Figure 28. PCMCIA WAIT Signals Detection Timing



## Table 12 shows the reset timing for the MPC862/857T/857DSL.

Table 12. Reset Timing

| Num | Characteristic                                                                                                                                   | 33 N   | IHz   | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| NUM |                                                                                                                                                  |        | Max   | Min    | Мах   | Min    | Max   | Min    | Max   | Unit |
| R69 | CLKOUT to $\overline{\text{HRESET}}$ high impedance<br>(MAX = 0.00 x B1 + 20.00)                                                                 | _      | 20.00 | _      | 20.00 | _      | 20.00 | _      | 20.00 | ns   |
| R70 | CLKOUT to $\overline{\text{SRESET}}$ high impedance<br>(MAX = 0.00 x B1 + 20.00)                                                                 |        | 20.00 | —      | 20.00 | _      | 20.00 | —      | 20.00 | ns   |
| R71 | $\overline{\text{RSTCONF}} \text{ pulse width} $ (MIN = 17.00 x B1)                                                                              | 515.20 |       | 425.00 | _     | 340.00 | —     | 257.60 |       | ns   |
| R72 | —                                                                                                                                                |        |       | —      |       | —      | —     | —      | —     | —    |
| R73 | Configuration data to HRESET rising<br>edge set up time<br>(MIN = 15.00 x B1 + 50.00)                                                            | 504.50 | _     | 425.00 | —     | 350.00 | —     | 277.30 | _     | ns   |
| R74 | Configuration data to RSTCONF rising<br>edge set up time<br>(MIN = 0.00 x B1 + 350.00)                                                           | 350.00 | _     | 350.00 | —     | 350.00 | —     | 350.00 | _     | ns   |
| R75 | Configuration data hold time after<br>RSTCONF negation<br>(MIN = 0.00 x B1 + 0.00)                                                               | 0.00   | _     | 0.00   | _     | 0.00   | —     | 0.00   | _     | ns   |
| R76 | Configuration data hold time after<br>HRESET negation<br>(MIN = 0.00 x B1 + 0.00)                                                                | 0.00   | _     | 0.00   | _     | 0.00   | _     | 0.00   | _     | ns   |
| R77 | HRESET and RSTCONF asserted to data out drive (MAX = 0.00 x B1 + 25.00)                                                                          |        | 25.00 | —      | 25.00 | _      | 25.00 | —      | 25.00 | ns   |
| R78 | RSTCONF negated to data out high impedance. (MAX = 0.00 x B1 + 25.00)                                                                            | _      | 25.00 | —      | 25.00 | _      | 25.00 | _      | 25.00 | ns   |
| R79 | CLKOUT of last rising edge before chip<br>three-states $\overrightarrow{\text{HRESET}}$ to data out high<br>impedance. (MAX = 0.00 x B1 + 25.00) | _      | 25.00 | _      | 25.00 | _      | 25.00 | —      | 25.00 | ns   |
| R80 | DSDI, DSCK set up (MIN = 3.00 x B1)                                                                                                              | 90.90  | _     | 75.00  |       | 60.00  | _     | 45.50  | —     | ns   |
| R81 | DSDI, DSCK hold time<br>(MIN = 0.00 x B1 + 0.00)                                                                                                 | 0.00   | _     | 0.00   |       | 0.00   | _     | 0.00   | —     | ns   |
| R82 | SRESET negated to CLKOUT rising<br>edge for DSDI and DSCK sample<br>(MIN = 8.00 x B1)                                                            | 242.40 | _     | 200.00 | —     | 160.00 | —     | 121.20 | —     | ns   |







Figure 33. Reset Timing—Configuration from Data Bus

Figure 34 provides the reset timing for the data bus weak drive during configuration.



Figure 34. Reset Timing—Data Bus Weak Drive during Configuration



**CPM Electrical Characteristics** 







Figure 42. PIP Rx (Pulse Mode) Timing Diagram



Figure 43. PIP TX (Pulse Mode) Timing Diagram



**CPM Electrical Characteristics** 



Figure 49. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA







**CPM Electrical Characteristics** 

Figure 57 through Figure 59 show the NMSI timings.





#### **CPM Electrical Characteristics**

| Num | Characteristic                                 |     | All Frequencies |      |  |
|-----|------------------------------------------------|-----|-----------------|------|--|
| num | Characteristic                                 | Min | Мах             | Unit |  |
| 134 | TENA inactive delay (from TCLK1 rising edge)   | 10  | 50              | ns   |  |
| 135 | RSTRT active delay (from TCLK1 falling edge)   | 10  | 50              | ns   |  |
| 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10  | 50              | ns   |  |
| 137 | REJECT width low                               | 1   | _               | CLK  |  |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup>       | —   | 20              | ns   |  |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>        | _   | 20              | ns   |  |

#### Table 22. Ethernet Timing (continued)

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.





| Num | Characteristic                                                              | Min | Max | Unit           |
|-----|-----------------------------------------------------------------------------|-----|-----|----------------|
| M10 | MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) | 0   | _   | ns             |
| M11 | MII_MDC falling edge to MII_MDIO output valid (max prop delay)              | _   | 25  | ns             |
| M12 | MII_MDIO (input) to MII_MDC rising edge setup                               | 10  | —   | ns             |
| M13 | MII_MDIO (input) to MII_MDC rising edge hold                                | 0   | —   | ns             |
| M14 | MII_MDC pulse width high                                                    | 40% | 60% | MII_MDC period |
| M15 | MII_MDC pulse width low                                                     | 40% | 60% | MII_MDC period |



Figure 76 shows the MII serial management channel timing diagram.



Figure 76. MII Serial Management Channel Timing Diagram

## 14 Mechanical Data and Ordering Information

Table 33 provides information on the MPC862/857T/857DSL derivative devices.

### Table 33. MPC862/857T/857DSL Derivatives

| Device  | Number<br>of      | Ethernet    | Multi-Channel | ATM Support | Cache       | e Size   |
|---------|-------------------|-------------|---------------|-------------|-------------|----------|
| Devide  | SCCs <sup>1</sup> | Support     | HDLC Support  |             | Instruction | Data     |
| MPC862T | Four              | 10/100 Mbps | Yes           | Yes         | 4 Kbytes    | 4 Kbytes |
| MPC862P | Four              | 10/100 Mbps | Yes           | Yes         | 16 Kbytes   | 8 Kbytes |



| Name                                           | Pin Number | Туре                         |
|------------------------------------------------|------------|------------------------------|
| IP_A6<br>UTPB_Split6 <sup>2</sup><br>MII-TXERR | Тб         | Input                        |
| IP_A7<br>UTPB_Split7 <sup>2</sup><br>MII-RXDV  | Т3         | Input                        |
| ALE_B<br>DSCK/AT1                              | J1         | Bidirectional<br>Three-state |
| IP_B[0:1]<br>IWP[0:1]<br>VFLS[0:1]             | H2, J3     | Bidirectional                |
| IP_B2<br>IOIS16_B<br>AT2                       | J2         | Bidirectional<br>Three-state |
| IP_B3<br>IWP2<br>VF2                           | G1         | Bidirectional                |
| IP_B4<br>LWP0<br>VF0                           | G2         | Bidirectional                |
| IP_B5<br>LWP1<br>VF1                           | J4         | Bidirectional                |
| IP_B6<br>DSDI<br>AT0                           | КЗ         | Bidirectional<br>Three-state |
| IP_B7<br>PTR<br>AT3                            | H1         | Bidirectional<br>Three-state |
| OP0<br>MII-TXD0<br>UtpClk_Split <sup>2</sup>   | L4         | Bidirectional                |
| OP1                                            | L2         | Output                       |
| OP2<br>MODCK1<br>STS                           | L1         | Bidirectional                |
| OP3<br>MODCK2<br>DSDO                          | M4         | Bidirectional                |
| BADDR30<br>REG                                 | K4         | Output                       |
| BADDR[28:29]                                   | M3, M2     | Output                       |
| ĀS                                             | L3         | Input                        |

## Table 35. Pin Assignments (continued)



| Table 35. Pin Assignments | (continued) |
|---------------------------|-------------|
|---------------------------|-------------|

| Name                                 | Pin Number | Туре          |
|--------------------------------------|------------|---------------|
| PD12<br>L1RSYNCB<br>MII-MDC<br>UTPB3 | R16        | Bidirectional |
| PD11<br>RXD3<br>MII-TXERR<br>RXENB   | T16        | Bidirectional |
| PD10<br>TXD3<br>MII-RXD0<br>TXENB    | W18        | Bidirectional |
| PD9<br>RXD4<br>MII-TXD0<br>UTPCLK    | V17        | Bidirectional |
| PD8<br>TXD4<br>MII-MDC<br>MII-RXCLK  | W17        | Bidirectional |
| PD7<br>RTS3<br>MII-RXERR<br>UTPB4    | T15        | Bidirectional |
| PD6<br>RTS4<br>MII-RXDV<br>UTPB5     | V16        | Bidirectional |
| PD5<br>REJECT2<br>MII-TXD3<br>UTPB6  | U15        | Bidirectional |
| PD4<br>REJECT3<br>MII-TXD2<br>UTPB7  | U16        | Bidirectional |
| PD3<br>REJECT4<br>MII-TXD1<br>SOC    | W16        | Bidirectional |
| TMS                                  | G18        | Input         |
| TDI<br>DSDI                          | H17        | Input         |
| TCK<br>DSCK                          | H16        | Input         |

| Name        | Pin Number                                                                                                                                                                                                                                                                                                                                                                      | Туре          |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| TRST        | G19                                                                                                                                                                                                                                                                                                                                                                             | Input         |
| TDO<br>DSDO | G17                                                                                                                                                                                                                                                                                                                                                                             | Output        |
| M_CRS       | B7                                                                                                                                                                                                                                                                                                                                                                              | Input         |
| M_MDIO      | H18                                                                                                                                                                                                                                                                                                                                                                             | Bidirectional |
| M_TXEN      | V15                                                                                                                                                                                                                                                                                                                                                                             | Output        |
| M_COL       | H4                                                                                                                                                                                                                                                                                                                                                                              | Input         |
| KAPWR       | R1                                                                                                                                                                                                                                                                                                                                                                              | Power         |
| GND         | F6, F7, F8, F9, F10, F11, F12, F13, F14, G6, G7, G8, G9, G10, G11, G12, G13, G14, H6, H7, H8, H9, H10, H11, H12, H13, H14, J6, J7, J8, J9, J10, J11, J12, J13, J14, K6, K7, K8, K9, K10, K11, K12, K13, K14, L6, L7, L8, L9, L10, L11, L12, L13, L14, M6, M7, M8, M9, M10, M11, M12, M13, M14, N6, N7, N8, N9, N10, N11, N12, N13, N14, P6, P7, P8, P9, P10, P11, P12, P13, P14 | Power         |
| VDDL        | A8, M1, W8, H19, F4, F16, P4, P16                                                                                                                                                                                                                                                                                                                                               | Power         |
| VDDH        | E5, E6, E7, E8, E9, E10, E11, E12, E13, E14, E15, F5, F15, G5,<br>G15, H5, H15, J5, J15, K5, K15, L5, L15, M5, M15, N5, N15, P5,<br>P15, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, T14                                                                                                                                                                                  | Power         |
| N/C         | D6, D13, D14, U2, V2                                                                                                                                                                                                                                                                                                                                                            | No-connect    |

#### Table 35. Pin Assignments (continued)

<sup>1</sup> Classic SAR mode only

<sup>2</sup> ESAR mode only

## 14.2 Mechanical Dimensions of the PBGA Package

For more information on the printed circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to *Plastic Ball Grid Array Application Note* (order number: AN1231/D) available from your local Freescale sales office. Figure 78 shows the mechanical dimensions of the PBGA package.