



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                             |
|---------------------------------|----------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                       |
| Speed                           | 66MHz                                                                |
| Co-Processors/DSP               | Communications; CPM                                                  |
| RAM Controllers                 | DRAM                                                                 |
| Graphics Acceleration           | No                                                                   |
| Display & Interface Controllers | -                                                                    |
| Ethernet                        | 10Mbps (1), 10/100Mbps (1)                                           |
| SATA                            | -                                                                    |
| USB                             | -                                                                    |
| Voltage - I/O                   | 3.3V                                                                 |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                     |
| Security Features               | -                                                                    |
| Package / Case                  | 357-BBGA                                                             |
| Supplier Device Package         | 357-PBGA (25x25)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc857tzq66b |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Features

- Sleep—All units disabled except RTC, PIT, time base, and decrementer with PLL active for fast wake up
- Deep sleep—All units disabled including PLL except RTC, PIT, time base, and decrementer.
- Power down mode- All units powered down except PLL, RTC, PIT, time base and
- decrementerDebug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions:  $= \neq < >$
  - Each watchpoint can generate a break point internally
- 3.3 V operation with 5-V TTL compatibility except EXTAL and EXTCLK
- 357-pin plastic ball grid array (PBGA) package
- Operation up to 100MHz

The MPC862/857T/857DSL is comprised of three modules that each use the 32-bit internal bus: the MPC8xx core, the system integration unit (SIU), and the communication processor module (CPM). The MPC862P/862T block diagram is shown in Figure 1. The MPC857T/857DSL block diagram is shown in Figure 2.



Thermal Characteristics

# 4 Thermal Characteristics

Table 3 shows the thermal characteristics for the MPC862/857T/857DSL.

| Rating                               | Enviro                | Symbol                  | Value                         | Unit |      |
|--------------------------------------|-----------------------|-------------------------|-------------------------------|------|------|
| Junction to ambient <sup>1</sup>     | Natural Convection    | Single layer board (1s) | R <sub>0JA</sub> <sup>2</sup> | 37   | °C/W |
|                                      |                       | Four layer board (2s2p) | $R_{\theta JMA}^{3}$          | 23   |      |
|                                      | Air flow (200 ft/min) | Single layer board (1s) | $R_{\theta JMA}^{3}$          | 30   |      |
|                                      |                       | Four layer board (2s2p) | $R_{\theta JMA}^{3}$          | 19   |      |
| Junction to board <sup>4</sup>       |                       |                         | $R_{\theta JB}$               | 13   |      |
| Junction to case <sup>5</sup>        |                       |                         | $R_{	extsf{	heta}JC}$         | 6    |      |
| Junction to package top <sup>6</sup> | Natural Convection    |                         | $\Psi_{JT}$                   | 2    |      |
|                                      | Air flow (200 ft/min) |                         | $\Psi_{JT}$                   | 2    |      |

### Table 3. MPC862/857T/857DSL Thermal Resistance Data

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- <sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- <sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

<sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

- <sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction to case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

# 5 **Power Dissipation**

Table 4 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice bus speed.

| Die Revision    | Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|-----------------|-----------|----------------------|----------------------|------|
| 0<br>(1.1 Made) | 50 MHz    | 656                  | 735                  | mW   |
| (TT Mode)       | 66 MHz    | TBD                  | TBD                  | mW   |
| A.1, B.0        | 50 MHz    | 630                  | 760                  | mW   |
| (1:1 Mode)      | 66 MHz    | 890                  | 1000                 | mW   |

Table 4. Power Dissipation (P<sub>D</sub>)

Thermal Calculation and Measurement

| Characteristic                                                                                                                                                                                     | Symbol | Min | Мах | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|------|
| Output Low Voltage<br>IOL = 2.0 mA (CLKOUT)<br>IOL = 3.2 mA <sup>3</sup><br>IOL = 5.3 mA <sup>4</sup><br>IOL = 7.0 mA (TXD1/PA14, TXD2/PA12)<br>IOL = 8.9 mA (TS, TA, TEA, BI, BB, HRESET, SRESET) | VOL    | _   | 0.5 | V    |

### Table 5. DC Electrical Specifications (continued)

<sup>1</sup>  $V_{IL}(max)$  for the I<sup>2</sup>C interface is 0.8 V rather than the 1.5 V as specified in the I<sup>2</sup>C standard.

<sup>2</sup> Input capacitance is periodically sampled.

 <sup>3</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IP\_B(0:1)/IWP(0:1)/VFLS(0:1), IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PTR/AT3, RXD1 /PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9, L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6, TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3, BRGCLK2/L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0, REJCT1/SPISEL/PB31, SPICLK/PB30, SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27, BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/PB29, BRGO4/SPIMISO/PB28, SMSYN2/SDACK2/PB22, SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/RTS1/PB19, L1ST2/RTS2/PB18, L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/DREQ0/PC15, L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10, CTS2/PC9, TGATE2/CD2/PC8, CTS3/SDACK2/L1SYNCB/PC7, CD3/L1RSYNCB/PC6, CTS4/SDACK1/L1TSYNCA/PC5, CD4/L1RSYNCA/PC4, PD15/L1TSYNCA, PD14/L1RSYNCA, PD13/L1TSYNCB, PD12/L1RSYNCB, PD11/RXD3, PD10/TXD3, PD9/RXD4, PD8/TXD4, PD5/REJECT2, PD6/RTS4, PD7/RTS3, PD4/REJECT3, PD3, MII\_MDC, MII\_TX\_ER, MII\_EN, MII\_MDIO, MII\_TXD[0:3].

<sup>4</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)\_B, CS(7)/CE(2)\_B, WE0/BS\_B0/IORD, WE1/BS\_B1/IOWR, WE2/BS\_B2/PCOE, WE3/BS\_B3/PCWE, BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, ALE\_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, BADDR(28:30).

# 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (VDD \times IDD) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

# 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

 $T_J = T_A + (R_{\theta JA} \times P_D)$ 

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta IA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value which provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_J$ - $T_A$ ) are possible.



**Bus Signal Timing** 

| Num  | Ohovestavistic                                                                                                                                    | 33    | MHz   | 40 I  | MHz   | 50 I | MHz   | 66 MHz |       | 11   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------|--------|-------|------|
| NUM  | Characteristic                                                                                                                                    | Min   | Max   | Min   | Max   | Min  | Max   | Min    | Max   | Unit |
| B17a | CLKOUT to KR, RETRY, CR valid<br>(hold time) (MIN = 0.00 x B1 + 2.00)                                                                             | 2.00  |       | 2.00  |       | 2.00 | —     | 2.00   | _     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT<br>rising edge (setup time) <sup>8</sup> (MIN = 0.00<br>x B1 + 6.00)                                             | 6.00  | —     | 6.00  | —     | 6.00 | —     | 6.00   | —     | ns   |
| B19  | CLKOUT rising edge to D(0:31),<br>DP(0:3) valid (hold time) <sup>8</sup> (MIN = 0.00<br>x B1 + 1.00 <sup>9</sup> )                                | 1.00  | _     | 1.00  | _     | 1.00 | —     | 2.00   | —     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT<br>falling edge (setup time) $^{10}$ (MIN = 0.00<br>x B1 + 4.00)                                                 | 4.00  | _     | 4.00  | _     | 4.00 | —     | 4.00   | _     | ns   |
| B21  | CLKOUT falling edge to D(0:31),<br>DP(0:3) valid (hold Time) <sup>10</sup> (MIN =<br>0.00 x B1 + 2.00)                                            | 2.00  | —     | 2.00  | —     | 2.00 | —     | 2.00   | _     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted<br>GPCM ACS = 00 (MAX = 0.25 x B1 + 6.3)                                                           | 7.60  | 13.80 | 6.30  | 12.50 | 5.00 | 11.30 | 3.80   | 10.00 | ns   |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted<br>GPCM ACS = 10, TRLX = 0 (MAX = 0.00 x B1 + 8.00)                                               | —     | 8.00  | —     | 8.00  | _    | 8.00  |        | 8.00  | ns   |
| B22b | CLKOUT falling edge to $\overline{CS}$ asserted<br>GPCM ACS = 11, TRLX = 0, EBDF =<br>0 (MAX = 0.25 x B1 + 6.3)                                   | 7.60  | 13.80 | 6.30  | 12.50 | 5.00 | 11.30 | 3.80   | 10.00 | ns   |
| B22c | CLKOUT falling edge to <del>CS</del> asserted<br>GPCM ACS = 11, TRLX = 0, EBDF =<br>1 (MAX = 0.375 x B1 + 6.6)                                    | 10.90 | 18.00 | 10.90 | 18.00 | 7.00 | 14.30 | 5.20   | 12.30 | ns   |
| B23  | CLKOUT rising edge to $\overline{CS}$ negated<br>GPCM read access, GPCM write<br>access ACS = 00, TRLX = 0 & CSNT =<br>0 (MAX = 0.00 x B1 + 8.00) | 2.00  | 8.00  | 2.00  | 8.00  | 2.00 | 8.00  | 2.00   | 8.00  | ns   |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 10, TRLX = 0<br>(MIN = 0.25 x B1 - 2.00)                                       | 5.60  | _     | 4.30  | _     | 3.00 | _     | 1.80   | _     | ns   |
| B24a | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 11 TRLX = 0<br>(MIN = 0.50 x B1 - 2.00)                                        | 13.20 | _     | 10.50 | _     | 8.00 | —     | 5.60   | _     | ns   |
| B25  | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}(0:3)$<br>asserted (MAX = 0.00 x B1 + 9.00)                                                 | _     | 9.00  |       | 9.00  |      | 9.00  |        | 9.00  | ns   |
| B26  | CLKOUT rising edge to $\overline{OE}$ negated (MAX = 0.00 x B1 + 9.00)                                                                            | 2.00  | 9.00  | 2.00  | 9.00  | 2.00 | 9.00  | 2.00   | 9.00  | ns   |

### Table 7. Bus Operation Timings (continued)

| Num | Characteristic                                                                               | 33   | MHz | 40   | MHz | 50 I | MHz | 66   | MHz | Unit |
|-----|----------------------------------------------------------------------------------------------|------|-----|------|-----|------|-----|------|-----|------|
| Num | Characteristic                                                                               | Min  | Max | Min  | Max | Min  | Max | Min  | Max | Unit |
| B37 | UPWAIT valid to CLKOUT falling edge $^{12}$ (MIN = 0.00 x B1 + 6.00)                         | 6.00 | —   | 6.00 | —   | 6.00 | _   | 6.00 | —   | ns   |
| B38 | CLKOUT falling edge to UPWAIT valid $^{12}$ (MIN = 0.00 x B1 + 1.00)                         | 1.00 | —   | 1.00 | —   | 1.00 | —   | 1.00 | —   | ns   |
| B39 | $\overline{\text{AS}}$ valid to CLKOUT rising edge <sup>13</sup><br>(MIN = 0.00 x B1 + 7.00) | 7.00 | —   | 7.00 | —   | 7.00 | —   | 7.00 | —   | ns   |
| B40 | A(0:31), TSIZ(0:1), RD/WR, BURST,<br>valid to CLKOUT rising edge<br>(MIN = 0.00 x B1 + 7.00) | 7.00 |     | 7.00 | —   | 7.00 | —   | 7.00 |     | ns   |
| B41 | TS valid to CLKOUT rising edge (setup<br>time) (MIN = 0.00 x B1 + 7.00)                      | 7.00 | —   | 7.00 | —   | 7.00 | —   | 7.00 | —   | ns   |
| B42 | CLKOUT rising edge to $\overline{\text{TS}}$ valid (hold time) (MIN = 0.00 x B1 + 2.00)      | 2.00 | _   | 2.00 | _   | 2.00 | _   | 2.00 | _   | ns   |
| B43 | $\overline{\text{AS}}$ negation to memory controller signals negation (MAX = TBD)            | —    | TBD | —    | TBD | —    | TBD | —    | TBD | ns   |

#### Table 7. Bus Operation Timings (continued)

<sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value.

<sup>2</sup> If the rate of change of the frequency of EXTAL is slow (I.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (I.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.

- <sup>3</sup> The timings specified in B4 and B5 are based on full strength clock.
- <sup>4</sup> The timing for BR output is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter.
- <sup>5</sup> For part speeds above 50MHz, use 9.80ns for B11a.
- <sup>6</sup> The timing required for BR input is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter.
- <sup>7</sup> For part speeds above 50MHz, use 2ns for B17.
- <sup>8</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
- <sup>9</sup> For part speeds above 50MHz, use 2ns for B19.
- <sup>10</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)
- <sup>11</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.
- <sup>12</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 19.
- <sup>13</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 22.



Figure 21 provides the timing for the synchronous external master access controlled by the GPCM.



Figure 22 provides the timing for the asynchronous external master memory access controlled by the GPCM.



(GPCM Controlled—ACS = 00)

Figure 23 provides the timing for the asynchronous external master control signals negation.



Figure 23. Asynchronous External Master—Control Signals Negation Timing



# Table 8 provides interrupt timing for the MPC862/857T/857DSL.Table 8. Interrupt Timing

| Num  | Charaotoriotio 1                               | All Freq                | Unit |      |
|------|------------------------------------------------|-------------------------|------|------|
| NUIT | Characteristic                                 | Min                     | Мах  | Unit |
| 139  | IRQx valid to CLKOUT rising edge (set up time) | 6.00                    |      | ns   |
| 140  | IRQx hold time after CLKOUT                    | 2.00                    |      | ns   |
| l41  | IRQx pulse width low                           | 3.00                    |      | ns   |
| 142  | IRQx pulse width high                          | 3.00                    |      | ns   |
| 143  | IRQx edge-to-edge time                         | 4xT <sub>CLOCKOUT</sub> |      | _    |

<sup>1</sup> The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC862/857T/857DSL is able to support.

Figure 24 provides the interrupt detection timing for the external level-sensitive lines.



Figure 24. Interrupt Detection Timing for External Level Sensitive Lines

Figure 25 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 25. Interrupt Detection Timing for External Edge Sensitive Lines



**Bus Signal Timing** 

## Table 12 shows the reset timing for the MPC862/857T/857DSL.

Table 12. Reset Timing

| Num | Charactaristic                                                                                                                                   | 33 N   | /IHz  | 40 M   | Hz    | 50 N   | lHz   | 66 MHz |       | Unit |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num | Characteristic                                                                                                                                   | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| R69 | CLKOUT to HRESET high impedance<br>(MAX = 0.00 x B1 + 20.00)                                                                                     |        | 20.00 | _      | 20.00 | —      | 20.00 | —      | 20.00 | ns   |
| R70 | CLKOUT to SRESET high impedance<br>(MAX = 0.00 x B1 + 20.00)                                                                                     | _      | 20.00 |        | 20.00 | _      | 20.00 | _      | 20.00 | ns   |
| R71 | RSTCONF pulse width<br>(MIN = 17.00 x B1)                                                                                                        | 515.20 | —     | 425.00 | _     | 340.00 | _     | 257.60 |       | ns   |
| R72 | _                                                                                                                                                |        | —     |        | —     | —      | —     | —      | _     | —    |
| R73 | Configuration data to HRESET rising<br>edge set up time<br>(MIN = 15.00 x B1 + 50.00)                                                            | 504.50 |       | 425.00 | _     | 350.00 | _     | 277.30 | -     | ns   |
| R74 | Configuration data to RSTCONF rising<br>edge set up time<br>(MIN = 0.00 x B1 + 350.00)                                                           | 350.00 | —     | 350.00 | _     | 350.00 | _     | 350.00 | _     | ns   |
| R75 | Configuration data hold time after<br>RSTCONF negation<br>(MIN = 0.00 x B1 + 0.00)                                                               | 0.00   |       | 0.00   | —     | 0.00   | —     | 0.00   |       | ns   |
| R76 | Configuration data hold time after<br>HRESET negation<br>(MIN = 0.00 x B1 + 0.00)                                                                | 0.00   | _     | 0.00   | _     | 0.00   | —     | 0.00   |       | ns   |
| R77 | HRESET and RSTCONF asserted to data out drive (MAX = 0.00 x B1 + 25.00)                                                                          |        | 25.00 |        | 25.00 | _      | 25.00 | —      | 25.00 | ns   |
| R78 | RSTCONF negated to data out high impedance. (MAX = 0.00 x B1 + 25.00)                                                                            | _      | 25.00 | _      | 25.00 | _      | 25.00 | _      | 25.00 | ns   |
| R79 | CLKOUT of last rising edge before chip<br>three-states $\overrightarrow{\text{HRESET}}$ to data out high<br>impedance. (MAX = 0.00 x B1 + 25.00) | _      | 25.00 | _      | 25.00 | —      | 25.00 | —      | 25.00 | ns   |
| R80 | DSDI, DSCK set up (MIN = 3.00 x B1)                                                                                                              | 90.90  | _     | 75.00  | —     | 60.00  | —     | 45.50  | _     | ns   |
| R81 | DSDI, DSCK hold time<br>(MIN = 0.00 x B1 + 0.00)                                                                                                 | 0.00   | _     | 0.00   | _     | 0.00   | _     | 0.00   | _     | ns   |
| R82 | SRESET negated to CLKOUT rising<br>edge for DSDI and DSCK sample<br>(MIN = 8.00 x B1)                                                            | 242.40 |       | 200.00 | _     | 160.00 | _     | 121.20 | _     | ns   |



#### **IEEE 1149.1 Electrical Specifications**

Figure 35 provides the reset timing for the debug port configuration.



Figure 35. Reset Timing—Debug Port Configuration

# 10 IEEE 1149.1 Electrical Specifications

Table 13 provides the JTAG timings for the MPC862/857T/857DSL shown in Figure 36 though Figure 39.

| Num | Characteristic                                         | All Freq | All Frequencies |      |  |  |  |
|-----|--------------------------------------------------------|----------|-----------------|------|--|--|--|
| Num | Gharacteristic                                         | Min      | Мах             | Onit |  |  |  |
| J82 | TCK cycle time                                         | 100.00   | —               | ns   |  |  |  |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00    | —               | ns   |  |  |  |
| J84 | TCK rise and fall times                                | 0.00     | 10.00           | ns   |  |  |  |
| J85 | TMS, TDI data setup time                               | 5.00     | —               | ns   |  |  |  |
| J86 | TMS, TDI data hold time                                | 25.00    | —               | ns   |  |  |  |
| J87 | TCK low to TDO data valid                              | —        | 27.00           | ns   |  |  |  |
| J88 | TCK low to TDO data invalid                            | 0.00     | —               | ns   |  |  |  |
| J89 | TCK low to TDO high impedance                          | —        | 20.00           | ns   |  |  |  |
| J90 | TRST assert time                                       | 100.00   | —               | ns   |  |  |  |
| J91 | TRST setup time to TCK low                             | 40.00    | —               | ns   |  |  |  |
| J92 | TCK falling edge to output valid                       |          | 50.00           | ns   |  |  |  |
| J93 | TCK falling edge to output valid out of high impedance | —        | 50.00           | ns   |  |  |  |
| J94 | TCK falling edge to output high impedance              |          | 50.00           | ns   |  |  |  |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00    | _               | ns   |  |  |  |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00    | _               | ns   |  |  |  |

#### Table 13. JTAG Timing













**CPM Electrical Characteristics** 

Figure 57 through Figure 59 show the NMSI timings.







Figure 59. HDLC Bus Timing Diagram

# **11.8 Ethernet Electrical Specifications**

Table 22 provides the Ethernet timings as shown in Figure 60 though Figure 64.

### Table 22. Ethernet Timing

| Num | Charactoristic                                                  | All Freq | uencies | Unit |
|-----|-----------------------------------------------------------------|----------|---------|------|
| Num | Characteristic                                                  | Min      | Мах     | Omit |
| 120 | CLSN width high                                                 | 40       | —       | ns   |
| 121 | RCLK1 rise/fall time                                            | —        | 15      | ns   |
| 122 | RCLK1 width low                                                 | 40       | —       | ns   |
| 123 | RCLK1 clock period <sup>1</sup>                                 | 80       | 120     | ns   |
| 124 | RXD1 setup time                                                 | 20       | —       | ns   |
| 125 | RXD1 hold time                                                  | 5        | _       | ns   |
| 126 | RENA active delay (from RCLK1 rising edge of the last data bit) | 10       | —       | ns   |
| 127 | RENA width low                                                  | 100      | —       | ns   |
| 128 | TCLK1 rise/fall time                                            | —        | 15      | ns   |
| 129 | TCLK1 width low                                                 | 40       | —       | ns   |
| 130 | TCLK1 clock period <sup>1</sup>                                 | 99       | 101     | ns   |
| 131 | TXD1 active delay (from TCLK1 rising edge)                      | 10       | 50      | ns   |
| 132 | TXD1 inactive delay (from TCLK1 rising edge)                    | 10       | 50      | ns   |
| 133 | TENA active delay (from TCLK1 rising edge)                      | 10       | 50      | ns   |





Figure 64. CAM Interface REJECT Timing Diagram



# 11.10 SPI Master AC Electrical Specifications

Table 24 provides the SPI master timings as shown in Figure 66 though Figure 67.

### Table 24. SPI Master Timing

| Num | Characteristic                      | All Freq | Unit |                  |
|-----|-------------------------------------|----------|------|------------------|
| Num | Characteristic                      | Min      | Мах  | Onit             |
| 160 | MASTER cycle time                   | 4        | 1024 | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2        | 512  | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 15       | —    | ns               |
| 163 | Master data hold time (inputs)      | 0        | —    | ns               |
| 164 | Master data valid (after SCK edge)  | —        | 10   | ns               |
| 165 | Master data hold time (outputs)     | 0        | —    | ns               |
| 166 | Rise time output                    | —        | 15   | ns               |
| 167 | Fall time output                    | —        | 15   | ns               |



Figure 66. SPI Master (CP = 0) Timing Diagram







Figure 67. SPI Master (CP = 1) Timing Diagram

# **11.11 SPI Slave AC Electrical Specifications**

Table 25 provides the SPI slave timings as shown in Figure 68 though Figure 69.

### Table 25. SPI Slave Timing

| Num | Charactoristic                                              | All Freq | Unit |                  |
|-----|-------------------------------------------------------------|----------|------|------------------|
| Num | Characteristic                                              | Min      | Мах  | Omit             |
| 170 | Slave cycle time                                            | 2        | —    | t <sub>cyc</sub> |
| 171 | Slave enable lead time                                      | 15       | —    | ns               |
| 172 | Slave enable lag time                                       | 15       | —    | ns               |
| 173 | Slave clock (SPICLK) high or low time                       | 1        | —    | t <sub>cyc</sub> |
| 174 | Slave sequential transfer delay (does not require deselect) | 1        | —    | t <sub>cyc</sub> |
| 175 | Slave data setup time (inputs)                              | 20       | —    | ns               |
| 176 | Slave data hold time (inputs)                               | 20       | —    | ns               |
| 177 | Slave access time                                           |          | 50   | ns               |



# 11.12 I<sup>2</sup>C AC Electrical Specifications

Table 26 provides the  $I^2C$  (SCL < 100 KHz) timings.

| Num | Characteristic                            | All Frequencies |     | Unit |
|-----|-------------------------------------------|-----------------|-----|------|
| Num | Characteristic                            |                 | Max |      |
| 200 | SCL clock frequency (slave)               | 0               | 100 | kHz  |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.5             | 100 | kHz  |
| 202 | Bus free time between transmissions       | 4.7             | _   | μs   |
| 203 | Low period of SCL                         | 4.7             | _   | μs   |
| 204 | High period of SCL                        | 4.0             | _   | μs   |
| 205 | Start condition setup time                | 4.7             | _   | μs   |
| 206 | Start condition hold time                 | 4.0             | _   | μs   |
| 207 | Data hold time                            | 0               | -   | μs   |
| 208 | Data setup time                           | 250             | _   | ns   |
| 209 | SDL/SCL rise time                         |                 | 1   | μs   |
| 210 | SDL/SCL fall time                         |                 | 300 | ns   |
| 211 | Stop condition setup time                 | 4.7             | _   | μs   |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1.

# Table 27 provides the $I^2C$ (SCL > 100 kHz) timings.

Table 27.  $I^2C$  Timing (SCL > 100 kHz)

| Num | Characteristic                            | Expression | All Freq        | Unit          |      |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
|     |                                           |            | Min             | Max           | Unit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       | _          | 1/(2.2 * fSCL)  | _             | S    |
| 203 | Low period of SCL                         | —          | 1/(2.2 * fSCL)  | _             | S    |
| 204 | High period of SCL                        | —          | 1/(2.2 * fSCL)  | _             | S    |
| 205 | Start condition setup time                | —          | 1/(2.2 * fSCL)  | _             | S    |
| 206 | Start condition hold time                 | —          | 1/(2.2 * fSCL)  | _             | S    |
| 207 | Data hold time                            | —          | 0               | _             | S    |
| 208 | Data setup time                           | —          | 1/(40 * fSCL)   | _             | S    |
| 209 | SDL/SCL rise time                         | _          | _               | 1/(10 * fSCL) | S    |
| 210 | SDL/SCL fall time                         | —          | —               | 1/(33 * fSCL) | S    |
| 211 | Stop condition setup time                 | —          | 1/2(2.2 * fSCL) | _             | S    |

SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1.

#### MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3

1



| Name                                           | Pin Number | Туре                         |
|------------------------------------------------|------------|------------------------------|
| IP_A6<br>UTPB_Split6 <sup>2</sup><br>MII-TXERR | Т6         | Input                        |
| IP_A7<br>UTPB_Split7 <sup>2</sup><br>MII-RXDV  | ТЗ         | Input                        |
| ALE_B<br>DSCK/AT1                              | J1         | Bidirectional<br>Three-state |
| IP_B[0:1]<br>IWP[0:1]<br>VFLS[0:1]             | H2, J3     | Bidirectional                |
| IP_B2<br>IOIS16_B<br>AT2                       | J2         | Bidirectional<br>Three-state |
| IP_B3<br>IWP2<br>VF2                           | G1         | Bidirectional                |
| IP_B4<br>LWP0<br>VF0                           | G2         | Bidirectional                |
| IP_B5<br>LWP1<br>VF1                           | J4         | Bidirectional                |
| IP_B6<br>DSDI<br>AT0                           | КЗ         | Bidirectional<br>Three-state |
| IP_B7<br>PTR<br>AT3                            | H1         | Bidirectional<br>Three-state |
| OP0<br>MII-TXD0<br>UtpClk_Split <sup>2</sup>   | L4         | Bidirectional                |
| OP1                                            | L2         | Output                       |
| OP2<br>MODCK1<br>STS                           | L1         | Bidirectional                |
| OP3<br>MODCK2<br>DSDO                          | M4         | Bidirectional                |
| BADDR30<br>REG                                 | К4         | Output                       |
| BADDR[28:29]                                   | M3, M2     | Output                       |
| ĀS                                             | L3         | Input                        |

### Table 35. Pin Assignments (continued)



| Table 35. Pin Assignment | ts (continued) |
|--------------------------|----------------|
|--------------------------|----------------|

| Name                                 | Pin Number | Туре          |
|--------------------------------------|------------|---------------|
| PD12<br>L1RSYNCB<br>MII-MDC<br>UTPB3 | R16        | Bidirectional |
| PD11<br>RXD3<br>MII-TXERR<br>RXENB   | T16        | Bidirectional |
| PD10<br>TXD3<br>MII-RXD0<br>TXENB    | W18        | Bidirectional |
| PD9<br>RXD4<br>MII-TXD0<br>UTPCLK    | V17        | Bidirectional |
| PD8<br>TXD4<br>MII-MDC<br>MII-RXCLK  | W17        | Bidirectional |
| PD7<br>RTS3<br>MII-RXERR<br>UTPB4    | T15        | Bidirectional |
| PD6<br>RTS4<br>MII-RXDV<br>UTPB5     | V16        | Bidirectional |
| PD5<br>REJECT2<br>MII-TXD3<br>UTPB6  | U15        | Bidirectional |
| PD4<br>REJECT3<br>MII-TXD2<br>UTPB7  | U16        | Bidirectional |
| PD3<br>REJECT4<br>MII-TXD1<br>SOC    | W16        | Bidirectional |
| TMS                                  | G18        | Input         |
| TDI<br>DSDI                          | H17        | Input         |
| TCK<br>DSCK                          | H16        | Input         |



**Document Revision History** 

### THIS PAGE INTENTIONALLY LEFT BLANK