Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | MPC8xx | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 66MHz | | Co-Processors/DSP | Communications; CPM | | RAM Controllers | DRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10Mbps (4), 10/100Mbps (1) | | SATA | - | | USB | - | | Voltage - I/O | 3.3V | | Operating Temperature | -40°C ~ 115°C (TA) | | Security Features | - | | Package / Case | 357-BBGA | | Supplier Device Package | 357-PBGA (25x25) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc862pcvr66b | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### 1 Overview The MPC862/857T/857DSL is a derivative of Freescale's MPC860 PowerQUICC<sup>™</sup> family of devices. It is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family. Table 1 shows the functionality supported by the members of the MPC862/857T/857DSL family. Cache **Ethernet Part** SCC SMC Instruction **Data Cache** 10/100 10T Cache MPC862P 16 Kbyte 8 Kbyte Up to 4 1 2 MPC862T 4 Kbyte 4 Kbyte Up to 4 2 MPC857T 4 Kbyte 4 Kbyte 1 1 1 2 1<sup>2</sup> 11 MPC857DSL 4 Kbyte 1 4 Kbyte **Table 1. MPC862 Family Functionality** ### 2 Features The following list summarizes the key MPC862/857T/857DSL features: - Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs) - The core performs branch prediction with conditional prefetch, without conditional execution - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1). - 16-Kbyte instruction cache (MPC862P) is four-way, set-associative with 256 sets; 4-Kbyte instruction cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets. - 8-Kbyte data cache (MPC862P) is two-way, set-associative with 256 sets; 4-Kbyte data cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets. - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks. - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis. - MMUs with 32-entry TLB, fully associative instruction and data TLBs - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups - Advanced on-chip-emulation debug mode On the MPC857DSL, the SCC (SCC1) is for ethernet only. Also, the MPC857DSL does not support the Time Slot Assigner (TSA). <sup>&</sup>lt;sup>2</sup> On the MPC857DSL, the SMC (SMC1) is for UART only. 9 Table 2. Maximum Tolerated Ratings (continued) (GND = 0 V) | Rating | Symbol | Value | Unit | Max Freq<br>(MHz) | |--------------------------------------------------|---------------------|-----------------|------|-------------------| | Input voltage <sup>2</sup> | V <sub>in</sub> | GND-0.3 to VDDH | V | - | | Temperature <sup>3</sup> (standard) <sup>4</sup> | T <sub>A(min)</sub> | 0 | °C | 100 | | | T <sub>j(max)</sub> | 105 | °C | 100 | | Temperature <sup>3</sup> (extended) | T <sub>A(min)</sub> | -40 | °C | 80 | | | T <sub>j(max)</sub> | 115 | °C | 80 | | Storage temperature range | T <sub>stg</sub> | -55 to +150 | °C | - | <sup>&</sup>lt;sup>1</sup> The power supply of the device must start its ramp from 0.0 V. This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or $V_{CC}$ ). <sup>&</sup>lt;sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 5. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. **Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction applies to power-up and normal operation (that is, if the MPC862/857T/857DSL is unpowered, voltage greater than 2.5 V must not be applied to its inputs). <sup>&</sup>lt;sup>3</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>i</sub>. <sup>&</sup>lt;sup>4</sup> JTAG is tested only at ambient, not at standard maximum or extended maximum. ### 7.6 References Semiconductor Equipment and Materials International (415) 964-5111 805 East Middlefield Rd. Mountain View, CA 94043 MIL-SPEC and EIA/JESD (JEDEC) Specifications (Available from Global Engineering Documents) 800-854-7179 or 303-397-7956 JEDEC Specifications http://www.jedec.org 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54. 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220. ## **8 Layout Practices** Each $V_{CC}$ pin on the MPC862/857T/857DSL should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The $V_{CC}$ power supply should be bypassed to ground using at least four 0.1 $\mu$ F by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip $V_{CC}$ and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as $V_{CC}$ and GND planes. All output pins on the MPC862/857T/857DSL have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the $V_{\rm CC}$ and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. ## 9 Bus Signal Timing The maximum bus speed supported by the MPC862/857T/857DSL is 66 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC862/857T/857DSL used at 80MHz must be configured for a 40 MHz bus). Table 6 shows the period ranges for standard part frequencies. 100 MHz 50 MHz 66 MHz 80 MHz Freq Min Max Min Max Min Max Min Max 20.00 30.30 25.00 20.00 Period 30.30 15.15 30.30 30.30 **Table 6. Period Range for Standard Part Frequencies** MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3 ### **Bus Signal Timing** **Table 7. Bus Operation Timings (continued)** | Num | Ohawa ata viati a | 33 1 | ИНz | 40 [ | ИНz | 50 I | ИНz | 66 1 | ИНz | 11 | |------|------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------|------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B17a | CLKOUT to KR, RETRY, CR valid (hold time) (MIN = 0.00 x B1 + 2.00) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B18 | D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) $^8$ (MIN = 0.00 x B1 + 6.00) | 6.00 | _ | 6.00 | _ | 6.00 | _ | 6.00 | _ | ns | | B19 | CLKOUT rising edge to D(0:31),<br>DP(0:3) valid (hold time) <sup>8</sup> (MIN = 0.00 x B1 + 1.00 <sup>9</sup> ) | 1.00 | _ | 1.00 | _ | 1.00 | _ | 2.00 | _ | ns | | B20 | D(0:31), DP(0:3) valid to CLKOUT falling edge (setup time) <sup>10</sup> (MIN = 0.00 x B1 + 4.00) | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | ns | | B21 | CLKOUT falling edge to D(0:31),<br>DP(0:3) valid (hold Time) <sup>10</sup> (MIN = 0.00 x B1 + 2.00) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B22 | CLKOUT rising edge to $\overline{\text{CS}}$ asserted GPCM ACS = 00 (MAX = 0.25 x B1 + 6.3) | 7.60 | 13.80 | 6.30 | 12.50 | 5.00 | 11.30 | 3.80 | 10.00 | ns | | B22a | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0 (MAX = 0.00 x B1 + 8.00) | _ | 8.00 | _ | 8.00 | _ | 8.00 | _ | 8.00 | ns | | B22b | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 0 (MAX = 0.25 x B1 + 6.3) | 7.60 | 13.80 | 6.30 | 12.50 | 5.00 | 11.30 | 3.80 | 10.00 | ns | | B22c | CLKOUT falling edge to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 1 (MAX = 0.375 x B1 + 6.6) | 10.90 | 18.00 | 10.90 | 18.00 | 7.00 | 14.30 | 5.20 | 12.30 | ns | | B23 | CLKOUT rising edge to $\overline{CS}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0 & CSNT = 0 (MAX = 0.00 x B1 + 8.00) | 2.00 | 8.00 | 2.00 | 8.00 | 2.00 | 8.00 | 2.00 | 8.00 | ns | | B24 | A(0:31) and BADDR(28:30) to <del>CS</del><br>asserted GPCM ACS = 10, TRLX = 0<br>(MIN = 0.25 x B1 - 2.00) | 5.60 | _ | 4.30 | _ | 3.00 | _ | 1.80 | _ | ns | | B24a | A(0:31) and BADDR(28:30) to <del>CS</del> asserted GPCM ACS = 11 TRLX = 0 (MIN = 0.50 x B1 - 2.00) | 13.20 | _ | 10.50 | _ | 8.00 | _ | 5.60 | _ | ns | | B25 | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}$ (0:3) asserted (MAX = 0.00 x B1 + 9.00) | _ | 9.00 | | 9.00 | | 9.00 | | 9.00 | ns | | B26 | CLKOUT rising edge to $\overline{OE}$ negated (MAX = 0.00 x B1 + 9.00) | 2.00 | 9.00 | 2.00 | 9.00 | 2.00 | 9.00 | 2.00 | 9.00 | ns | | Table 7 | Bus O | neration | Timings | (continued) | |----------|-------|------------|----------|----------------------------| | Iable 1. | Dus O | pei alioii | HIIIIIII | (COIILIIIU <del>C</del> U) | | Num | um Characteristic | | ИНz | 40 I | MHz | 50 I | ИНz | 66 I | ИНz | Unit | |-----|----------------------------------------------------------------------------------------|------|-----|------|-----|------|-----|------|-----|-------| | Num | Gharacteristic | Min | Max | Min | Max | Min | Max | Min | Max | Oille | | B37 | UPWAIT valid to CLKOUT falling edge<br>12 (MIN = 0.00 x B1 + 6.00) | 6.00 | _ | 6.00 | _ | 6.00 | _ | 6.00 | _ | ns | | B38 | CLKOUT falling edge to UPWAIT valid <sup>12</sup> (MIN = 0.00 x B1 + 1.00) | 1.00 | _ | 1.00 | _ | 1.00 | _ | 1.00 | _ | ns | | B39 | AS valid to CLKOUT rising edge <sup>13</sup> (MIN = 0.00 x B1 + 7.00) | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B40 | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge (MIN = 0.00 x B1 + 7.00) | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B41 | TS valid to CLKOUT rising edge (setup time) (MIN = 0.00 x B1 + 7.00) | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B42 | CLKOUT rising edge to TS valid (hold time) (MIN = 0.00 x B1 + 2.00) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B43 | AS negation to memory controller signals negation (MAX = TBD) | | TBD | _ | TBD | _ | TBD | _ | TBD | ns | <sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value. <sup>&</sup>lt;sup>2</sup> If the rate of change of the frequency of EXTAL is slow (I.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (I.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%. <sup>&</sup>lt;sup>3</sup> The timings specified in B4 and B5 are based on full strength clock. The timing for BR output is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter. <sup>&</sup>lt;sup>5</sup> For part speeds above 50MHz, use 9.80ns for B11a. The timing required for $\overline{BR}$ input is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter. The timing for $\overline{BG}$ input is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter. <sup>&</sup>lt;sup>7</sup> For part speeds above 50MHz, use 2ns for B17. The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted. <sup>&</sup>lt;sup>9</sup> For part speeds above 50MHz, use 2ns for B19. The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.) The timing B30 refers to $\overline{CS}$ when ACS = 00 and to $\overline{WE}(0.3)$ when CSNT = 0. <sup>12</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 19. <sup>&</sup>lt;sup>13</sup> The $\overline{\text{AS}}$ signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 22. Figure 18 provides the timing for the external bus controlled by the UPM. Figure 18. External Bus Timing (UPM Controlled Signals) Figure 21 provides the timing for the synchronous external master access controlled by the GPCM. Figure 21. Synchronous External Master Access Timing (GPCM Handled ACS = 00) Figure 22 provides the timing for the asynchronous external master memory access controlled by the GPCM. Figure 22. Asynchronous External Master Memory Access Timing (GPCM Controlled—ACS = 00) Figure 23 provides the timing for the asynchronous external master control signals negation. Figure 23. Asynchronous External Master—Control Signals Negation Timing MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3 ### **Bus Signal Timing** Table 12 shows the reset timing for the MPC862/857T/857DSL. ### **Table 12. Reset Timing** | | | 33 N | 1Hz | 40 M | lHz | 50 N | ИHz | 66 MHz | | | |-----|------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | R69 | CLKOUT to HRESET high impedance (MAX = 0.00 x B1 + 20.00) | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R70 | CLKOUT to SRESET high impedance (MAX = 0.00 x B1 + 20.00) | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R71 | RSTCONF pulse width (MIN = 17.00 x B1) | 515.20 | _ | 425.00 | _ | 340.00 | _ | 257.60 | _ | ns | | R72 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | R73 | Configuration data to HRESET rising edge set up time (MIN = 15.00 x B1 + 50.00) | 504.50 | _ | 425.00 | _ | 350.00 | _ | 277.30 | _ | ns | | R74 | Configuration data to RSTCONF rising edge set up time (MIN = 0.00 x B1 + 350.00) | 350.00 | _ | 350.00 | _ | 350.00 | _ | 350.00 | _ | ns | | R75 | Configuration data hold time after RSTCONF negation (MIN = 0.00 x B1 + 0.00) | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R76 | Configuration data hold time after HRESET negation (MIN = 0.00 x B1 + 0.00) | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R77 | HRESET and RSTCONF asserted to data out drive (MAX = 0.00 x B1 + 25.00) | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R78 | RSTCONF negated to data out high impedance. (MAX = 0.00 x B1 + 25.00) | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R79 | CLKOUT of last rising edge before chip three-states HRESET to data out high impedance. (MAX = 0.00 x B1 + 25.00) | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R80 | DSDI, DSCK set up (MIN = 3.00 x B1) | 90.90 | _ | 75.00 | _ | 60.00 | _ | 45.50 | _ | ns | | R81 | DSDI, DSCK hold time<br>(MIN = 0.00 x B1 + 0.00) | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample (MIN = 8.00 x B1) | 242.40 | _ | 200.00 | _ | 160.00 | _ | 121.20 | _ | ns | Figure 48. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA Figure 49. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA Figure 53. SI Receive Timing with Double-Speed Clocking (DSC = 1) Figure 54. SI Transmit Timing Diagram (DSC = 0) Figure 55. SI Transmit Timing with Double Speed Clocking (DSC = 1) Figure 56. IDL Timing ## 11.7 SCC in NMSI Mode Electrical Specifications Table 20 provides the NMSI external clock timing. **Table 20. NMSI External Clock Timing** | Neven | Ohavastavistis | All Freq | uencies | l l m i t | |-------|------------------------------------------------------|--------------|---------|-----------| | Num | Characteristic | Min | Max | Unit | | 100 | RCLK1 and TCLK1 width high <sup>1</sup> | 1/SYNCCLK | _ | ns | | 101 | RCLK1 and TCLK1 width low | 1/SYNCCLK +5 | _ | ns | | 102 | RCLK1 and TCLK1 rise/fall time | _ | 15.00 | ns | | 103 | TXD1 active delay (from TCLK1 falling edge) | 0.00 | 50.00 | ns | | 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00 | 50.00 | ns | | 105 | CTS1 setup time to TCLK1 rising edge | 5.00 | _ | ns | | 106 | RXD1 setup time to RCLK1 rising edge | 5.00 | _ | ns | | 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup> | 5.00 | _ | ns | | 108 | CD1 setup Time to RCLK1 rising edge | 5.00 | _ | ns | <sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater than or equal to 2.25/1. Table 21 provides the NMSI internal clock timing. **Table 21. NMSI Internal Clock Timing** | Num | Characteristic | All Freq | uencies | Unit | |-----|------------------------------------------------------|----------|-----------|-------| | Num | Characteristic | Min | Max | Oilit | | 100 | RCLK1 and TCLK1 frequency <sup>1</sup> | 0.00 | SYNCCLK/3 | MHz | | 102 | RCLK1 and TCLK1 rise/fall time | _ | _ | ns | | 103 | TXD1 active delay (from TCLK1 falling edge) | 0.00 | 30.00 | ns | | 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00 | 30.00 | ns | | 105 | CTS1 setup time to TCLK1 rising edge | 40.00 | _ | ns | | 106 | RXD1 setup time to RCLK1 rising edge | 40.00 | _ | ns | | 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup> | 0.00 | _ | ns | | 108 | CD1 setup time to RCLK1 rising edge | 40.00 | _ | ns | <sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1. <sup>&</sup>lt;sup>2</sup> Also applies to $\overline{\text{CD}}$ and $\overline{\text{CTS}}$ hold time when they are used as an external sync signal. Also applies to $\overline{\text{CD}}$ and $\overline{\text{CTS}}$ hold time when they are used as an external sync signals. ## 11.10 SPI Master AC Electrical Specifications Table 24 provides the SPI master timings as shown in Figure 66 though Figure 67. **Table 24. SPI Master Timing** | Num | Oh avantaviatie | All Freq | uencies | Unit | |-----|-------------------------------------|----------|---------|------------------| | | Characteristic | Min | Max | Unit | | 160 | MASTER cycle time | 4 | 1024 | t <sub>cyc</sub> | | 161 | MASTER clock (SCK) high or low time | 2 | 512 | t <sub>cyc</sub> | | 162 | MASTER data setup time (inputs) | 15 | _ | ns | | 163 | Master data hold time (inputs) | 0 | _ | ns | | 164 | Master data valid (after SCK edge) | _ | 10 | ns | | 165 | Master data hold time (outputs) | 0 | _ | ns | | 166 | Rise time output | _ | 15 | ns | | 167 | Fall time output | _ | 15 | ns | Figure 66. SPI Master (CP = 0) Timing Diagram Figure 67. SPI Master (CP = 1) Timing Diagram ## 11.11 SPI Slave AC Electrical Specifications Table 25 provides the SPI slave timings as shown in Figure 68 though Figure 69. **Table 25. SPI Slave Timing** | Num | Characteristic | All Freq | uencies | Unit | |-----|-------------------------------------------------------------|----------|---------|------------------| | Num | Characteristic | Min | Max | Onit | | 170 | Slave cycle time | 2 | _ | t <sub>cyc</sub> | | 171 | Slave enable lead time | 15 | _ | ns | | 172 | Slave enable lag time | 15 | _ | ns | | 173 | Slave clock (SPICLK) high or low time | 1 | _ | t <sub>cyc</sub> | | 174 | Slave sequential transfer delay (does not require deselect) | 1 | _ | t <sub>cyc</sub> | | 175 | Slave data setup time (inputs) | 20 | _ | ns | | 176 | Slave data hold time (inputs) | 20 | _ | ns | | 177 | Slave access time | _ | 50 | ns | Figure 68. SPI Slave (CP = 0) Timing Diagram Figure 69. SPI Slave (CP = 1) Timing Diagram MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3 ### **UTOPIA AC Electrical Specifications** Figure 70 shows the I<sup>2</sup>C bus timing. Figure 70. I<sup>2</sup>C Bus Timing Diagram # 12 UTOPIA AC Electrical Specifications Table 28 shows the AC electrical specifications for the UTOPIA interface. **Table 28. UTOPIA AC Electrical Specifications** | Num | Signal Characteristic | Direction | Min | Max | Unit | |-----|------------------------------------------------------------------------|-----------|------|-------|------| | U1 | UtpClk rise/fall time (Internal clock option) | Output | | 4 ns | ns | | | Duty cycle | | 50 | 50 | % | | | Frequency | | | 33 | MHz | | U1a | UtpClk rise/fall time (external clock option) | Input | | 4ns | ns | | | Duty cycle | | 40 | 60 | % | | | Frequency | | | 33 | MHz | | U2 | RxEnb and TxEnb active delay | Output | 2 ns | 16 ns | ns | | U3 | UTPB, SOC, Rxclav and Txclav setup time | Input | 4 ns | | ns | | U4 | UTPB, SOC, Rxclav and Txclav hold time | Input | 1 ns | | ns | | U5 | UTPB, SOC active delay (and PHREQ and PHSEL active delay in MPHY mode) | Output | 2 ns | 16 ns | ns | ### **Mechanical Data and Ordering Information** ### Table 35. Pin Assignments (continued) | Name | Pin Number | Туре | |------------------------------------------------|------------|------------------------------| | IP_A6<br>UTPB_Split6 <sup>2</sup><br>MII-TXERR | Т6 | Input | | IP_A7<br>UTPB_Split7 <sup>2</sup><br>MII-RXDV | ТЗ | Input | | ALE_B<br>DSCK/AT1 | J1 | Bidirectional<br>Three-state | | IP_B[0:1]<br>IWP[0:1]<br>VFLS[0:1] | H2, J3 | Bidirectional | | IP_B2<br>IOIS16_B<br>AT2 | J2 | Bidirectional<br>Three-state | | IP_B3<br>IWP2<br>VF2 | G1 | Bidirectional | | IP_B4<br>LWP0<br>VF0 | G2 | Bidirectional | | IP_B5<br>LWP1<br>VF1 | J4 | Bidirectional | | IP_B6<br>DSDI<br>AT0 | К3 | Bidirectional<br>Three-state | | IP_B7<br>PTR<br>AT3 | H1 | Bidirectional<br>Three-state | | OP0<br>MII-TXD0<br>UtpClk_Split <sup>2</sup> | L4 | Bidirectional | | OP1 | L2 | Output | | OP2<br>MODCK1<br>STS | L1 | Bidirectional | | OP3<br>MODCK2<br>DSDO | M4 | Bidirectional | | BADDR30<br>REG | K4 | Output | | BADDR[28:29] | M3, M2 | Output | | ĀS | L3 | Input | MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3 #### How to Reach Us: #### **Home Page:** www.freescale.com #### email support@freescale.com ### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to implementers to use Freescale Semiconductor products. There are no express or Information in this document is provided solely to enable system and software any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2006. Document Number: MPC862EC Rev. 3 2/2006