

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Active                                                     |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                     |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 66MHz                                                      |
| Co-Processors/DSP               | Communications; CPM                                        |
| RAM Controllers                 | DRAM                                                       |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers |                                                            |
| Ethernet                        | 10Mbps (4), 10/100Mbps (1)                                 |
| SATA                            | -                                                          |
| USB                             |                                                            |
| Voltage - I/O                   | 3.3V                                                       |
| Operating Temperature           | -40°C ~ 115°C (TA)                                         |
| Security Features               | -                                                          |
| Package / Case                  | 357-BBGA                                                   |
| Supplier Device Package         | 357-PBGA (25x25)                                           |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc862pczq66b |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Features

- Sleep—All units disabled except RTC, PIT, time base, and decrementer with PLL active for fast wake up
- Deep sleep—All units disabled including PLL except RTC, PIT, time base, and decrementer.
- Power down mode- All units powered down except PLL, RTC, PIT, time base and
- decrementerDebug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions:  $= \neq < >$
  - Each watchpoint can generate a break point internally
- 3.3 V operation with 5-V TTL compatibility except EXTAL and EXTCLK
- 357-pin plastic ball grid array (PBGA) package
- Operation up to 100MHz

The MPC862/857T/857DSL is comprised of three modules that each use the 32-bit internal bus: the MPC8xx core, the system integration unit (SIU), and the communication processor module (CPM). The MPC862P/862T block diagram is shown in Figure 1. The MPC857T/857DSL block diagram is shown in Figure 2.



Thermal Characteristics

# 4 Thermal Characteristics

Table 3 shows the thermal characteristics for the MPC862/857T/857DSL.

| Rating                               | Enviro                                     | Symbol                  | Value                | Unit |      |
|--------------------------------------|--------------------------------------------|-------------------------|----------------------|------|------|
| Junction to ambient <sup>1</sup>     | Natural Convection Single layer board (1s) |                         | $R_{\theta JA}^{2}$  | 37   | °C/W |
|                                      |                                            | Four layer board (2s2p) | $R_{\theta JMA}^{3}$ | 23   |      |
|                                      | Air flow (200 ft/min)                      | Single layer board (1s) | $R_{\theta JMA}{}^3$ | 30   |      |
|                                      |                                            | Four layer board (2s2p) | $R_{\theta JMA}{}^3$ | 19   |      |
| Junction to board <sup>4</sup>       |                                            |                         | $R_{\theta J B}$     | 13   |      |
| Junction to case <sup>5</sup>        |                                            |                         | $R_{\thetaJC}$       | 6    |      |
| Junction to package top <sup>6</sup> | Natural Convection                         |                         | $\Psi_{JT}$          | 2    |      |
|                                      | Air flow (200 ft/min)                      |                         | $\Psi_{JT}$          | 2    |      |

#### Table 3. MPC862/857T/857DSL Thermal Resistance Data

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- <sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- <sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

<sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

- <sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction to case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

## 5 **Power Dissipation**

Table 4 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice bus speed.

| Die Revision    | Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|-----------------|-----------|----------------------|----------------------|------|
| 0<br>(1:1 Made) | 50 MHz    | 656                  | 735                  | mW   |
| (1:1 Mode)      | 66 MHz    | TBD                  | TBD                  | mW   |
| A.1, B.0        | 50 MHz    | 630                  | 760                  | mW   |
| (1:1 Mode)      | 66 MHz    | 890                  | 1000                 | mW   |

Table 4. Power Dissipation (P<sub>D</sub>)



|      | Oh one of a single                                                                                                                                                                                                                                                                        | 33    | MHz   | 40    | MHz 50 MHz |       |       | 66 MHz |       |      |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------------|-------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                            | Min   | Max   | Min   | Max        | Min   | Max   | Min    | Max   | Unit |
| B30c | $\overline{WE}(0:3) \text{ negated to } A(0:31),$<br>BADDR(28:30) invalid GPCM write<br>access, TRLX = 0, CSNT = 1.<br>$\overline{CS} \text{ negated to } A(0:31) \text{ invalid GPCM}$<br>write access, TRLX = 0, CSNT = 1<br>ACS = 10, ACS == 11, EBDF = 1<br>(MIN = 0.375 x B1 - 3.00) | 8.40  |       | 6.40  |            | 4.50  |       | 2.70   |       | ns   |
| B30d | $\overline{WE}$ (0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write<br>access TRLX = 1, CSNT =1,<br>$\overline{CS}$ negated to A(0:31) invalid GPCM<br>write access TRLX = 1, CSNT = 1,<br>ACS = 10 or 11, EBDF = 1                                                              | 38.67 | _     | 31.38 |            | 24.50 | _     | 17.83  | _     | ns   |
| B31  | CLKOUT falling edge to $\overline{CS}$ valid - as<br>requested by control bit CST4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 X B1 + 6.00)                                                                                                                                    | 1.50  | 6.00  | 1.50  | 6.00       | 1.50  | 6.00  | 1.50   | 6.00  | ns   |
| B31a | CLKOUT falling edge to $\overline{CS}$ valid - as<br>requested by control bit CST1 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.80)                                                                                                                                    | 7.60  | 14.30 | 6.30  | 13.00      | 5.00  | 11.80 | 3.80   | 10.50 | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid - as<br>requested by control bit CST2 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 8.00)                                                                                                                                     | 1.50  | 8.00  | 1.50  | 8.00       | 1.50  | 8.00  | 1.50   | 8.00  | ns   |
| B31c | CLKOUT rising edge to $\overline{CS}$ valid- as<br>requested by control bit CST3 in the<br>corresponding word in the UPM<br>(MAX = 0.25 x B1 + 6.30)                                                                                                                                      | 7.60  | 13.80 | 6.30  | 12.50      | 5.00  | 11.30 | 3.80   | 10.00 | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$ valid, as<br>requested by control bit CST1 in the<br>corresponding word in the UPM<br>EBDF = 1 (MAX = 0.375 x B1 + 6.6)                                                                                                                            | 9.40  | 18.00 | 7.60  | 16.00      | 13.30 | 14.10 | 11.30  | 12.30 | ns   |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$ valid- as<br>requested by control bit BST4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 6.00)                                                                                                                              | 1.50  | 6.00  | 1.50  | 6.00       | 1.50  | 6.00  | 1.50   | 6.00  | ns   |
| B32a | CLKOUT falling edge to $\overline{\text{BS}}$ valid - as<br>requested by control bit BST1 in the<br>corresponding word in the UPM,<br>EBDF = 0 (MAX = 0.25 x B1 + 6.80)                                                                                                                   | 7.60  | 14.30 | 6.30  | 13.00      | 5.00  | 11.80 | 3.80   | 10.50 | ns   |
| B32b | CLKOUT rising edge to $\overline{BS}$ valid - as<br>requested by control bit BST2 in the<br>corresponding word in the UPM<br>(MAX = 0.00 x B1 + 8.00)                                                                                                                                     | 1.50  | 8.00  | 1.50  | 8.00       | 1.50  | 8.00  | 1.50   | 8.00  | ns   |

#### Table 7. Bus Operation Timings (continued)





Figure 6 provides the timing for the synchronous output signals.



Figure 6. Synchronous Output Signals Timing

Figure 7 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 7. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing



Figure 10 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Memory Controller and DLT3 = 1

Figure 11 through Figure 14 provide the timing for the external bus read controlled by various GPCM factors.





# Table 8 provides interrupt timing for the MPC862/857T/857DSL.Table 8. Interrupt Timing

| Num   | Characteristic <sup>1</sup>                    | All Freq                | All Frequencies |      |  |  |
|-------|------------------------------------------------|-------------------------|-----------------|------|--|--|
| Nulli | Characteristic                                 | Min                     | Мах             | Unit |  |  |
| 139   | IRQx valid to CLKOUT rising edge (set up time) | 6.00                    |                 | ns   |  |  |
| 140   | IRQx hold time after CLKOUT                    | 2.00                    |                 | ns   |  |  |
| 141   | IRQx pulse width low                           | 3.00                    |                 | ns   |  |  |
| 142   | IRQx pulse width high                          | 3.00                    |                 | ns   |  |  |
| 143   | IRQx edge-to-edge time                         | 4xT <sub>CLOCKOUT</sub> |                 |      |  |  |

<sup>1</sup> The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC862/857T/857DSL is able to support.

Figure 24 provides the interrupt detection timing for the external level-sensitive lines.



Figure 24. Interrupt Detection Timing for External Level Sensitive Lines

Figure 25 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 25. Interrupt Detection Timing for External Edge Sensitive Lines



Table 9 shows the PCMCIA timing for the MPC862/857T/857DSL.

#### Table 9. PCMCIA Timing

| Nissaa | Characteristic                                                                                                                                               | 33    | MHz   | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|--------|-------|--------|-------|------|
| Num    | Characteristic                                                                                                                                               | Min   | Мах   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| P44    | A(0:31), $\overline{\text{REG}}$ valid to PCMCIA<br>Strobe asserted. <sup>1</sup> (MIN = 0.75 x<br>B1 - 2.00)                                                | 20.70 | _     | 16.70  |       | 13.00  |       | 9.40   |       | ns   |
| P45    | A(0:31), $\overline{\text{REG}}$ valid to ALE<br>negation. <sup>1</sup> (MIN = 1.00 x B1 -<br>2.00)                                                          | 28.30 | —     | 23.00  | _     | 18.00  | —     | 13.20  | _     | ns   |
| P46    | CLKOUT to REG valid (MAX = 0.25 x B1 + 8.00)                                                                                                                 | 7.60  | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| P47    | CLKOUT to REG Invalid. (MIN = 0.25 x B1 + 1.00)                                                                                                              | 8.60  | _     | 7.30   | _     | 6.00   | _     | 4.80   | _     | ns   |
| P48    | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ asserted.<br>(MAX = 0.25 x B1 + 8.00)                                                                          | 7.60  | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| P49    | CLKOUT to CE1, CE2 negated.<br>(MAX = 0.25 x B1 + 8.00)                                                                                                      | 7.60  | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| P50    | $\frac{\text{CLKOUT to PCOE, IORD, PCWE,}}{\text{IOWR assert time. (MAX = 0.00 x}}$ B1 + 11.00)                                                              | —     | 11.00 | _      | 11.00 | _      | 11.00 | —      | 11.00 | ns   |
| P51    | CLKOUT to $\overrightarrow{PCOE}$ , $\overrightarrow{IORD}$ , $\overrightarrow{PCWE}$ ,<br>$\overrightarrow{IOWR}$ negate time. (MAX = 0.00 x<br>B1 + 11.00) | 2.00  | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | ns   |
| P52    | CLKOUT to ALE assert time<br>(MAX = 0.25 x B1 + 6.30)                                                                                                        | 7.60  | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| P53    | CLKOUT to ALE negate time<br>(MAX = 0.25 x B1 + 8.00)                                                                                                        | —     | 15.60 | —      | 14.30 | —      | 13.00 | —      | 11.80 | ns   |
| P54    | $\overline{\text{PCWE}}, \overline{\text{IOWR}} \text{ negated to } D(0:31)$ invalid. <sup>1</sup> (MIN = 0.25 x B1 - 2.00)                                  | 5.60  | _     | 4.30   | _     | 3.00   | _     | 1.80   | _     | ns   |
| P55    | WAITA and WAITB valid to<br>CLKOUT rising edge. <sup>1</sup> (MIN = $0.00 \times B1 + 8.00$ )                                                                | 8.00  | —     | 8.00   | _     | 8.00   | —     | 8.00   | —     | ns   |
| P56    | CLKOUT rising edge to $\overline{WAITA}$<br>and $\overline{WAITB}$ invalid. <sup>1</sup> (MIN = 0.00 x<br>B1 + 2.00)                                         | 2.00  | —     | 2.00   | —     | 2.00   | —     | 2.00   | —     | ns   |

<sup>1</sup> PSST = 1. Otherwise add PSST times cycle time.

PSHT = 0. Otherwise add PSHT times cycle time.

These synchronous timings define when the  $\overline{WAITx}$  signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The  $\overline{WAITx}$  assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See PCMCIA Interface in the *MPC862 PowerQUICC User s Manual*.







Figure 33. Reset Timing—Configuration from Data Bus

Figure 34 provides the reset timing for the data bus weak drive during configuration.



Figure 34. Reset Timing—Data Bus Weak Drive during Configuration









| Num   | Characteristic                                                                                           | All Freq | Unit |      |
|-------|----------------------------------------------------------------------------------------------------------|----------|------|------|
| Nulli | Characteristic                                                                                           | Min      | Мах  | Onit |
| 43    | SDACK negation delay from clock low                                                                      |          | 12   | ns   |
| 44    | SDACK negation delay from TA low                                                                         | _        | 20   | ns   |
| 45    | SDACK negation delay from clock high                                                                     | _        | 15   | ns   |
| 46    | $\overline{TA}$ assertion to falling edge of the clock setup time (applies to external $\overline{TA}$ ) | 7        | —    | ns   |

#### Table 16. IDMA Controller Timing (continued)



Figure 46. IDMA External Requests Timing Diagram



Figure 47. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA



| Num | Characteristic                                                      | All Freq | Unit  |            |
|-----|---------------------------------------------------------------------|----------|-------|------------|
| Num | Characteristic                                                      | Min      | Max   |            |
| 83a | L1RCLK, L1TCLK width high $(DSC = 1)^3$                             | P + 10   | _     | ns         |
| 84  | L1CLK edge to L1CLKO valid (DSC = 1)                                | _        | 30.00 | ns         |
| 85  | L1RQ valid before falling edge of L1TSYNC <sup>4</sup>              | 1.00     | _     | L1TCL<br>K |
| 86  | L1GR setup time <sup>2</sup>                                        | 42.00    | _     | ns         |
| 87  | L1GR hold time                                                      | 42.00    | _     | ns         |
| 88  | L1CLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0) | _        | 0.00  | ns         |

#### Table 19. SI Timing (continued)

<sup>1</sup> The ratio SyncCLK/L1RCLK must be greater than 2.5/1.

<sup>2</sup> These specs are valid for IDL mode only.

<sup>3</sup> Where P = 1/CLKOUT. Thus for a 25-MHz CLKO1 rate, P = 40 ns.

<sup>4</sup> These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later.



Figure 52. SI Receive Timing Diagram with Normal Clocking (DSC = 0)











### 11.7 SCC in NMSI Mode Electrical Specifications

Table 20 provides the NMSI external clock timing.

#### Table 20. NMSI External Clock Timing

| Num   | Characteristic                                       | All Freq     | uencies | Unit |
|-------|------------------------------------------------------|--------------|---------|------|
| Nulli | Characteristic                                       | Min          | Мах     | onn  |
| 100   | RCLK1 and TCLK1 width high <sup>1</sup>              | 1/SYNCCLK    | _       | ns   |
| 101   | RCLK1 and TCLK1 width low                            | 1/SYNCCLK +5 | _       | ns   |
| 102   | RCLK1 and TCLK1 rise/fall time                       | —            | 15.00   | ns   |
| 103   | TXD1 active delay (from TCLK1 falling edge)          | 0.00         | 50.00   | ns   |
| 104   | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00         | 50.00   | ns   |
| 105   | CTS1 setup time to TCLK1 rising edge                 | 5.00         | _       | ns   |
| 106   | RXD1 setup time to RCLK1 rising edge                 | 5.00         | _       | ns   |
| 107   | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 5.00         | _       | ns   |
| 108   | CD1 setup Time to RCLK1 rising edge                  | 5.00         | _       | ns   |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater than or equal to 2.25/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

Table 21 provides the NMSI internal clock timing.

Table 21. NMSI Internal Clock Timing

| Num   | Characteristic                                       | All Freq | Unit      |      |
|-------|------------------------------------------------------|----------|-----------|------|
| Nulli |                                                      | Min      | Мах       | Omit |
| 100   | RCLK1 and TCLK1 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3 | MHz  |
| 102   | RCLK1 and TCLK1 rise/fall time                       | —        | —         | ns   |
| 103   | TXD1 active delay (from TCLK1 falling edge)          | 0.00     | 30.00     | ns   |
| 104   | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00     | 30.00     | ns   |
| 105   | CTS1 setup time to TCLK1 rising edge                 | 40.00    | —         | ns   |
| 106   | RXD1 setup time to RCLK1 rising edge                 | 40.00    | —         | ns   |
| 107   | RXD1 hold time from RCLK1 rising edge <sup>2</sup>   | 0.00     | —         | ns   |
| 108   | CD1 setup time to RCLK1 rising edge                  | 40.00    | —         | ns   |

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.



| Num | Characteristic                                 |     | All Frequencies |      |  |
|-----|------------------------------------------------|-----|-----------------|------|--|
| num | Characteristic                                 | Min | Мах             | Unit |  |
| 134 | 4 TENA inactive delay (from TCLK1 rising edge) |     | 50              | ns   |  |
| 135 | RSTRT active delay (from TCLK1 falling edge)   |     | 50              | ns   |  |
| 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10  | 50              | ns   |  |
| 137 | REJECT width low                               | 1   | _               | CLK  |  |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup>       | —   | 20              | ns   |  |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>        | _   | 20              | ns   |  |

#### Table 22. Ethernet Timing (continued)

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.







### 11.12 I<sup>2</sup>C AC Electrical Specifications

Table 26 provides the  $I^2C$  (SCL < 100 KHz) timings.

| Table 26. | I <sup>2</sup> C | Timing | (SCL < | 100 KHz) |
|-----------|------------------|--------|--------|----------|
|-----------|------------------|--------|--------|----------|

| Num | Characteristic                            | All Frequencies |     | Unit |
|-----|-------------------------------------------|-----------------|-----|------|
| Num | Characteristic                            | Min             | Мах | Unit |
| 200 | SCL clock frequency (slave)               | 0               | 100 | kHz  |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.5             | 100 | kHz  |
| 202 | Bus free time between transmissions       | 4.7             | —   | μs   |
| 203 | Low period of SCL                         | 4.7             | —   | μs   |
| 204 | High period of SCL                        | 4.0             | —   | μs   |
| 205 | Start condition setup time                | 4.7             | —   | μs   |
| 206 | Start condition hold time                 | 4.0             | —   | μs   |
| 207 | Data hold time                            | 0               | —   | μs   |
| 208 | Data setup time                           | 250             | —   | ns   |
| 209 | SDL/SCL rise time                         | —               | 1   | μs   |
| 210 | SDL/SCL fall time                         | —               | 300 | ns   |
| 211 | Stop condition setup time                 | 4.7             | —   | μs   |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1.

### Table 27 provides the $I^2C$ (SCL > 100 kHz) timings.

Table 27.  $I^2C$  Timing (SCL > 100 kHz)

| Num | Characteristic                            | Expression | All Frequencies |               | Unit |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
| Num | Characteristic                            | Lyression  | Min             | Мах           | Onit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       | —          | 1/(2.2 * fSCL)  | _             | S    |
| 203 | Low period of SCL                         | —          | 1/(2.2 * fSCL)  | _             | S    |
| 204 | High period of SCL                        | —          | 1/(2.2 * fSCL)  | _             | S    |
| 205 | Start condition setup time                | —          | 1/(2.2 * fSCL)  | _             | S    |
| 206 | Start condition hold time                 | —          | 1/(2.2 * fSCL)  | _             | S    |
| 207 | Data hold time                            | —          | 0               | _             | S    |
| 208 | Data setup time                           | —          | 1/(40 * fSCL)   | _             | S    |
| 209 | SDL/SCL rise time                         | —          | —               | 1/(10 * fSCL) | s    |
| 210 | SDL/SCL fall time                         | —          | —               | 1/(33 * fSCL) | S    |
| 211 | Stop condition setup time                 | —          | 1/2(2.2 * fSCL) | _             | S    |

SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1.

#### MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3

1



#### **UTOPIA AC Electrical Specifications**

Figure 70 shows the  $I^2C$  bus timing.



# **12 UTOPIA AC Electrical Specifications**

Table 28 shows the AC electrical specifications for the UTOPIA interface.

| Num | Signal Characteristic                                                  | Direction | Min  | Max   | Unit |
|-----|------------------------------------------------------------------------|-----------|------|-------|------|
| U1  | UtpClk rise/fall time (Internal clock option)                          | Output    |      | 4 ns  | ns   |
|     | Duty cycle                                                             |           | 50   | 50    | %    |
|     | Frequency                                                              |           |      | 33    | MHz  |
| U1a | UtpClk rise/fall time (external clock option)                          | Input     |      | 4ns   | ns   |
|     | Duty cycle                                                             |           | 40   | 60    | %    |
|     | Frequency                                                              |           |      | 33    | MHz  |
| U2  | RxEnb and TxEnb active delay                                           | Output    | 2 ns | 16 ns | ns   |
| U3  | UTPB, SOC, Rxclav and Txclav setup time                                | Input     | 4 ns |       | ns   |
| U4  | UTPB, SOC, Rxclav and Txclav hold time                                 | Input     | 1 ns |       | ns   |
| U5  | UTPB, SOC active delay (and PHREQ and PHSEL active delay in MPHY mode) | Output    | 2 ns | 16 ns | ns   |

#### Table 28. UTOPIA AC Electrical Specifications





Figure 71 shows signal timings during UTOPIA receive operations.



Figure 72 shows signal timings during UTOPIA transmit operations.



Figure 72. UTOPIA Transmit Timing

### **13 FEC Electrical Characteristics**

This section provides the AC electrical specifications for the Fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Furthermore, MII signals use TTL signal levels compatible with devices operating at either 5.0 or 3.3 V.



| Name                                | Pin Number             | Туре                            |  |  |
|-------------------------------------|------------------------|---------------------------------|--|--|
| BR                                  | G4                     | Bidirectional                   |  |  |
| BG                                  | E2                     | Bidirectional                   |  |  |
| BB                                  | E1                     | Bidirectional<br>Active Pull-up |  |  |
| FRZ<br>IRQ6                         | G3                     | Bidirectional                   |  |  |
| IRQ0                                | V14                    | Input                           |  |  |
| IRQ1                                | U14                    | Input                           |  |  |
| M_TX_CLK<br>IRQ7                    | W15                    | Input                           |  |  |
| <u>CS</u> [0:5]                     | C3, A2, D4, E4, A4, B4 | Output                          |  |  |
| CS6<br>CE1_B                        | D5                     | Output                          |  |  |
| CS7<br>CE2_B                        | C4                     | Output                          |  |  |
| WE0<br>BS_B0<br>IORD                | C7                     | Output                          |  |  |
| WE1<br>BS_B1<br>IOWR                | A6                     | Output                          |  |  |
| WE2<br>BS_B2<br>PCOE                | B6                     | Output                          |  |  |
| WE3<br>BS_B3<br>PCWE                | A5                     | Output                          |  |  |
| BS_A[0:3]                           | D8, C8, A7, B8         | Output                          |  |  |
| GPL_A0<br>GPL_B0                    | D7                     | Output                          |  |  |
| OE<br>GPL_A1<br>GPL_B1              | C6                     | Output                          |  |  |
| GPL_A[2:3]<br>GPL_B[2:3]<br>CS[2–3] | B5, C5                 | Output                          |  |  |
| UPWAITA<br>GPL_A4                   | C1                     | Bidirectional                   |  |  |
| UPWAITB<br>GPL_B4                   | B1                     | Bidirectional                   |  |  |

#### Table 35. Pin Assignments (continued)



Mechanical Data and Ordering Information







#### SIDE VIEW

#### NOTES:

- 1. Dimensions and tolerancing per ASME Y14.5M, 1994.
- 2. Dimensions in millimeters.
- 3. Dimension b is the maximum solder ball diameter measured parallel to datum C.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN MAX     |       |  |
| Α   |             | 2.05  |  |
| A1  | 0.50 0.70   |       |  |
| A2  | 0.95        | 1.35  |  |
| A3  | 0.70 0.90   |       |  |
| b   | 0.60        | 0.90  |  |
| D   | 25.00 BSC   |       |  |
| D1  | 22.86 BSC   |       |  |
| D2  | 22.40       | 22.60 |  |
| е   | 1.27 BSC    |       |  |
| Е   | 25.00 BSC   |       |  |
| E1  | 22.86 BSC   |       |  |
| E2  | 22.40       | 22.60 |  |

Case No. 1103-01



В