

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XFI

| Product Status                  | Active                                                    |
|---------------------------------|-----------------------------------------------------------|
| Core Processor                  | MPC8xx                                                    |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                            |
| Speed                           | 80MHz                                                     |
| Co-Processors/DSP               | Communications; CPM                                       |
| RAM Controllers                 | DRAM                                                      |
| Graphics Acceleration           | No                                                        |
| Display & Interface Controllers | -                                                         |
| Ethernet                        | 10Mbps (4), 10/100Mbps (1)                                |
| SATA                            | -                                                         |
| USB                             | -                                                         |
| Voltage - I/O                   | 3.3V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                          |
| Security Features               | -                                                         |
| Package / Case                  | 357-BBGA                                                  |
| Supplier Device Package         | 357-PBGA (25x25)                                          |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc862tvr80b |
|                                 |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Overview

The MPC862/857T/857DSL is a derivative of Freescale's MPC860 PowerQUICC<sup>™</sup> family of devices. It is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM enabled members.

MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family.

Table 1 shows the functionality supported by the members of the MPC862/857T/857DSL family.

|                        | Ca       | iche       | Ethe    | rnet   |                |                |
|------------------------|----------|------------|---------|--------|----------------|----------------|
| Part Instruction Cache |          | Data Cache | 10T     | 10/100 | SCC            | SMC            |
| MPC862P                | 16 Kbyte | 8 Kbyte    | Up to 4 | 1      | 4              | 2              |
| MPC862T                | 4 Kbyte  | 4 Kbyte    | Up to 4 | 1      | 4              | 2              |
| MPC857T                | 4 Kbyte  | 4 Kbyte    | 1       | 1      | 1              | 2              |
| MPC857DSL              | 4 Kbyte  | 4 Kbyte    | 1       | 1      | 1 <sup>1</sup> | 1 <sup>2</sup> |

Table 1. MPC862 Family Functionality

<sup>1</sup> On the MPC857DSL, the SCC (SCC1) is for ethernet only. Also, the MPC857DSL does not support the Time Slot Assigner (TSA).

<sup>2</sup> On the MPC857DSL, the SMC (SMC1) is for UART only.

# 2 Features

The following list summarizes the key MPC862/857T/857DSL features:

- Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch, without conditional execution
  - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1).
    - 16-Kbyte instruction cache (MPC862P) is four-way, set-associative with 256 sets; 4-Kbyte instruction cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets.
    - 8-Kbyte data cache (MPC862P) is two-way, set-associative with 256 sets; 4-Kbyte data cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets.
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully associative instruction and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip-emulation debug mode



#### Features



\*The MPC862T contains 4-Kbyte instruction cache and 4-Kbyte data cache.

Figure 1. MPC862P/862T Block Diagram



Table 7 provides the bus operation timing for the MPC862/857T/857DSL at 33 MHz, 40 Mhz, 50 MHz and 66 Mhz.

The timing for the MPC862/857T/857DSL bus shown assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays.

| Num              | Characteristic                                                                                                                                          | 33    | MHz   | 40    | MHz   | 50 I  | MHz   | 66 I  | MHz   | Unit |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Num              | Characteristic                                                                                                                                          | Min   | Max   | Min   | Max   | Min   | Max   | Min   | Max   | Unit |
| B1               | CLKOUT period                                                                                                                                           | 30.30 | 30.30 | 25.00 | 30.30 | 20.00 | 30.30 | 15.15 | 30.30 | ns   |
| B1a              | EXTCLK to CLKOUT phase skew<br>(EXTCLK > 15 MHz and MF <= 2)                                                                                            | -0.90 | 0.90  | -0.90 | 0.90  | -0.90 | 0.90  | -0.90 | 0.90  | ns   |
| B1b              | EXTCLK to CLKOUT phase skew<br>(EXTCLK > 10 MHz and MF < 10)                                                                                            | -2.30 | 2.30  | -2.30 | 2.30  | -2.30 | 2.30  | -2.30 | 2.30  | ns   |
| B1c              | CLKOUT phase jitter (EXTCLK > 15<br>MHz and MF <= 2) $^{1}$                                                                                             | -0.60 | 0.60  | -0.60 | 0.60  | -0.60 | 0.60  | -0.60 | 0.60  | ns   |
| B1d              | CLKOUT phase jitter <sup>1</sup>                                                                                                                        | -2.00 | 2.00  | -2.00 | 2.00  | -2.00 | 2.00  | -2.00 | 2.00  | ns   |
| B1e              | CLKOUT frequency jitter (MF < 10) <sup>1</sup>                                                                                                          | —     | 0.50  | —     | 0.50  | _     | 0.50  | _     | 0.50  | %    |
| B1f              | CLKOUT frequency jitter (10 < MF < 500) <sup>1</sup>                                                                                                    | —     | 2.00  | —     | 2.00  | —     | 2.00  | —     | 2.00  | %    |
| B1g              | CLKOUT frequency jitter (MF > 500) <sup>1</sup>                                                                                                         | _     | 3.00  | —     | 3.00  | _     | 3.00  | _     | 3.00  | %    |
| B1h              | Frequency jitter on EXTCLK <sup>2</sup>                                                                                                                 | —     | 0.50  |       | 0.50  | _     | 0.50  |       | 0.50  | %    |
| B2               | CLKOUT pulse width low (MIN = 0.040 x B1)                                                                                                               | 12.10 | —     | 10.00 | —     | 8.00  | —     | 6.10  | —     | ns   |
| B3               | CLKOUT width high (MIN = 0.040 x<br>B1)                                                                                                                 | 12.10 | _     | 10.00 | —     | 8.00  | _     | 6.10  | —     | ns   |
| B4               | CLKOUT rise time <sup>3</sup> (MAX = 0.00 x B1<br>+ 4.00)                                                                                               | _     | 4.00  | —     | 4.00  | _     | 4.00  | _     | 4.00  | ns   |
| B5 <sup>33</sup> | CLKOUT fall time <sup>3</sup> (MAX = $0.00 \times B1 + 4.00$ )                                                                                          | _     | 4.00  | _     | 4.00  | _     | 4.00  | _     | 4.00  | ns   |
| B7               | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3)<br>invalid (MIN = 0.25 x B1)                                                         | 7.60  | —     | 6.30  | _     | 5.00  | —     | 3.80  |       | ns   |
| B7a              | CLKOUT to TSIZ(0:1), $\overline{\text{REG}}$ , $\overline{\text{RSV}}$ ,<br>AT(0:3), $\overline{\text{BDIP}}$ , PTR invalid (MIN = 0.25<br>x B1)        | 7.60  | —     | 6.30  | —     | 5.00  | —     | 3.80  |       | ns   |
| B7b              | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , FRZ, VFLS(0:1),<br>VF(0:2) IWP(0:2), LWP(0:1), $\overline{STS}$<br>invalid <sup>4</sup> (MIN = 0.25 x B1) | 7.60  | _     | 6.30  | _     | 5.00  | —     | 3.80  | _     | ns   |
| B8               | CLKOUT to A(0:31), BADDR(28:30)<br>RD/WR, BURST, D(0:31), DP(0:3)<br>valid (MAX = 0.25 x B1 + 6.3)                                                      | 7.60  | 13.80 | 6.30  | 12.50 | 5.00  | 11.30 | 3.80  | 10.00 | ns   |

## Table 7. Bus Operation Timings



**Bus Signal Timing** 

| Num  | Oh ava stavistis                                                                                                                                  | 33    | MHz   | 40    | MHz   | 50   | MHz   | 66   | MHz   | 11   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------|------|-------|------|
| Num  | Characteristic                                                                                                                                    | Min   | Max   | Min   | Max   | Min  | Max   | Min  | Мах   | Unit |
| B17a | CLKOUT to KR, RETRY, CR valid<br>(hold time) (MIN = 0.00 x B1 + 2.00)                                                                             | 2.00  | _     | 2.00  | —     | 2.00 | —     | 2.00 | —     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT<br>rising edge (setup time) <sup>8</sup> (MIN = 0.00<br>x B1 + 6.00)                                             | 6.00  | —     | 6.00  | —     | 6.00 | _     | 6.00 | —     | ns   |
| B19  | CLKOUT rising edge to D(0:31),<br>DP(0:3) valid (hold time) <sup>8</sup> (MIN = 0.00<br>x B1 + 1.00 <sup>9</sup> )                                | 1.00  | —     | 1.00  | —     | 1.00 | _     | 2.00 | —     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT<br>falling edge (setup time) $^{10}$ (MIN = 0.00<br>x B1 + 4.00)                                                 | 4.00  | _     | 4.00  | _     | 4.00 | _     | 4.00 | _     | ns   |
| B21  | CLKOUT falling edge to D(0:31),<br>DP(0:3) valid (hold Time) <sup>10</sup> (MIN =<br>0.00 x B1 + 2.00)                                            | 2.00  | —     | 2.00  | —     | 2.00 | _     | 2.00 | —     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted<br>GPCM ACS = 00 (MAX = 0.25 x B1 + 6.3)                                                           | 7.60  | 13.80 | 6.30  | 12.50 | 5.00 | 11.30 | 3.80 | 10.00 | ns   |
| B22a | CLKOUT falling edge to CS asserted<br>GPCM ACS = 10, TRLX = 0 (MAX =<br>0.00 x B1 + 8.00)                                                         | —     | 8.00  |       | 8.00  | —    | 8.00  |      | 8.00  | ns   |
| B22b | CLKOUT falling edge to <del>CS</del> asserted<br>GPCM ACS = 11, TRLX = 0, EBDF =<br>0 (MAX = 0.25 x B1 + 6.3)                                     | 7.60  | 13.80 | 6.30  | 12.50 | 5.00 | 11.30 | 3.80 | 10.00 | ns   |
| B22c | CLKOUT falling edge to <del>CS</del> asserted<br>GPCM ACS = 11, TRLX = 0, EBDF =<br>1 (MAX = 0.375 x B1 + 6.6)                                    | 10.90 | 18.00 | 10.90 | 18.00 | 7.00 | 14.30 | 5.20 | 12.30 | ns   |
| B23  | CLKOUT rising edge to $\overline{CS}$ negated<br>GPCM read access, GPCM write<br>access ACS = 00, TRLX = 0 & CSNT =<br>0 (MAX = 0.00 x B1 + 8.00) | 2.00  | 8.00  | 2.00  | 8.00  | 2.00 | 8.00  | 2.00 | 8.00  | ns   |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 10, TRLX = 0<br>(MIN = 0.25 x B1 - 2.00)                                       | 5.60  | —     | 4.30  | —     | 3.00 | —     | 1.80 | —     | ns   |
| B24a | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 11 TRLX = 0<br>(MIN = 0.50 x B1 - 2.00)                                        | 13.20 | _     | 10.50 | _     | 8.00 | _     | 5.60 | _     | ns   |
| B25  | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}(0:3)$ asserted (MAX = 0.00 x B1 + 9.00)                                                    | —     | 9.00  |       | 9.00  |      | 9.00  |      | 9.00  | ns   |
| B26  | CLKOUT rising edge to $\overline{OE}$ negated<br>(MAX = 0.00 x B1 + 9.00)                                                                         | 2.00  | 9.00  | 2.00  | 9.00  | 2.00 | 9.00  | 2.00 | 9.00  | ns   |

## Table 7. Bus Operation Timings (continued)

| Num | Characteristic                                                                               | 33 I | MHz | 40 MHz |     | 50 I | MHz | 66 MHz |     | Unit |
|-----|----------------------------------------------------------------------------------------------|------|-----|--------|-----|------|-----|--------|-----|------|
| Num | Unaracteristic                                                                               | Min  | Max | Min    | Max | Min  | Max | Min    | Max | onn  |
| B37 | UPWAIT valid to CLKOUT falling edge $1^2$ (MIN = 0.00 x B1 + 6.00)                           | 6.00 | _   | 6.00   | —   | 6.00 | _   | 6.00   | —   | ns   |
| B38 | CLKOUT falling edge to UPWAIT valid $^{12}$ (MIN = 0.00 x B1 + 1.00)                         | 1.00 | —   | 1.00   | —   | 1.00 | _   | 1.00   | —   | ns   |
| B39 | $\overline{\text{AS}}$ valid to CLKOUT rising edge <sup>13</sup><br>(MIN = 0.00 x B1 + 7.00) | 7.00 | —   | 7.00   | —   | 7.00 | _   | 7.00   | —   | ns   |
| B40 | A(0:31), TSIZ(0:1), RD/WR, BURST,<br>valid to CLKOUT rising edge<br>(MIN = 0.00 x B1 + 7.00) | 7.00 | —   | 7.00   | —   | 7.00 | —   | 7.00   | —   | ns   |
| B41 | TS valid to CLKOUT rising edge (setup time) (MIN = 0.00 x B1 + 7.00)                         | 7.00 | —   | 7.00   | —   | 7.00 | -   | 7.00   | —   | ns   |
| B42 | CLKOUT rising edge to $\overline{\text{TS}}$ valid (hold time) (MIN = 0.00 x B1 + 2.00)      | 2.00 | _   | 2.00   | _   | 2.00 | _   | 2.00   | _   | ns   |
| B43 | $\overline{\text{AS}}$ negation to memory controller signals negation (MAX = TBD)            |      | TBD |        | TBD |      | TBD |        | TBD | ns   |

#### Table 7. Bus Operation Timings (continued)

<sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value.

<sup>2</sup> If the rate of change of the frequency of EXTAL is slow (I.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (I.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.

- <sup>3</sup> The timings specified in B4 and B5 are based on full strength clock.
- <sup>4</sup> The timing for BR output is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter.
- <sup>5</sup> For part speeds above 50MHz, use 9.80ns for B11a.
- <sup>6</sup> The timing required for BR input is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter.
- <sup>7</sup> For part speeds above 50MHz, use 2ns for B17.
- <sup>8</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
- <sup>9</sup> For part speeds above 50MHz, use 2ns for B19.
- <sup>10</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)
- <sup>11</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.
- <sup>12</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 19.
- <sup>13</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 22.



Figure 10 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Memory Controller and DLT3 = 1

Figure 11 through Figure 14 provide the timing for the external bus read controlled by various GPCM factors.







ACS = 10, ACS = 11)







Figure 16. External Bus Write Timing (GPCM Controlled—TRLX = 0,1 CSNT = 1)



# Table 8 provides interrupt timing for the MPC862/857T/857DSL.Table 8. Interrupt Timing

| Num | Characteristic <sup>1</sup>                    | All Freq                | All Frequencies         |      |  |  |
|-----|------------------------------------------------|-------------------------|-------------------------|------|--|--|
| Num | Characteristic                                 | Min                     | Мах                     | Unit |  |  |
| 139 | IRQx valid to CLKOUT rising edge (set up time) | 6.00                    |                         | ns   |  |  |
| 140 | IRQx hold time after CLKOUT                    | 2.00                    |                         | ns   |  |  |
| 141 | IRQx pulse width low                           | 3.00                    |                         | ns   |  |  |
| 142 | IRQx pulse width high                          | 3.00                    |                         | ns   |  |  |
| 143 | IRQx edge-to-edge time                         | 4xT <sub>CLOCKOUT</sub> | 4xT <sub>CLOCKOUT</sub> |      |  |  |

<sup>1</sup> The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC862/857T/857DSL is able to support.

Figure 24 provides the interrupt detection timing for the external level-sensitive lines.



Figure 24. Interrupt Detection Timing for External Level Sensitive Lines

Figure 25 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 25. Interrupt Detection Timing for External Edge Sensitive Lines



Bus Signal Timing

## Table 10 shows the PCMCIA port timing for the MPC862/857T/857DSL.

| Table | 10. | <b>PCMCIA</b> | Port | Timina |
|-------|-----|---------------|------|--------|
| 10010 |     | 1 0 11 0 17   |      |        |

| Num | Characteristic                                                  | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|-----|-----------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num |                                                                 | Min    | Max   | Min    | Max   | Min    | Мах   | Min    | Max   | Onic |
| P57 | CLKOUT to OPx Valid (MAX = 0.00 x<br>B1 + 19.00)                | _      | 19.00 | _      | 19.00 | _      | 19.00 | _      | 19.00 | ns   |
| P58 | HRESET negated to OPx drive $^{1}$ (MIN = 0.75 x B1 + 3.00)     | 25.70  | _     | 21.70  | —     | 18.00  | _     | 14.40  | _     | ns   |
| P59 | IP_Xx valid to CLKOUT rising edge<br>(MIN = 0.00 x B1 + 5.00)   | 5.00   | _     | 5.00   | _     | 5.00   | _     | 5.00   | _     | ns   |
| P60 | CLKOUT rising edge to IP_Xx invalid<br>(MIN = 0.00 x B1 + 1.00) | 1.00   | _     | 1.00   | _     | 1.00   | _     | 1.00   | _     | ns   |

<sup>1</sup> OP2 and OP3 only.

## Figure 29 provides the PCMCIA output port timing for the MPC862/857T/857DSL.



## Figure 29. PCMCIA Output Port Timing

Figure 30 provides the PCMCIA output port timing for the MPC862/857T/857DSL.



Figure 30. PCMCIA Input Port Timing



Table 11 shows the debug port timing for the MPC862/857T/857DSL.

| Num   | Characteristic              | All Freq                     | Unit  |      |
|-------|-----------------------------|------------------------------|-------|------|
| Nulli | Characteristic              | Min                          | Мах   | Unit |
| D61   | DSCK cycle time             | 3 x T <sub>CLOCKOUT</sub>    |       | -    |
| D62   | DSCK clock pulse width      | 1.25 x T <sub>CLOCKOUT</sub> |       | -    |
| D63   | DSCK rise and fall times    | 0.00                         | 3.00  | ns   |
| D64   | DSDI input data setup time  | 8.00                         |       | ns   |
| D65   | DSDI data hold time         | 5.00                         |       | ns   |
| D66   | DSCK low to DSDO data valid | 0.00                         | 15.00 | ns   |
| D67   | DSCK low to DSDO invalid    | 0.00                         | 2.00  | ns   |

## Table 11. Debug Port Timing

Figure 31 provides the input timing for the debug port clock.



Figure 31. Debug Port Clock Input Timing

Figure 32 provides the timing for the debug port.



Figure 32. Debug Port Timings



**Bus Signal Timing** 

## Table 12 shows the reset timing for the MPC862/857T/857DSL.

Table 12. Reset Timing

| Num | Oberresteristic                                                                                                                                  | 33 N   | IHz   | 40 M   | lHz   | 50 N   | 1Hz   | 66 N   | IHz   | Unit |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| NUM | Characteristic                                                                                                                                   | Min    | Max   | Min    | Мах   | Min    | Max   | Min    | Max   | Unit |
| R69 | CLKOUT to $\overline{\text{HRESET}}$ high impedance<br>(MAX = 0.00 x B1 + 20.00)                                                                 | _      | 20.00 | _      | 20.00 | _      | 20.00 | _      | 20.00 | ns   |
| R70 | CLKOUT to $\overline{\text{SRESET}}$ high impedance<br>(MAX = 0.00 x B1 + 20.00)                                                                 |        | 20.00 | —      | 20.00 | _      | 20.00 | —      | 20.00 | ns   |
| R71 | $\overline{\text{RSTCONF}} \text{ pulse width} $ (MIN = 17.00 x B1)                                                                              | 515.20 |       | 425.00 | _     | 340.00 | —     | 257.60 |       | ns   |
| R72 | —                                                                                                                                                |        |       | —      |       | —      | —     | —      | —     | —    |
| R73 | Configuration data to HRESET rising<br>edge set up time<br>(MIN = 15.00 x B1 + 50.00)                                                            | 504.50 | _     | 425.00 | —     | 350.00 | —     | 277.30 | _     | ns   |
| R74 | Configuration data to RSTCONF rising<br>edge set up time<br>(MIN = 0.00 x B1 + 350.00)                                                           | 350.00 | _     | 350.00 | —     | 350.00 | —     | 350.00 | _     | ns   |
| R75 | Configuration data hold time after<br>RSTCONF negation<br>(MIN = 0.00 x B1 + 0.00)                                                               | 0.00   | _     | 0.00   | _     | 0.00   | —     | 0.00   | _     | ns   |
| R76 | Configuration data hold time after<br>HRESET negation<br>(MIN = 0.00 x B1 + 0.00)                                                                | 0.00   | _     | 0.00   | _     | 0.00   | _     | 0.00   | _     | ns   |
| R77 | HRESET and RSTCONF asserted to data out drive (MAX = 0.00 x B1 + 25.00)                                                                          |        | 25.00 | —      | 25.00 | _      | 25.00 | —      | 25.00 | ns   |
| R78 | RSTCONF negated to data out high impedance. (MAX = 0.00 x B1 + 25.00)                                                                            | _      | 25.00 | —      | 25.00 | _      | 25.00 | —      | 25.00 | ns   |
| R79 | CLKOUT of last rising edge before chip<br>three-states $\overrightarrow{\text{HRESET}}$ to data out high<br>impedance. (MAX = 0.00 x B1 + 25.00) | _      | 25.00 | _      | 25.00 | _      | 25.00 | —      | 25.00 | ns   |
| R80 | DSDI, DSCK set up (MIN = 3.00 x B1)                                                                                                              | 90.90  | _     | 75.00  |       | 60.00  | _     | 45.50  | —     | ns   |
| R81 | DSDI, DSCK hold time<br>(MIN = 0.00 x B1 + 0.00)                                                                                                 | 0.00   | _     | 0.00   |       | 0.00   | _     | 0.00   | —     | ns   |
| R82 | SRESET negated to CLKOUT rising<br>edge for DSDI and DSCK sample<br>(MIN = 8.00 x B1)                                                            | 242.40 | _     | 200.00 | —     | 160.00 | —     | 121.20 | —     | ns   |



#### **IEEE 1149.1 Electrical Specifications**

Figure 35 provides the reset timing for the debug port configuration.



Figure 35. Reset Timing—Debug Port Configuration

# 10 IEEE 1149.1 Electrical Specifications

Table 13 provides the JTAG timings for the MPC862/857T/857DSL shown in Figure 36 though Figure 39.

| Num | Characteristic                                         | All Freq | uencies | Unit |
|-----|--------------------------------------------------------|----------|---------|------|
| num | Characteristic                                         | Min      | Мах     | Unit |
| J82 | TCK cycle time                                         | 100.00   | —       | ns   |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00    | —       | ns   |
| J84 | TCK rise and fall times                                | 0.00     | 10.00   | ns   |
| J85 | TMS, TDI data setup time                               | 5.00     | —       | ns   |
| J86 | TMS, TDI data hold time                                | 25.00    | —       | ns   |
| J87 | TCK low to TDO data valid                              | —        | 27.00   | ns   |
| J88 | TCK low to TDO data invalid                            | 0.00     | —       | ns   |
| J89 | TCK low to TDO high impedance                          | —        | 20.00   | ns   |
| J90 | TRST assert time                                       | 100.00   | —       | ns   |
| J91 | TRST setup time to TCK low                             | 40.00    | —       | ns   |
| J92 | TCK falling edge to output valid                       | —        | 50.00   | ns   |
| J93 | TCK falling edge to output valid out of high impedance | —        | 50.00   | ns   |
| J94 | TCK falling edge to output high impedance              | —        | 50.00   | ns   |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00    | —       | ns   |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00    | —       | ns   |

## Table 13. JTAG Timing



**CPM Electrical Characteristics** 



Figure 49. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA



**CPM Electrical Characteristics** 



Figure 59. HDLC Bus Timing Diagram

# **11.8 Ethernet Electrical Specifications**

Table 22 provides the Ethernet timings as shown in Figure 60 though Figure 64.

## Table 22. Ethernet Timing

| Num   | Characteristic                                                  | All Freq | uencies | Unit |
|-------|-----------------------------------------------------------------|----------|---------|------|
| Nulli | Characteristic                                                  | Min      | Мах     | Omt  |
| 120   | CLSN width high                                                 | 40       | —       | ns   |
| 121   | RCLK1 rise/fall time                                            | _        | 15      | ns   |
| 122   | RCLK1 width low                                                 | 40       | —       | ns   |
| 123   | RCLK1 clock period <sup>1</sup>                                 | 80       | 120     | ns   |
| 124   | RXD1 setup time                                                 | 20       | —       | ns   |
| 125   | RXD1 hold time                                                  | 5        | —       | ns   |
| 126   | RENA active delay (from RCLK1 rising edge of the last data bit) | 10       | —       | ns   |
| 127   | RENA width low                                                  | 100      | —       | ns   |
| 128   | TCLK1 rise/fall time                                            | —        | 15      | ns   |
| 129   | TCLK1 width low                                                 | 40       | —       | ns   |
| 130   | TCLK1 clock period <sup>1</sup>                                 | 99       | 101     | ns   |
| 131   | TXD1 active delay (from TCLK1 rising edge)                      | 10       | 50      | ns   |
| 132   | TXD1 inactive delay (from TCLK1 rising edge)                    | 10       | 50      | ns   |
| 133   | TENA active delay (from TCLK1 rising edge)                      | 10       | 50      | ns   |



**CPM Electrical Characteristics** 



Figure 64. CAM Interface REJECT Timing Diagram



## 11.12 I<sup>2</sup>C AC Electrical Specifications

Table 26 provides the  $I^2C$  (SCL < 100 KHz) timings.

| Table 26. | I <sup>2</sup> C | Timing | (SCL < | 100 KHz) |
|-----------|------------------|--------|--------|----------|
|-----------|------------------|--------|--------|----------|

| Num   | Characteristic                            | All Frequencies |     | Unit |
|-------|-------------------------------------------|-----------------|-----|------|
| Nulli | Characteristic                            |                 | Мах |      |
| 200   | SCL clock frequency (slave)               | 0               | 100 | kHz  |
| 200   | SCL clock frequency (master) <sup>1</sup> | 1.5             | 100 | kHz  |
| 202   | Bus free time between transmissions       | 4.7             | —   | μs   |
| 203   | Low period of SCL                         | 4.7             | —   | μs   |
| 204   | High period of SCL                        | 4.0             | —   | μs   |
| 205   | Start condition setup time                | 4.7             | —   | μs   |
| 206   | Start condition hold time                 | 4.0             | —   | μs   |
| 207   | Data hold time                            | 0               | —   | μs   |
| 208   | Data setup time                           | 250             | —   | ns   |
| 209   | SDL/SCL rise time                         | —               | 1   | μs   |
| 210   | SDL/SCL fall time                         | —               | 300 | ns   |
| 211   | Stop condition setup time                 | 4.7             | —   | μs   |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1.

## Table 27 provides the $I^2C$ (SCL > 100 kHz) timings.

Table 27.  $I^2C$  Timing (SCL > 100 kHz)

| Num | Characteristic                            | Expression | All Frequencies |               | Unit |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
| Num | Characteristic                            |            | Min             | Мах           | onit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       | —          | 1/(2.2 * fSCL)  | _             | S    |
| 203 | Low period of SCL                         | —          | 1/(2.2 * fSCL)  | _             | S    |
| 204 | High period of SCL                        | —          | 1/(2.2 * fSCL)  | _             | S    |
| 205 | Start condition setup time                | —          | 1/(2.2 * fSCL)  | _             | S    |
| 206 | Start condition hold time                 | —          | 1/(2.2 * fSCL)  | _             | S    |
| 207 | Data hold time                            | —          | 0               | _             | S    |
| 208 | Data setup time                           | —          | 1/(40 * fSCL)   | _             | S    |
| 209 | SDL/SCL rise time                         | —          | —               | 1/(10 * fSCL) | s    |
| 210 | SDL/SCL fall time                         | —          | —               | 1/(33 * fSCL) | S    |
| 211 | Stop condition setup time                 | —          | 1/2(2.2 * fSCL) | _             | S    |

SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1.

#### MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3

1



| Device    | Number<br>of      | Ethernet    | Multi-Channel | AIM Support       | Multi-Channel |          | e Size |  |
|-----------|-------------------|-------------|---------------|-------------------|---------------|----------|--------|--|
| Device    | SCCs <sup>1</sup> | Support     | HDLC Support  |                   | Instruction   | Data     |        |  |
| MPC857T   | One (SCC1)        | 10/100 Mbps | Yes           | Yes               | 4 Kbytes      | 4 Kbytes |        |  |
| MPC857DSL | One (SCC1)        | 10/100 Mbps | No            | Up to 4 addresses | 4 Kbytes      | 4 Kbytes |        |  |

Table 33. MPC862/857T/857DSL Derivatives (continued)

<sup>1</sup> Serial communications controller (SCC)

Table 34 identifies the packages and operating frequencies orderable for the MPC862/857T/857DSL derivative devices.

Temperature (Tj) Frequency (MHz) Package Type **Order Number** Plastic ball grid array 0°C to 105°C 50 XPC862PZP50B (ZP suffix) XPC862TZP50B XPC857TZP50B XPC857DSLZP50B 66 XPC862PZP66B XPC862TZP66B XPC857TZP66B XPC857DSLZP66B 80 XPC862PZP80B XPC862TZP80B XPC857TZP80B 100 XPC862PZP100B XPC862TZP100B XPC857TZP100B Plastic ball grid array -40°C to 115°C 66 <sup>1</sup> XPC862PCZP66B (CZP suffix) XPC857TCZP66B

Table 34. MPC862/857T/857DSL Package/Frequency Orderable

Additional extended temperature devices can be made available at 50MHz, 66MHz, and 80MHz

## 14.1 Pin Assignments

Figure 77 shows the top view pinout of the PBGA package. For additional information, see the *MPC862 PowerQUICC Family User s Manual*.



Table 35 contains a list of the MPC862 input and output signals and shows multiplexing and pin assignments.

| Name                           | Pin Number                                                                                                                                                         | Туре                            |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| A[0:31]                        | B19, B18, A18, C16, B17, A17, B16, A16, D15, C15, B15, A15, C14,<br>B14, A14, D12, C13, B13, D9, D11, C12, B12, B10, B11, C11, D10,<br>C10, A13, A10, A12, A11, A9 | Bidirectional<br>Three-state    |
| TSIZ0<br>REG                   | В9                                                                                                                                                                 | Bidirectional<br>Three-state    |
| TSIZ1                          | C9                                                                                                                                                                 | Bidirectional<br>Three-state    |
| RD/WR                          | B2                                                                                                                                                                 | Bidirectional<br>Three-state    |
| BURST                          | F1                                                                                                                                                                 | Bidirectional<br>Three-state    |
| BDIP<br>GPL_B5                 | D2                                                                                                                                                                 | Output                          |
| TS                             | F3                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| TA                             | C2                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| TEA                            | D1                                                                                                                                                                 | Open-drain                      |
| BI                             | E3                                                                                                                                                                 | Bidirectional<br>Active Pull-up |
| IRQ2<br>RSV                    | НЗ                                                                                                                                                                 | Bidirectional<br>Three-state    |
| IRQ4<br>KR<br>RETRY<br>SPKROUT | К1                                                                                                                                                                 | Bidirectional<br>Three-state    |
| CR<br>IRQ3                     | F2                                                                                                                                                                 | Input                           |
| D[0:31]                        | W14, W12, W11, W10, W13, W9, W7, W6, U13, T11, V11, U11, T13, V13, V10, T10, U10, T12, V9, U9, V8, U8, T9, U12, V7, T8, U7, V12, V6, W5, U6, T7                    | Bidirectional<br>Three-state    |
| DP0<br>IRQ3                    | V3                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP1<br>IRQ4                    | V5                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP2<br>IRQ5                    | W4                                                                                                                                                                 | Bidirectional<br>Three-state    |
| DP3<br>IRQ6                    | V4                                                                                                                                                                 | Bidirectional<br>Three-state    |

## Table 35. Pin Assignments



| Name                                           | Pin Number | Туре                         |
|------------------------------------------------|------------|------------------------------|
| IP_A6<br>UTPB_Split6 <sup>2</sup><br>MII-TXERR | Тб         | Input                        |
| IP_A7<br>UTPB_Split7 <sup>2</sup><br>MII-RXDV  | ТЗ         | Input                        |
| ALE_B<br>DSCK/AT1                              | J1         | Bidirectional<br>Three-state |
| IP_B[0:1]<br>IWP[0:1]<br>VFLS[0:1]             | H2, J3     | Bidirectional                |
| IP_B2<br>IOIS16_B<br>AT2                       | J2         | Bidirectional<br>Three-state |
| IP_B3<br>IWP2<br>VF2                           | G1         | Bidirectional                |
| IP_B4<br>LWP0<br>VF0                           | G2         | Bidirectional                |
| IP_B5<br>LWP1<br>VF1                           | J4         | Bidirectional                |
| IP_B6<br>DSDI<br>AT0                           | КЗ         | Bidirectional<br>Three-state |
| IP_B7<br>PTR<br>AT3                            | H1         | Bidirectional<br>Three-state |
| OP0<br>MII-TXD0<br>UtpClk_Split <sup>2</sup>   | L4         | Bidirectional                |
| OP1                                            | L2         | Output                       |
| OP2<br>MODCK1<br>STS                           | L1         | Bidirectional                |
| OP3<br>MODCK2<br>DSDO                          | M4         | Bidirectional                |
| BADDR30<br>REG                                 | K4         | Output                       |
| BADDR[28:29]                                   | M3, M2     | Output                       |
| ĀS                                             | L3         | Input                        |

## Table 35. Pin Assignments (continued)