

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 32MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, HLVD, POR, PWM, WDT                               |
| Number of I/O              | 85                                                                             |
| Program Memory Size        | 256KB (85.5K x 24)                                                             |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 32K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                      |
| Data Converters            | A/D 24x10/12b                                                                  |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 100-TQFP                                                                       |
| Supplier Device Package    | 100-TQFP (12x12)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj256ga610-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Referenced Sources**

This device data sheet is based on the following individual chapters of the *"dsPlC33/PlC24 Family Reference Manual"*. These documents should be considered as the general reference for the operation of a particular module or device feature.

Note 1: To access the documents listed below, browse to the documentation section of the PIC24FJ1024GA610/GB610 product page of the Microchip web site (www.microchip.com) or select a family reference manual section from the following list.

> In addition to parameters, features and other documentation, the resulting page provides links to the related family reference manual sections.

- "CPU with Extended Data Space (EDS)" (DS39732)
- "Data Memory with Extended Data Space (EDS)" (DS39733)
- "Direct Memory Access Controller (DMA)" (DS39742)
- "PIC24F Flash Program Memory" (DS30009715)
- "Reset" (DS39712)
- "Interrupts" (DS70000600)
- "Power-Saving Features" (DS39698)
- "I/O Ports with Peripheral Pin Select (PPS)" (DS39711)
- "Timers" (DS39704)
- "Input Capture with Dedicated Timer" (DS70000352)
- "Output Compare with Dedicated Timer" (DS70005159)
- "Capture/Compare/PWM/Timer (MCCP and SCCP)" (DS33035A)
- "Serial Peripheral Interface (SPI) with Audio Codec Support" (DS70005136)
- "Inter-Integrated Circuit (I<sup>2</sup>C)" (DS70000195)
- "UART" (DS39708)
- "USB On-The-Go (OTG)" (DS39721)
- "Enhanced Parallel Master Port (EPMP)" (DS39730)
- "RTCC with Timestamp" (DS70005193)
- "RTCC with External Power Control" (DS39745)
- "32-Bit Programmable Cyclic Redundancy Check (CRC)" (DS30009729)
- "12-Bit A/D Converter with Threshold Detect" (DS39739)
- "Scalable Comparator Module" (DS39734)
- "Dual Comparator Module" (DS39710)
- "Charge Time Measurement Unit (CTMU) and CTMU Operation with Threshold Detect" (DS30009743)
- "High-Level Integration with Programmable High/Low-Voltage Detect (HLVD)" (DS39725)
- "Watchdog Timer (WDT)" (DS39697)
- "CodeGuard™ Intermediate Security" (DS70005182)
- "High-Level Device Integration" (DS39719)
- "Programming and Diagnostics" (DS39716)
- "Dual Partition Flash Program Memory" (DS70005156)

| R/W-0                              | U-0       | U-0           | U-0                                     | U-0                                | U-0 | U-0  | U-0    |  |
|------------------------------------|-----------|---------------|-----------------------------------------|------------------------------------|-----|------|--------|--|
| DMAEN                              | —         | —             | —                                       | —                                  | —   | —    | —      |  |
| bit 15                             |           | •             |                                         |                                    |     |      | bit 8  |  |
|                                    |           |               |                                         |                                    |     |      |        |  |
| U-0                                | U-0       | U-0           | U-0                                     | U-0                                | U-0 | U-0  | R/W-0  |  |
| —                                  | —         | —             | —                                       | —                                  | —   | —    | PRSSEL |  |
| bit 7                              |           |               |                                         |                                    |     |      | bit 0  |  |
|                                    |           |               |                                         |                                    |     |      |        |  |
| Legend:                            |           |               |                                         |                                    |     |      |        |  |
| R = Readable bit W = Writable bit  |           |               | bit                                     | U = Unimplemented bit, read as '0' |     |      |        |  |
| -n = Value at POR '1' = Bit is set |           |               | '0' = Bit is cleared x = Bit is unknown |                                    |     | iown |        |  |
|                                    |           |               |                                         |                                    |     |      |        |  |
| bit 15                             | DMAEN: DM | A Module Enab | le bit                                  |                                    |     |      |        |  |
|                                    | <b>—</b>  |               |                                         |                                    |     |      |        |  |

1 = Enables module

0 = Disables module and terminates all active DMA operation(s)

bit 14-1 Unimplemented: Read as '0'

bit 0 PRSSEL: Channel Priority Scheme Selection bit

1 = Round-robin scheme

0 = Fixed priority scheme

#### 6.6.1 PROGRAMMING ALGORITHM FOR FLASH PROGRAM MEMORY

The user can program one row of Flash program memory at a time. To do this, it is necessary to erase the 8-row erase block containing the desired row. The general process is:

- 1. Read eight rows of program memory (1024 instructions) and store in data RAM.
- 2. Update the program data in RAM with the desired new data.
- 3. Erase the block (see Example 6-1):
  - a) Set the NVMOP<3:0> bits (NVMCON<3:0>) to '0011' to configure for block erase. Set the WREN (NVMCON<14>) bit.
  - b) Write the starting address of the block to be erased into the NVMADRU/NVMADR registers.
  - c) Write 55h to NVMKEY.
  - d) Write AAh to NVMKEY.
  - e) Set the WR bit (NVMCON<15>). The erase cycle begins and the CPU stalls for the duration of the erase cycle. When the erase is done, the WR bit is cleared automatically.
- 4. Update the TBLPAG register to point to the programming latches on the device. Update the NVMADRU/NVMADR registers to point to the destination in the program memory.

#### TABLE 6-1: EXAMPLE PAGE ERASE

- 5. Write the first 128 instructions from data RAM into the program memory buffers (see Table 6-1).
- 6. Write the program block to Flash memory:
  - a) Set the NVMOPx bits to '0010' to configure for row programming. Set the WREN bit.
  - b) Write 55h to NVMKEY.
  - c) Write AAh to NVMKEY.
  - d) Set the WR bit. The programming cycle begins and the CPU stalls for the duration of the write cycle. When the write to Flash memory is done, the WR bit is cleared automatically.
- Repeat Steps 4 through 6 using the next available 128 instructions from the block in data RAM, by incrementing the value in NVMADRU/NVMADR, until all 1024 instructions are written back to Flash memory.

For protection against accidental operations, the write initiate sequence for NVMKEY must be used to allow any erase or program operation to proceed. After the programming command has been executed, the user must wait for the programming time until programming is complete. The two instructions following the start of the programming sequence should be NOPS, as shown in Example 6-2.

| Step 1: | Set the NVMCON register to erase a page.                                 |
|---------|--------------------------------------------------------------------------|
| MOV     | #0x4003, W0                                                              |
| MOV     | W0, NVMCON                                                               |
| Step 2: | Load the address of the page to be erased into the NVMADR register pair. |
| MOV     | #PAGE_ADDR_LO, W0                                                        |
| MOV     | W0, NVMADR                                                               |
| MOV     | #PAGE_ADDR_HI, WO                                                        |
| MOV     | W0, NVMADRU                                                              |
| Step 3: | Set the WR bit.                                                          |
| MOV     | #0x55, W0                                                                |
| MOV     | W0, NVMKEY                                                               |
| MOV     | #0xAA, W0                                                                |
| MOV     | W0, NVMKEY                                                               |
| BSET    | NVMCON, #WR                                                              |
| NOP     |                                                                          |
| NOP     |                                                                          |
| NOP     |                                                                          |

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | _   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |
|        |     |     |     |     |     |     |       |

| U-0   | U-0 | U-0 | U-0 | R/C-0               | R/W-1 | U-0 | U-0   |
|-------|-----|-----|-----|---------------------|-------|-----|-------|
| —     | —   | —   | —   | IPL3 <sup>(2)</sup> | PSV   | —   | —     |
| bit 7 |     |     |     |                     |       |     | bit 0 |

| Legend:           | C = Clearable bit |                             |                    |
|-------------------|-------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1'= Bit is set   | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-4 Unimplemented: Read as '0'

bit 3 IPL3: CPU Interrupt Priority Level Status bit<sup>(2)</sup> 1 = CPU Interrupt Priority Level is greater than 7 0 = CPU Interrupt Priority Level is 7 or less

bit 2 **PSV:** Not used as part of the interrupt module

bit 1-0 Unimplemented: Read as '0'

**Note 1:** For complete register details, see Register 3-2.

2: The IPL<2:0> Status bits are concatenated with the IPL3 Status bit (CORCON<3>) to form the CPU Interrupt Priority Level (IPL). The value in parentheses indicates the IPL when IPL3 = 1. User interrupts are disabled when IPL3 = 1.

# 11.1.1 I/O PORT WRITE/READ TIMING

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically, this instruction would be a NOP.

#### 11.1.2 OPEN-DRAIN CONFIGURATION

In addition to the PORTx, LATx and TRISx registers for data control, each port pin can also be individually configured for either a digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs higher than VDD (e.g., 5V) on any desired digital only pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification.

# 11.2 Configuring Analog Port Pins (ANSx)

The ANSx and TRISx registers control the operation of the pins with analog function. Each port pin with analog function is associated with one of the ANSx bits (see Register 11-1 through Register 11-6), which decides if the pin function should be analog or digital. Refer to Table 11-1 for detailed behavior of the pin for different ANSx and TRISx bit settings.

When reading the PORTx register, all pins configured as analog input channels will read as cleared (a low level).

# 11.2.1 ANALOG INPUT PINS AND VOLTAGE CONSIDERATIONS

The voltage tolerance of pins used as device inputs is dependent on the pin's input function. Most input pins are able to handle DC voltages of up to 5.5V, a level typical for digital logic circuits. However, several pins can only tolerate voltages up to VDD. Voltage excursions beyond VDD on these pins should always be avoided.

Table 11-2 summarizes the different voltage tolerances. For more information, refer to **Section 33.0 "Electrical Characteristics"** for more details.

| Pin Function   | ANSx Setting | TRISx Setting | Comments                                                                                                                                   |
|----------------|--------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Analog Input   | 1            | 1             | It is recommended to keep ANSx = 1.                                                                                                        |
| Analog Output  | 1            | 1             | It is recommended to keep ANSx = 1.                                                                                                        |
| Digital Input  | 0            | 1             | Firmware must wait at least one instruction cycle<br>after configuring a pin as a digital input before a valid<br>input value can be read. |
| Digital Output | 0            | 0             | Make sure to disable the analog output function on the pin if any is present.                                                              |

### TABLE 11-1: CONFIGURING ANALOG/DIGITAL FUNCTION OF AN I/O PIN

# TABLE 11-2: INPUT VOLTAGE LEVELS FOR PORT OR PIN TOLERATED DESCRIPTION INPUT

| Port or Pin                   | Tolerated Input | Description                              |  |  |
|-------------------------------|-----------------|------------------------------------------|--|--|
| PORTA<15:14,5:0>              |                 |                                          |  |  |
| PORTC<3:1>                    |                 |                                          |  |  |
| PORTD<15:8,5:0>               | 5 5)/           | Tolerates input levels above VDD; useful |  |  |
| PORTE<8:5,3:0>                |                 | for most standard logic.                 |  |  |
| PORTF<13:12,8:0>              |                 |                                          |  |  |
| PORTG<15:12,1:0>              |                 |                                          |  |  |
| PORTA<10:9,7:6>               |                 |                                          |  |  |
| PORTB<15:0>                   |                 |                                          |  |  |
| PORTC<15:13,4> <sup>(1)</sup> | Vee             | Only VCD input loyals are talerated      |  |  |
| PORTD<7:6>                    |                 | Only VDD input levels are tolerated.     |  |  |
| PORTE<9,4>                    |                 |                                          |  |  |
| PORTG<9:6,3:2> <sup>(2)</sup> |                 |                                          |  |  |

**Note 1:** PORTC<12> has OSCI pin function.

2: PORTG<3:2> have USB function on PIC24FJXXXXGBXXX devices.

| U-0                           | U-0        | R/W-0            | R/W-0                              | R/W-0                | R/W-0 | R/W-0              | R/W-0 |
|-------------------------------|------------|------------------|------------------------------------|----------------------|-------|--------------------|-------|
| —                             | —          | RP9R5            | RP9R4                              | RP9R3                | RP9R2 | RP9R1              | RP9R0 |
| bit 15                        |            |                  |                                    |                      |       |                    | bit 8 |
|                               |            |                  |                                    |                      |       |                    |       |
| U-0                           | U-0        | R/W-0            | R/W-0                              | R/W-0                | R/W-0 | R/W-0              | R/W-0 |
| —                             | —          | RP8R5            | RP8R4                              | RP8R3                | RP8R2 | RP8R1              | RP8R0 |
| bit 7                         |            |                  |                                    |                      |       |                    | bit 0 |
|                               |            |                  |                                    |                      |       |                    |       |
| Legend:                       |            |                  |                                    |                      |       |                    |       |
| R = Readable bit W = Writable |            | bit              | U = Unimplemented bit, read as '0' |                      |       |                    |       |
| -n = Value at POR '1' =       |            | '1' = Bit is set |                                    | '0' = Bit is cleared |       | x = Bit is unknown |       |
|                               |            |                  |                                    |                      |       |                    |       |
| bit 15-14                     | Unimplemen | ted: Read as '   | )'                                 |                      |       |                    |       |

### REGISTER 11-40: RPOR4: PERIPHERAL PIN SELECT OUTPUT REGISTER 4

| bit 13-8 | RP9R<5:0>: RP9 Output Pin Mapping bits                                                              |
|----------|-----------------------------------------------------------------------------------------------------|
|          | Peripheral Output Number n is assigned to pin, RP9 (see Table 11-4 for peripheral function numbers) |
| bit 7-6  | Unimplemented: Read as '0'                                                                          |
| bit 5 0  | PD92-5-0 PD9 Output Din Manning hite                                                                |

bit 5-0 **RP8R<5:0>:** RP8 Output Pin Mapping bits Peripheral Output Number n is assigned to pin, RP8 (see Table 11-4 for peripheral function numbers).

# REGISTER 11-41: RPOR5: PERIPHERAL PIN SELECT OUTPUT REGISTER 5

| U-0    | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|--------|-----|--------|--------|--------|--------|--------|--------|
|        |     | RP11R5 | RP11R4 | RP11R3 | RP11R2 | RP11R1 | RP11R0 |
| bit 15 |     |        |        |        |        |        | bit 8  |
|        |     |        |        |        |        |        |        |
| U-0    | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  |

| 00    | 00 | 1411 6 | 1411 9 |        | 1411 0 | 1411 9 | 1411 0 |
|-------|----|--------|--------|--------|--------|--------|--------|
| —     | —  | RP10R5 | RP10R4 | RP10R3 | RP10R2 | RP10R1 | RP10R0 |
| bit 7 |    |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 **RP11R<5:0>:** RP11 Output Pin Mapping bits

Peripheral Output Number n is assigned to pin, RP11 (see Table 11-4 for peripheral function numbers).

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **RP10R<5:0>:** RP10 Output Pin Mapping bits Peripheral Output Number n is assigned to pin, RP10 (see Table 11-4 for peripheral function numbers). NOTES:

# 16.0 CAPTURE/COMPARE/PWM/ TIMER MODULES (MCCP AND SCCP)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on the MCCP/SCCP modules, refer to the "dsPIC33/PIC24 Family Reference Manual", "Capture/Compare/PWM/Timer (MCCP and SCCP)" (DS33035A), which is available from the Microchip web site (www.microchip.com). The information in this data sheet supersedes the information in the FRM.

PIC24FJ1024GA610/GB610 family devices include several Capture/Compare/PWM/Timer base modules, which provide the functionality of three different peripherals of earlier PIC24F devices. The module can operate in one of three major modes:

- · General Purpose Timer
- Input Capture
- Output Compare/PWM

The module is provided in two different forms, distinguished by the number of PWM outputs that the module can generate. Single Capture/Compare/PWM (SCCPs) output modules provide only one PWM output. Multiple Capture/Compare/PWM (MCCPs) output modules can provide up to six outputs and an extended range of power control features, depending on the pin count of the particular device. All other features of the modules are identical. The SCCPx and MCCPx modules can be operated only in one of the three major modes at any time. The other modes are not available unless the module is reconfigured for the new mode.

A conceptual block diagram for the module is shown in Figure 16-1. All three modules share a time base generator and a common Timer register pair (CCPxTMRH/L); other shared hardware components are added as a particular mode requires.

Each module has a total of 8 control and status registers:

- CCPxCON1L (Register 16-1)
- CCPxCON1H (Register 16-2)
- CCPxCON2L (Register 16-3)
- CCPxCON2H (Register 16-4)
- CCPxCON3L (Register 16-5)
- CCPxCON3H (Register 16-6)
- CCPxSTATL (Register 16-7)
- CCPxSTATH (Register 16-8)

Each module also includes 8 buffer/counter registers that serve as Timer Value registers or data holding buffers:

- CCPxTMRH/CCPxTMRL (Timer High/Low Counters)
- CCPxPRH/CCPxPRL (Timer Period High/Low)
- CCPxRA (Primary Output Compare Data Buffer)
- CCPxRB (Secondary Output Compare Data Buffer)
- CCPxBUFH/CCPxBUFL (Input Capture High/Low Buffers)





| R/W-0               | R/W-0                           | R/W-0               | R/W-0                 | R/W-0                       | R/W-0                 | R/W-0                                    | R/W-0           |
|---------------------|---------------------------------|---------------------|-----------------------|-----------------------------|-----------------------|------------------------------------------|-----------------|
| AUDEN <sup>(1</sup> | ) SPISGNEXT                     | IGNROV              | IGNTUR                | AUDMONO <sup>(2)</sup>      | URDTEN <sup>(3)</sup> | AUDMOD1 <sup>(4)</sup>                   | AUDMOD0(4)      |
| bit 15              | •                               | · ·                 |                       |                             |                       |                                          | bit 8           |
|                     |                                 |                     |                       |                             |                       |                                          |                 |
| R/W-0               | R/W-0                           | R/W-0               | R/W-0                 | R/W-0                       | R/W-0                 | R/W-0                                    | R/W-0           |
| FRMEN               | FRMSYNC                         | FRMPOL              | MSSEN                 | FRMSYPW                     | FRMCNT2               | FRMCNT1                                  | FRMCNT0         |
| bit 7               | •                               | · ·                 |                       |                             |                       |                                          | bit 0           |
|                     |                                 |                     |                       |                             |                       |                                          |                 |
| Legend:             |                                 |                     |                       |                             |                       |                                          |                 |
| R = Reada           | ıble bit                        | W = Writable b      | oit                   | U = Unimpleme               | ented bit, read       | as '0'                                   |                 |
| -n = Value          | at POR                          | '1' = Bit is set    |                       | '0' = Bit is clear          | ed                    | x = Bit is unkn                          | own             |
|                     |                                 |                     |                       |                             |                       |                                          |                 |
| bit 15              | AUDEN: Aud                      | io Codec Suppo      | ort Enable bit        | (1)                         |                       |                                          |                 |
|                     | 1 = Audio pro                   | otocol is enabled   | ; MSTEN co            | ntrols the direction        | n of both the S       | CKx and Frame                            | e (a.k.a. LRC), |
|                     | and this                        | module functior     | ns as if FRM          | EN = 1, FRMSY               | NC = MSTEN            | I, FRMCNT<2:0                            | )> = 001 and    |
|                     | SMP = 0                         | , regardless of the | heir actual va        | alues                       |                       |                                          |                 |
| h:+ 1 4             |                                 |                     |                       | Deed Data Enabl             | a hit                 |                                          |                 |
| DIC 14              | 1 = Data from                   | SPIX Sign-Exte      | nu KX FIFU            | Read Data Enabl             | e dit                 |                                          |                 |
|                     | 1 = Data from 0 = Data from 0   | RX FIFO is sig      | sian-extend           | ed                          |                       |                                          |                 |
| bit 13              | IGNROV: lan                     | ore Receive Ov      | erflow bit            |                             |                       |                                          |                 |
|                     | 1 = A Receiv                    | e Overflow (RO      | V) is NOT a           | critical error: duri        | ng ROV. data          | in the FIFO is n                         | ot overwritten  |
|                     | by the re                       | ceive data          | ,                     | , ,                         | <b>J</b> ,            |                                          |                 |
|                     | 0 = A ROV is                    | a critical error t  | hat stops SP          | l operation                 |                       |                                          |                 |
| bit 12              | IGNTUR: Igno                    | ore Transmit Un     | derrun bit            |                             |                       |                                          |                 |
|                     | 1 = A Transn                    | nit Underrun (Tl    | JR) is NOT a          | a critical error and        | I data indicate       | ed by URDTEN                             | is transmitted  |
|                     |                                 | SPIXIXB IS NOU      | empty<br>hat stops SP | Loperation                  |                       |                                          |                 |
| hit 11              |                                 | Audio Data Forr     | nat Transmit          | hit(2)                      |                       |                                          |                 |
|                     | 1 = Audio dat                   | a is mono (i e      | each data wo          | ord is transmitted          | on both left an       | d right channels                         | s)              |
|                     | 0 = Audio dat                   | a is stereo         |                       |                             |                       |                                          |                 |
| bit 10              | URDTEN: Tra                     | ansmit Underrun     | Data Enable           | e bit <sup>(3)</sup>        |                       |                                          |                 |
|                     | 1 = Transmits                   | data out of SPI     | xURDTL/H r            | egister during Tra          | nsmit Underru         | In conditions                            |                 |
|                     | 0 = Transmits                   | the last receive    | ed data during        | g Transmit Under            | run conditions        |                                          |                 |
| bit 9-8             | AUDMOD<1:                       | 0>: Audio Proto     | col Mode Se           | lection bits <sup>(4)</sup> |                       |                                          |                 |
|                     | 11 = PCM/DS                     | SP mode             |                       |                             | -                     |                                          |                 |
|                     | 10 = Right Ju<br>01 = Left Just | stified mode: In    | ns module fun         | nctions as if SPIF          | E = 1, regardle       | less of its actual<br>ss of its actual y | i value         |
|                     | $00 = I^2 S \mod I$             | e: This module f    | functions as i        | if SPIFE = 0, reqa          | ardless of its a      | ctual value                              |                 |
| bit 7               | FRMEN: Fran                     | ned SPIx Suppo      | ort bit               | ý - <b>3</b> -              |                       |                                          |                 |
|                     | 1 = Framed S                    | Plx support is e    | nabled (SSx           | pin is used as the          | e FSYNC inpu          | it/output)                               |                 |
|                     | 0 = Framed S                    | Plx support is d    | isabled               | -                           | ,                     | . ,                                      |                 |
| Note 1.             | AUDEN can only                  | he written whe      | n the SPIEN           | hit = 0                     |                       |                                          |                 |
| 2:                  | AUDMONO can                     | only be written v   | when the SPI          | EN bit = 0 and is           | only valid for        | AUDEN = 1.                               |                 |
| 3:                  | URDTEN is only                  | valid when IGN      | TUR = 1.              |                             | ,                     |                                          |                 |
| 4:                  | AUDMOD<1:0>I                    | bits can only be    | written when          | the SPIEN bit =             | 0 and are only        | / valid when AU                          | DEN = 1.        |

# REGISTER 17-2: SPIxCON1H: SPIx CONTROL REGISTER 1 HIGH

### REGISTER 20-4: U10TGCON: USB ON-THE-GO CONTROL REGISTER

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      |     | —   | —   | —   | _   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0   | R/W-0   | R/W-0                   | R/W-0                   | r-0 | R/W-0                | r-0 | R/W-0                  |
|---------|---------|-------------------------|-------------------------|-----|----------------------|-----|------------------------|
| DPPULUP | DMPULUP | DPPULDWN <sup>(1)</sup> | DMPULDWN <sup>(1)</sup> | _   | OTGEN <sup>(1)</sup> | —   | VBUSDIS <sup>(1)</sup> |
| bit 7   |         |                         |                         |     |                      |     | bit 0                  |

| Legend:           | r = Reserved bit |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as 'O'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

| bit 15-8 | Unimplemented: Read as '0'                                                                                                                                                                                                                                 |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 7    | DPPULUP: D+ Pull-up Enable bit                                                                                                                                                                                                                             |
|          | <ul> <li>1 = D+ data line pull-up resistor is enabled</li> <li>0 = D+ data line pull-up resistor is disabled</li> </ul>                                                                                                                                    |
| bit 6    | DMPULUP: D- Pull-up Enable bit                                                                                                                                                                                                                             |
|          | <ul> <li>1 = D- data line pull-up resistor is enabled</li> <li>0 = D- data line pull-up resistor is disabled</li> </ul>                                                                                                                                    |
| bit 5    | DPPULDWN: D+ Pull-Down Enable bit <sup>(1)</sup>                                                                                                                                                                                                           |
|          | <ul> <li>1 = D+ data line pull-down resistor is enabled</li> <li>0 = D+ data line pull-down resistor is disabled</li> </ul>                                                                                                                                |
| bit 4    | DMPULDWN: D- Pull-Down Enable bit <sup>(1)</sup>                                                                                                                                                                                                           |
|          | <ul> <li>1 = D- data line pull-down resistor is enabled</li> <li>0 = D- data line pull-down resistor is disabled</li> </ul>                                                                                                                                |
| bit 3    | Reserved: Maintain as '0'                                                                                                                                                                                                                                  |
| bit 2    | OTGEN: OTG Features Enable bit <sup>(1)</sup>                                                                                                                                                                                                              |
|          | <ul> <li>1 = USB OTG is enabled; all D+/D- pull-up and pull-down bits are enabled</li> <li>0 = USB OTG is disabled; D+/D- pull-up and pull-down bits are controlled in hardware by the settings of the HOSTEN and USBEN (U1CON&lt;3,0&gt;) bits</li> </ul> |
| bit 1    | Reserved: Maintain as '0'                                                                                                                                                                                                                                  |
| bit 0    | VBUSDIS: VBUS Discharge Enable bit <sup>(1)</sup>                                                                                                                                                                                                          |
|          | <ul> <li>1 = VBUS line is discharged through a resistor</li> <li>0 = VBUS line is not discharged</li> </ul>                                                                                                                                                |

**Note 1:** These bits are only used in Host mode; do not use in Device mode.

# 21.0 ENHANCED PARALLEL MASTER PORT (EPMP)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "dsPIC33/PIC24 Family Reference Manual", "Enhanced Parallel Master Port (EPMP)" (DS39730), which is available from the Microchip web site (www.microchip.com). The information in this data sheet supersedes the information in the FRM.

The Enhanced Parallel Master Port (EPMP) module provides a parallel, 4-bit (Master mode only), 8-bit (Master and Slave modes) or 16-bit (Master mode only) data bus interface to communicate with off-chip modules, such as memories, FIFOs, LCD controllers and other microcontrollers. This module can serve as either the master or the slave on the communication bus.

For EPMP Master modes, all external addresses are mapped into the internal Extended Data Space (EDS). This is done by allocating a region of the EDS for each Chip Select, and then assigning each Chip Select to a particular external resource, such as a memory or external controller. This region should not be assigned to another device resource, such as RAM or SFRs. To perform a write or read on an external resource, the CPU simply performs a write or read within the address range assigned for the EPMP.

Key features of the EPMP module are:

- Extended Data Space (EDS) Interface Allows Direct Access from the CPU
- Up to 23 Programmable Address Lines
- Up to 2 Chip Select lines
- Up to 2 Acknowledgment Lines (one per Chip Select)
- 4-Bit, 8-Bit or 16-Bit Wide Data Bus
- Programmable Strobe Options (per Chip Select):
  - Individual read and write strobes or;
- Read/Write strobe with enable strobe
- Programmable Address/Data Multiplexing
- Programmable Address Wait States

- Programmable Data Wait States (per Chip Select)
- Programmable Polarity on Control Signals (per Chip Select)
- · Legacy Parallel Slave Port Support
- Enhanced Parallel Slave Support:
  - Address support
  - 4-byte deep auto-incrementing buffer

# 21.1 Specific Package Variations

While all PIC24FJ1024GA610/GB610 family devices implement the EPMP, I/O pin constraints place some limits on 16-Bit Master mode operations in some package types. This is reflected in the number of dedicated Chip Select pins implemented and the number of dedicated address lines that are available. The differences are summarized in Table 21-1. All available EPMP pin functions are summarized in Table 21-2.

For 64-pin devices, the dedicated Chip Select pins (PMCS1 and PMCS2) are not implemented. In addition, only 16 address lines (PMA<15:0>) are available. If required, PMA14 and PMA15 can be remapped to function as PMCS1 and PMCS2, respectively.

The memory space addressable by the device depends on the number of address lines available, as well as the number of Chip Select signals required for the application. Devices with lower pin counts are more affected by Chip Select requirements, as these take away address lines. Table 21-1 shows the maximum addressable range for each pin count.

# 21.2 PMDOUT1 and PMDOUT2 Registers

The EPMP Data Output 1 and Data Output 2 registers are used only in Slave mode for buffered output data. These registers act as a buffer for outgoing data.

# 21.3 PMDIN1 and PMDIN2 Registers

The EPMP Data Input 1 and Data Input 2 registers are used in Slave modes to buffer incoming data. These registers hold data that is asynchronously clocked in.

In Master mode, PMDIN1 is the holding register for incoming data.

#### TABLE 21-1: EPMP FEATURE DIFFERENCES BY DEVICE PIN COUNT

| Device                            | Dedicat<br>Sel | Dedicated Chip<br>Select |       | Data  | Address Range (bytes) |                     |                     |
|-----------------------------------|----------------|--------------------------|-------|-------|-----------------------|---------------------|---------------------|
|                                   | CS1            | CS2                      | Lines | Lines | No CS                 | 1 CS <sup>(1)</sup> | 2 CS <sup>(1)</sup> |
| PIC24FJXXXGX606 (64-Pin)          | _              | _                        | 16    | 8     | 64K                   | 32K                 | 16K                 |
| PIC24FJXXXGX610 (100-Pin/121-Pin) | Х              | Х                        | 23    | 16    |                       | 16M                 |                     |

Note 1: PMA14 and PMA15 can be remapped to be dedicated Chip Selects.

<sup>© 2015-2016</sup> Microchip Technology Inc.

# PIC24FJ1024GA610/GB610 FAMILY

# FIGURE 22-1: RTCC BLOCK DIAGRAM



# 24.0 CONFIGURABLE LOGIC CELL (CLC)

The Configurable Logic Cell (CLC) module allows the user to specify combinations of signals as inputs to a logic function and to use the logic output to control other peripherals or I/O pins. This provides greater flexibility and potential in embedded designs, since the CLC module can operate outside the limitations of software execution and supports a vast amount of output designs.

There are four input gates to the selected logic function. These four input gates select from a pool of up to 32 signals that are selected using four data source selection multiplexers. Figure 24-1 shows an overview of the module. Figure 24-3 shows the details of the data source multiplexers and logic input gate connections.



#### FIGURE 24-1: **CLCx MODULE**

# REGISTER 25-4: AD1CON4: A/D CONTROL REGISTER 4

| U-0           | U-0   | U-0              | U-0 | U-0               | U-0              | U-0             | U-0   |
|---------------|-------|------------------|-----|-------------------|------------------|-----------------|-------|
| —             | —     | —                | —   | —                 | —                | —               | —     |
| bit 15        |       |                  |     |                   |                  |                 | bit 8 |
|               |       |                  |     |                   |                  |                 |       |
| U-0           | U-0   | U-0              | U-0 | U-0               | R/W-0            | R/W-0           | R/W-0 |
|               | —     | —                | —   | —                 | DMABL<2:0>(1)    |                 |       |
| bit 7         |       |                  |     |                   |                  |                 | bit 0 |
|               |       |                  |     |                   |                  |                 |       |
| Legend:       |       |                  |     |                   |                  |                 |       |
| R = Readable  | e bit | W = Writable     | bit | U = Unimplem      | nented bit, read | 1 as '0'        |       |
| -n = Value at | POR   | '1' = Bit is set |     | '0' = Bit is clea | ared             | x = Bit is unkr | Iown  |

#### bit 15-3 Unimplemented: Read as '0'

- bit 2-0 DMABL<2:0>: DMA Buffer Size Select bits<sup>(1)</sup>
  - 111 = Allocates 128 words of buffer to each analog input
  - 110 = Allocates 64 words of buffer to each analog input
  - 101 = Allocates 32 words of buffer to each analog input
  - 100 = Allocates 16 words of buffer to each analog input
  - 011 = Allocates 8 words of buffer to each analog input
  - 010 = Allocates 4 words of buffer to each analog input
  - 001 = Allocates 2 words of buffer to each analog input
  - 000 = Allocates 1 word of buffer to each analog input
- **Note 1:** The DMABL<2:0> bits are only used when AD1CON1<11> = 1 and AD1CON1<12> = 0; otherwise, their value is ignored.

| R/W-0         | R/W-0                                           | R/W-0            | R/W-0            | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |  |  |  |
|---------------|-------------------------------------------------|------------------|------------------|-------------------|------------------|-----------------|--------|--|--|--|--|--|
| CH0NB2        | CH0NB1                                          | CH0NB0           | CH0SB4           | CH0SB3            | CH0SB2           | CH0SB1          | CH0SB0 |  |  |  |  |  |
| bit 15        |                                                 |                  |                  |                   |                  |                 | bit 8  |  |  |  |  |  |
|               |                                                 |                  |                  |                   |                  |                 |        |  |  |  |  |  |
| R/W-0         | R/W-0                                           | R/W-0            | R/W-0            | R/W-0             | R/W-0            | R/W-0           | R/W-0  |  |  |  |  |  |
| CH0NA2        | CH0NA1                                          | CH0NA0           | CH0SA4           | CH0SA3            | CH0SA2           | CH0SA1          | CH0SA0 |  |  |  |  |  |
| bit 7         |                                                 |                  |                  |                   |                  |                 | bit 0  |  |  |  |  |  |
|               |                                                 |                  |                  |                   |                  |                 |        |  |  |  |  |  |
| Legend:       |                                                 |                  |                  |                   |                  |                 |        |  |  |  |  |  |
| R = Readable  | e bit                                           | W = Writable b   | bit              | U = Unimplen      | nented bit. read | d as '0'        |        |  |  |  |  |  |
| -n = Value at | POR                                             | '1' = Bit is set |                  | '0' = Bit is clea | ared             | x = Bit is unkr | lown   |  |  |  |  |  |
|               |                                                 |                  |                  | 0 21110 0101      |                  |                 |        |  |  |  |  |  |
| bit 15-13     | CH0NB<2:0>                                      | : Sample B Cha   | annel 0 Negati   | ive Input Select  | t bits           |                 |        |  |  |  |  |  |
|               | $1_{XX} = Unimpl$                               | lemented         | June             |                   |                  |                 |        |  |  |  |  |  |
|               | 01x = Unimpl                                    | lemented         |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 001 = Unimpl                                    | lemented         |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 000 = AVss                                      |                  |                  |                   |                  |                 |        |  |  |  |  |  |
| bit 12-8      | CH0SB<4:0>                                      | : Sample B Cha   | annel 0 Positiv  | e Input Select I  | bits             |                 |        |  |  |  |  |  |
|               | $11110 = AVDD^{(1)}$                            |                  |                  |                   |                  |                 |        |  |  |  |  |  |
|               | $11100 = AVSS^{(1)}$                            |                  |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 11100 = Band Gap Reference (VBG) <sup>(1)</sup> |                  |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 11011 <b>= Res</b>                              | erved            |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 11010 = Reserved                                |                  |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 11001 = No channels connected (used for CTMU)   |                  |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 11000 = NOC                                     |                  | clea (usea loi   | CTWO tempera      | ature sensor)    |                 |        |  |  |  |  |  |
|               | 10111 - AN2<br>10110 = AN2                      | .5<br>12         |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 10101 <b>= AN2</b>                              | . <u> </u>       |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 10100 = AN2                                     | 20               |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 10011 <b>= AN1</b>                              | 9                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 10010 <b>= AN1</b>                              | 8                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 10001 = AN1                                     | 7                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 10000 = AN1                                     | 6                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 01111 = AN1                                     | 5                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 01110 = AN1                                     | 01110 = AN14     |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 01101 = AN1<br>01100 = AN1                      | 2                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 01011 = AN1                                     | 1                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 01010 = AN1                                     | 0                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 01001 <b>= AN9</b>                              | )                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 01000 <b>= AN8</b>                              | 3                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 00111 <b>= AN7</b>                              | ,                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 00110 = AN6                                     |                  |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 00101 = AN5                                     |                  |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 00100 = AN4                                     |                  |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 00011 = AN3                                     | )                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 00001 = AN1                                     | •                |                  |                   |                  |                 |        |  |  |  |  |  |
|               | 00000 <b>= ANO</b>                              | )                |                  |                   |                  |                 |        |  |  |  |  |  |
| bit 7-5       | CH0NA<2:0>                                      | : Sample A Cha   | annel 0 Negati   | ive Input Select  | t bits           |                 |        |  |  |  |  |  |
|               | Same definition                                 | ons as for CHO   | NB<2:0>          |                   |                  |                 |        |  |  |  |  |  |
| bit 4-0       | CH0SA<4.0>                                      | Sample A Cha     | annel () Positiv | e Input Select I  | bits             |                 |        |  |  |  |  |  |
| 511 1 5       | Same definitio                                  | ons as for CHO   | SR<4:0>          |                   |                  |                 |        |  |  |  |  |  |
|               |                                                 |                  | יי עט.           |                   |                  |                 |        |  |  |  |  |  |

# REGISTER 25-6: AD1CHS: A/D SAMPLE SELECT REGISTER

Note 1: These input channels do not have corresponding memory-mapped result buffers.



# EQUATION 25-1: A/D CONVERSION CLOCK PERIOD

$$TAD = TCY (ADCS + 1)$$

$$ADCS = \frac{TAD}{TCY} - 1$$

**Note:** Based on TCY = 2/FOSC; Doze mode and PLL are disabled.

# 28.4 Measuring Die Temperature

The CTMU can be configured to use the A/D to measure the die temperature using dedicated A/D Channel 24. Perform the following steps to measure the diode voltage:

- The internal current source must be set for either 5.5  $\mu$ A (IRNG<1:0> = 0x2) or 55  $\mu$ A (IRNG<1:0> = 0x3).
- In order to route the current source to the diode, the EDG1STAT and EDG2STAT bits must be equal (either both '0' or both '1').
- The CTMREQ bit (AD1CON5<13>) must be set to '1'.
- The A/D Channel Select bits must be 24 (0x18) using a single-ended measurement.

The voltage of the diode will vary over temperature according to the graphs shown below (Figure 28-4). Note that the graphs are different, based on the magnitude of

the current source selected. The slopes are nearly linear over the range of -40°C to +100°C and the temperature can be calculated as follows:

# **EQUATION 28-2:**

For 5.5 µA Current Source:

$$Tdie = \frac{710 \ mV - V diode}{1.8}$$

where Vdiode is in mV, Tdie is in °C

For 55 µA Current Source:

$$Tdie = \frac{760 \ mV - V diode}{1.55}$$

where *Vdiode* is in *mV*, *Tdie* is in °C



# FIGURE 28-4: DIODE VOLTAGE (mV) vs. DIE TEMPERATURE (TYPICAL)

# REGISTER 30-8: FWDT CONFIGURATION REGISTER (CONTINUED)

- bit 3-0 WDTPS<3:0>: Watchdog Timer Postscale Select bits 1111 = 1:32,768 1110 = 1:16,384 1101 = 1:8,192 1100 = 1:4,096 1011 = 1:2,048 1010 = 1:1,024 1001 = 1:512 1000 = 1:256 0111 = 1:128 0110 = 1:64 0101 = 1:32 0100 = 1:16 0011 = 1:8
  - 0010 **= 1:4**
  - 0001 = 1:2 0000 = 1:1

# 31.2 MPLAB XC Compilers

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16, and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- Support for the entire device instruction set
- Support for fixed-point and floating-point data
- Command-line interface
- · Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility

# 31.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB X IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process

# 31.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

# 31.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command-line interface
- · Rich directive set
- Flexible macro language
- · MPLAB X IDE compatibility

# PIC24FJ1024GA610/GB610 FAMILY





