

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 32MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                  |
| Peripherals                | Brown-out Detect/Reset, DMA, HLVD, POR, PWM, WDT                               |
| Number of I/O              | 53                                                                             |
| Program Memory Size        | 512KB (170K x 24)                                                              |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 32K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                      |
| Data Converters            | A/D 16x10b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-TQFP                                                                        |
| Supplier Device Package    | 64-TQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj512gb606-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Peripheral Features**

- Peripheral Pin Select (PPS) Allows Independent I/O Mapping of Many Peripherals
- Up to 5 External Interrupt Sources
- Configurable Interrupt-on-Change on All I/O Pins:
  - Each pin is independently configurable for rising edge or falling edge change detection
- Eight-Channel DMA Supports All Peripheral modules:
  - Minimizes CPU overhead and increases data throughput
- Five 16-Bit Timers/Counters with Prescalers:
  Can be paired as 32-bit timers/counters
- Six Input Capture modules, Each with a Dedicated 16-Bit Timer
- Six Output Compare/PWM modules, Each with a Dedicated 16-Bit Timer
- Four Single Output CCPs (SCCPs) and Three Multiple Output CCPs (MCCPs):
  - Independent 16/32-bit time base for each module
  - Internal time base and period registers
  - Legacy PIC24F Capture and Compare modes (16 and 32-bit)
  - Special Variable Frequency Pulse and Brushless DC Motor Output modes

- Enhanced Parallel Master/Slave Port (EPMP/EPSP)
- Hardware Real-Time Clock/Calendar (RTCC) with Timestamping
- Three 3-Wire/4-Wire SPI modules:
  - Support 4 Frame modes
- 8-level FIFO buffer
- Support I<sup>2</sup>S operation
- Three I<sup>2</sup>C modules Support Multi-Master/Slave mode and 7-Bit/10-Bit Addressing
- · Six UART modules:
  - Support RS-485, RS-232 and LIN/J2602
  - On-chip hardware encoder/decoder for IrDA®
  - Auto-wake-up on Auto-Baud Detect (ABD)
  - 4-level deep FIFO buffer
- Programmable 32-Bit Cyclic Redundancy Check (CRC) Generator
- Four Configurable Logic Cells (CLCs):
  - Two inputs and one output, all mappable to peripherals or I/O pins
  - AND/OR/XOR logic and D/JK flip-flop functions
- High-Current Sink/Source (18 mA/18 mA) on All I/O Pins
- Configurable Open-Drain Outputs on Digital I/O Pins
- 5.5V Tolerant Inputs on Multiple I/O Pins

| Pin | Function                                         | Pin | Function                          |
|-----|--------------------------------------------------|-----|-----------------------------------|
| 1   | OCM1C/CTED3/RG15                                 | 51  | RP16/USBID/RF3                    |
| 2   | Vdd                                              | 52  | RP30/RF2                          |
| 3   | IC4/CTED4/PMD5/RE5                               | 53  | <b>RP15</b> /RF8                  |
| 4   | SCL3/IC5/PMD6/RE6                                | 54  | VBUS/RF7                          |
| 5   | SDA3/IC6/PMD7/RE7                                | 55  | VUSB3V3                           |
| 6   | RPI38/OCM1D/RC1                                  | 56  | D-/RG3                            |
| 7   | RPI39/OCM2C/RC2                                  | 57  | D+/RG2                            |
| 8   | RPI40/OCM2D/RC3                                  | 58  | PMPCS1/SCL2/RA2                   |
| 9   | AN16/RPI41/OCM3C/PMCS2/RC4                       | 59  | SDA2/PMA20/RA3                    |
| 10  | AN17/C1IND/RP21/ICM1/OCM1A/PMA5/RG6              | 60  | TDI/PMA21/RA4                     |
| 11  | AN18/C1INC/RP26/OCM1B/PMA4/RG7                   | 61  | TDO/RA5                           |
| 12  | AN19/C2IND/RP19/ICM2/OCM2A/PMA3/RG8              | 62  | VDD                               |
| 13  | MCLR                                             | 63  | OSCI/CLKI/RC12                    |
| 14  | AN20/C1INC/C2INC/C3INC/RP27/OCM2B/PMA2/PMALU/RG9 | 64  | OSCO/CLKO/RC15                    |
| 15  | Vss                                              | 65  | Vss                               |
| 16  | VDD                                              | 66  | RPI36/SCL1/PMA22/RA14             |
| 17  | TMS/OCM3D/RA0                                    | 67  | RPI35/SDA1/PMBE1/RA15             |
| 18  | RPI33/PMCS1/RE8                                  | 68  | CLC4OUT/RP2/U6RTS/U6BCLK/ICM5/RD8 |
| 19  | AN21/ <b>RPI34</b> /PMA19/RE9                    | 69  | RP4/PMACK2/RD9                    |
| 20  | PGEC3/AN5/C1INA/RP18/ICM3/OCM3A/RB5              | 70  | RP3/PMA15/PMCS2/RD10              |
| 21  | PGED3/AN4/C1INB/RP28/USBOEN/OCM3B/RB4            | 71  | RP12/PMA14/PMCS1/RD11             |
| 22  | AN3/C2INA/RB3                                    | 72  | CLC3OUT/RP11/U6CTS/ICM6/INT0/RD0  |
| 23  | AN2/CTCMP/C2INB/RP13/CTED13/RB2                  | 73  | SOSCI/C3IND/RC13                  |
| 24  | PGEC1/ALTCVREF-/ALTVREF-/AN1/RP1/CTED12/RB1      | 74  | SOSCO/C3INC/RPI37/PWRLCLK/RC14    |
| 25  | PGED1/ALTCVREF+/ALTVREF+/AN0/RP0/RB0             | 75  | Vss                               |
| 26  | PGEC2/AN6/RP6/RB6                                | 76  | RP24/U5TX/ICM4/RD1                |
| 27  | PGED2/AN7/ <b>RP7</b> /U6TX/RB7                  | 77  | RP23/PMACK1/RD2                   |
| 28  | CVREF-/VREF-/PMA7/RA9                            | 78  | RP22/ICM7/PMBE0/RD3               |
| 29  | CVREF+/VREF+/PMA6/RA10                           | 79  | RPI42/OCM3E/PMD12/RD12            |
| 30  | AVDD                                             | 80  | OCM3F/PMD13/RD13                  |
| 31  | AVss                                             | 81  | RP25/PMWR/PMENB/RD4               |
| 32  | AN8/ <b>RP8</b> /PWRGT/RB8                       | 82  | RP20/PMRD/PMWR/RD5                |
| 33  | AN9/TMPR/RP9/T1CK/RB9                            | 83  | C3INB/U5RX/OC4/PMD14/RD6          |
| 34  | CVREF/AN10/PMA13/RB10                            | 84  | C3INA/U5RTS/U5BCLK/OC5/PMD15/RD7  |
| 35  | AN11/REFI/PMA12/RB11                             | 85  | VCAP                              |
| 36  | Vss                                              | 86  | N/C                               |
| 37  | Vdd                                              | 87  | U5CTS/OC6/PMD11/RF0               |
| 38  | TCK/RA1                                          | 88  | PMD10/RF1                         |
| 39  | RP31/RF13                                        | 89  | PMD9/RG1                          |
| 40  | RPI32/CTED7/PMA18/RF12                           | 90  | PMD8/RG0                          |
| 41  | AN12/U6RX/CTED2/PMA11/RB12                       | 91  | AN23/OCM1E/RA6                    |
| 42  | AN13/CTED1/PMA10/RB13                            | 92  | AN22/OCM1F/PMA17/RA7              |
| 43  | AN14/RP14/CTED5/CTPLS/PMA1/PMALH/RB14            | 93  | PMD0/RE0                          |
| 44  | AN15/RP29/CTED6/PMA0/PMALL/RB15                  | 94  | PMD1/RE1                          |
| 45  | Vss                                              | 95  | CTED11/PMA16/RG14                 |
| 46  | VDD                                              | 96  | OCM2E/RG12                        |
| 47  | RPI43/RD14                                       | 97  | OCM2F/CTED10/RG13                 |
| 48  | <b>RP5</b> /RD15                                 | 98  | PMD2/RE2                          |
| 49  | RP10/PMA9/RF4                                    | 99  | CTED9/PMD3/RE3                    |
| 50  | RP17/PMA8/RF5                                    | 100 | HLVDIN/CTED8/PMD4/RE4             |

| TABLE 5: | COMPLETE PIN FUNCTION DESCRIPTIONS (PIC24FJXXXGB610 TQFP) |
|----------|-----------------------------------------------------------|
|----------|-----------------------------------------------------------|

Legend: RPn and RPIn represent remappable pins for Peripheral Pin Select (PPS) functions.

**Note:** Pinouts are subject to change.

| DSRPAG<br>(Data Space Read<br>Register) | DSWPAG<br>(Data Space Write<br>Register) | Source/Destination<br>Address while<br>Indirect<br>Addressing | 24-Bit EA<br>Pointing to EDS | Comment                           |
|-----------------------------------------|------------------------------------------|---------------------------------------------------------------|------------------------------|-----------------------------------|
| x <sup>(1)</sup>                        | х <sup>(1)</sup>                         | 0000h to 1FFFh                                                | 000000h to<br>001FFFh        | Near Data Space <sup>(2)</sup>    |
|                                         |                                          | 2000h to 7FFFh                                                | 002000h to<br>007FFFh        |                                   |
| 001h                                    | 001h                                     |                                                               | 008000h to<br>00FFFEh        |                                   |
| 002h                                    | 002h                                     |                                                               | 010000h to<br>017FFEh        |                                   |
| 003h                                    | 003h                                     |                                                               | 018000h to                   |                                   |
| •                                       | •                                        |                                                               | 0187FEh                      | EPMP Memory Space                 |
| •                                       | •                                        | 8000h to FFFFh                                                | •                            |                                   |
| •                                       | •                                        |                                                               | •                            |                                   |
| •                                       | •                                        |                                                               | •                            |                                   |
| •                                       | •                                        |                                                               | •                            |                                   |
| 1FFh                                    | 1FFh                                     |                                                               | FF8000h to<br>FFFFFEh        |                                   |
| 000h                                    | 000h                                     |                                                               | Invalid Address              | Address Error Trap <sup>(3)</sup> |

### TABLE 4-13: EDS MEMORY ADDRESS WITH DIFFERENT PAGES AND ADDRESSES

**Note 1:** If the source/destination address is below 8000h, the DSRPAG and DSWPAG registers are not considered.

- 2: This Data Space can also be accessed by Direct Addressing.
- **3:** When the source/destination address is above 8000h and DSRPAG/DSWPAG are '0', an address error trap will occur.

# 4.2.6 SOFTWARE STACK

Apart from its use as a Working register, the W15 register in PIC24F devices is also used as a Software Stack Pointer (SSP). The pointer always points to the first available free word and grows from lower to higher addresses. It pre-decrements for stack pops and post-increments for stack pushes, as shown in Figure 4-7. Note that for a PC push during any CALL instruction, the MSB of the PC is zero-extended before the push, ensuring that the MSB is always clear.

| Note: | A PC push during exception processing    |
|-------|------------------------------------------|
|       | will concatenate the SRL register to the |
|       | MSB of the PC prior to the push.         |

The Stack Pointer Limit Value register (SPLIM), associated with the Stack Pointer, sets an upper address boundary for the stack. SPLIM is uninitialized at Reset. As is the case for the Stack Pointer, SPLIM<0> is forced to '0' as all stack operations must be wordaligned. Whenever an EA is generated using W15 as a source or destination pointer, the resulting address is compared with the value in SPLIM. If the contents of the Stack Pointer (W15) and the SPLIM register are equal, and a push operation is performed, a stack error trap will not occur. The stack error trap will occur on a subsequent push operation. Thus, for example, if it is desirable to cause a stack error trap when the stack grows beyond address 2000h in RAM, initialize the SPLIM with the value, 1FFEh.

Similarly, a Stack Pointer underflow (stack error) trap is generated when the Stack Pointer address is found to be less than 0800h. This prevents the stack from interfering with the SFR space.

A write to the SPLIM register should not be immediately followed by an indirect read operation using W15.

## FIGURE 4-7: CALL STACK FRAME



| R/W-0                              | U-0       | U-0                                     | U-0    | U-0          | U-0              | U-0      | U-0    |
|------------------------------------|-----------|-----------------------------------------|--------|--------------|------------------|----------|--------|
| DMAEN                              | —         | —                                       | —      | —            | —                | —        | —      |
| bit 15                             |           | •                                       |        |              |                  |          | bit 8  |
|                                    |           |                                         |        |              |                  |          |        |
| U-0                                | U-0       | U-0                                     | U-0    | U-0          | U-0              | U-0      | R/W-0  |
| —                                  | —         | —                                       | —      | —            | —                | —        | PRSSEL |
| bit 7                              |           |                                         |        |              |                  |          | bit 0  |
|                                    |           |                                         |        |              |                  |          |        |
| Legend:                            |           |                                         |        |              |                  |          |        |
| R = Readable                       | e bit     | W = Writable                            | bit    | U = Unimplem | nented bit, read | 1 as '0' |        |
| -n = Value at POR '1' = Bit is set |           | '0' = Bit is cleared x = Bit is unknown |        |              | iown             |          |        |
|                                    |           |                                         |        |              |                  |          |        |
| bit 15                             | DMAEN: DM | A Module Enab                           | le bit |              |                  |          |        |
|                                    | <b>—</b>  |                                         |        |              |                  |          |        |

1 = Enables module

0 = Disables module and terminates all active DMA operation(s)

bit 14-1 Unimplemented: Read as '0'

bit 0 PRSSEL: Channel Priority Scheme Selection bit

1 = Round-robin scheme

0 = Fixed priority scheme

|                                                                          |                          |                      |                   | DAALO                             |                  |                 |                  |  |  |
|--------------------------------------------------------------------------|--------------------------|----------------------|-------------------|-----------------------------------|------------------|-----------------|------------------|--|--|
| K/W-0                                                                    | K/W-U                    |                      |                   |                                   | K/W-U            |                 |                  |  |  |
| RUI                                                                      | DOZE2                    | DOZE1                | DOZEU             | DUZEN                             | RCDIV2           | KUDIV1          | RCDIVU           |  |  |
| DIT 15                                                                   |                          |                      |                   |                                   |                  |                 | bit 8            |  |  |
|                                                                          |                          | D/M/ O               | 11.0              | 11.0                              | 11.0             | 11.0            |                  |  |  |
|                                                                          |                          |                      | 0-0               | 0-0                               | 0-0              | 0-0             | 0-0              |  |  |
| CFDIV                                                                    | I CPDIVU                 | FLLEN                |                   |                                   |                  |                 |                  |  |  |
|                                                                          |                          |                      |                   |                                   |                  |                 | DIL U            |  |  |
| Legend:                                                                  |                          |                      |                   |                                   |                  |                 |                  |  |  |
| R = Readable bit $W = Writable bit$ $U = Unimplemented bit. read as '0'$ |                          |                      |                   |                                   |                  |                 |                  |  |  |
| -n = Value                                                               | at POR                   | '1' = Rit is set     |                   | $0^{\circ} = \text{Bit is clear}$ | ared             | x = Bit is unkr | own              |  |  |
|                                                                          |                          |                      |                   |                                   |                  |                 | lowin            |  |  |
| bit 15                                                                   | ROI: Recover             | on Interrupt bi      | t                 |                                   |                  |                 |                  |  |  |
| 2.1.10                                                                   | 1 = Interrupts           | clear the DOZI       | EN bit and res    | et the CPU peri                   | pheral clock ra  | tio to 1:1      |                  |  |  |
|                                                                          | 0 = Interrupts           | have no effect       | on the DOZEN      | N bit                             |                  |                 |                  |  |  |
| bit 14-12                                                                | DOZE<2:0>:               | CPU Periphera        | I Clock Ratio S   | Select bits                       |                  |                 |                  |  |  |
|                                                                          | 111 <b>= 1:128</b>       |                      |                   |                                   |                  |                 |                  |  |  |
|                                                                          | 110 = 1:64               |                      |                   |                                   |                  |                 |                  |  |  |
|                                                                          | 101 = 1.32<br>100 = 1.16 |                      |                   |                                   |                  |                 |                  |  |  |
|                                                                          | 011 = 1:8 (de            | fault)               |                   |                                   |                  |                 |                  |  |  |
|                                                                          | 010 = 1:4                |                      |                   |                                   |                  |                 |                  |  |  |
|                                                                          | 001 = 1:2                |                      |                   |                                   |                  |                 |                  |  |  |
| hit 11                                                                   |                          | - Enchic hit(1)      |                   |                                   |                  |                 |                  |  |  |
| DILTI                                                                    | $1 = DOZE < 2^{\circ}$   |                      | the CPI I nerir   | beral clock ratio                 | 0                |                 |                  |  |  |
|                                                                          | 0 = CPU peri             | pheral clock ra      | tio is set to 1:1 |                                   | 0                |                 |                  |  |  |
| bit 10-8                                                                 | RCDIV<2:0>:              | System Frequ         | ency Divider C    | lock Source Se                    | elect bits       |                 |                  |  |  |
|                                                                          | 000 <b>= Fast R</b> (    | C Oscillator (FF     | RC)               |                                   |                  |                 |                  |  |  |
|                                                                          | 001 = Fast R             | C Oscillator (FF     | RC) with PLL n    | nodule (FRCPL                     | L)               |                 |                  |  |  |
|                                                                          | 010 = Primar             | y Oscillator (XT     | , HS, EC)         | DL modulo (V                      |                  |                 |                  |  |  |
|                                                                          | 100 = Second             | arv Oscillator (XI   | (SOSC)            | PLL module (X                     | TPLL, HSPLL,     | ECPLL)          |                  |  |  |
|                                                                          | 101 = Low-Po             | ower RC Oscilla      | ator (LPRC)       |                                   |                  |                 |                  |  |  |
|                                                                          | 110 = Digitally          | y Controlled Os      | cillator (DCO)    |                                   |                  |                 |                  |  |  |
|                                                                          | 111 = Reserv             | ed; do not use       |                   |                                   |                  |                 |                  |  |  |
| bit 7-6                                                                  | CPDIV<1:0>:              | System Clock         | Select bits (po   | stscaler select                   | from 96 MHz P    | LL, 32 MHz clo  | ock branch)      |  |  |
|                                                                          | 11 = 4  MHz (0           | divide-by-8)( $^{2}$ |                   |                                   |                  |                 |                  |  |  |
|                                                                          | 01 = 16 MHz              | (divide-by-2)        |                   |                                   |                  |                 |                  |  |  |
|                                                                          | 00 = 32 MHz              | (divide-by-1)        |                   |                                   |                  |                 |                  |  |  |
| bit 5                                                                    | PLLEN: USB               | PLL Enable bit       | :                 |                                   |                  |                 |                  |  |  |
|                                                                          | 1 = PLL is alw           | ays active           |                   |                                   |                  |                 |                  |  |  |
|                                                                          | 0 = PLL is onl           | y active when a      | a PLL Oscillato   | or mode is seled                  | cted (OSCCON     | <14:12> = 011   | L <b>or</b> 001) |  |  |
| bit 4-0                                                                  | Unimplemen               | ted: Read as '       | )'                |                                   |                  |                 |                  |  |  |
| Note 1:                                                                  | This bit is automa       | tically cleared      | when the ROI      | bit is set and an                 | n interrupt occu | rs.             |                  |  |  |
| 2:                                                                       | This setting is not      | allowed while        | the USB modu      | ile is enabled.                   | ·                |                 |                  |  |  |

# REGISTER 9-2: CLKDIV: CLOCK DIVIDER REGISTER

| U-0        | R/W-0          | R/W-0                                                           | R/W-0        | R/W-0             | R/W-0            | R/W-0           | R/W-0 |  |  |  |  |
|------------|----------------|-----------------------------------------------------------------|--------------|-------------------|------------------|-----------------|-------|--|--|--|--|
| _          |                |                                                                 |              | DIV<14:8>         |                  |                 |       |  |  |  |  |
| bit 15     |                |                                                                 |              |                   |                  |                 | bit 8 |  |  |  |  |
| r          |                |                                                                 |              |                   |                  |                 |       |  |  |  |  |
| R/W-0      | R/W-0          | R/W-0                                                           | R/W-0        | R/W-0             | R/W-0            | R/W-0           | R/W-1 |  |  |  |  |
|            |                |                                                                 | DIV          | /<7:0>            |                  |                 |       |  |  |  |  |
| bit 7      |                |                                                                 |              |                   |                  |                 | bit 0 |  |  |  |  |
|            |                |                                                                 |              |                   |                  |                 |       |  |  |  |  |
| Legend:    |                |                                                                 |              |                   |                  |                 |       |  |  |  |  |
| R = Reada  | ble bit        | W = Writable b                                                  | it           | U = Unimpler      | nented bit, rea  | id as '0'       |       |  |  |  |  |
| -n = Value | at POR         | '1' = Bit is set                                                |              | '0' = Bit is cle  | ared             | x = Bit is unkr | nown  |  |  |  |  |
|            |                |                                                                 |              |                   |                  |                 |       |  |  |  |  |
| bit 15     | Unimpleme      | nted: Read as '0'                                               |              |                   |                  |                 |       |  |  |  |  |
| bit 14-0   | DIV<14:0>:     | Reference Clock                                                 | Divider bits |                   |                  |                 |       |  |  |  |  |
|            | Specifies the  | e 1/2 period of the                                             | reference c  | lock in the sour  | ce clocks        |                 |       |  |  |  |  |
|            | (ex: Period of | of ref_clk_output =                                             | = [Reference | Source * 2] * D   | IV<14:0>).       |                 |       |  |  |  |  |
|            | 111111111      | 1111111 = Oscilla                                               | tor frequenc | y divided by 65,  | 534 (32,767 *    | 2)              |       |  |  |  |  |
|            | •              |                                                                 | tor frequenc | y divided by 65,  | 532 (32,766 "    | 2)              |       |  |  |  |  |
|            | •              |                                                                 |              |                   |                  |                 |       |  |  |  |  |
|            | •              |                                                                 |              |                   |                  |                 |       |  |  |  |  |
|            | 000000000      | 000011 <b>= Oscilla</b>                                         | tor frequenc | y divided by 6 (  | 3 * 2)           |                 |       |  |  |  |  |
|            | 000000000      | 000010 = Oscilla                                                | tor frequenc | y divided by 4 (2 | 2 * 2)           |                 |       |  |  |  |  |
|            | 000000000      | 000001 = Oscilla                                                | tor frequenc | y divided by 2 (  | 1 * 2) (default) |                 |       |  |  |  |  |
|            | 000000000      | 00000000000000 = Oscillator frequency is unchanged (no divider) |              |                   |                  |                 |       |  |  |  |  |

# REGISTER 9-6: OSCDIV: OSCILLATOR DIVISOR REGISTER

| U-0     | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|---------|-----|---------|---------|---------|---------|---------|---------|
| —       | —   | TCKIBR5 | TCKIBR4 | TCKIBR3 | TCKIBR2 | TCKIBR1 | TCKIBR0 |
| bit 15  |     |         |         |         |         |         | bit 8   |
|         |     |         |         |         |         |         |         |
| U-0     | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
| —       | —   | TCKIAR5 | TCKIAR4 | TCKIAR3 | TCKIAR2 | TCKIAR1 | TCKIAR0 |
| bit 7   |     |         |         |         |         |         | bit 0   |
|         |     |         |         |         |         |         |         |
| Legend: |     |         |         |         |         |         |         |

# REGISTER 11-22: RPINR12: PERIPHERAL PIN SELECT INPUT REGISTER 12

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 TCKIBR<5:0>: Assign MCCP/SCCP Clock Input B to Corresponding RPn or RPIn Pin bits

bit 7-6 Unimplemented: Read as '0'

bit 5-0 TCKIAR<5:0>: Assign MCCP/SCCP Clock Input A to Corresponding RPn or RPIn Pin bits

# REGISTER 11-23: RPINR14: PERIPHERAL PIN SELECT INPUT REGISTER 14

| U-0    | U-0 | r-1 | r-1 | r-1 | r-1 | r-1 | r-1   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |
|        |     |     |     |     |     |     |       |
| U-0    | U-0 | r-1 | r-1 | r-1 | r-1 | r-1 | r-1   |
|        | —   | —   | —   | —   | —   | —   | —     |
| bit 7  |     |     |     |     |     |     | bit 0 |

| Legend:           | r = Reserved bit |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 **Reserved**: Maintain as '1'

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **Reserved**: Maintain as '1'

# REGISTER 11-24: RPINR15: PERIPHERAL PIN SELECT INPUT REGISTER 15

| U-0     | U-0 | U-0          | U-0 | U-0 | U-0 | U-0 | U-0   |
|---------|-----|--------------|-----|-----|-----|-----|-------|
| _       | —   | —            | —   | —   | —   | —   | —     |
| bit 15  |     |              |     |     |     |     | bit 8 |
|         |     |              |     |     |     |     |       |
| U-0     | U-0 | r-1          | r-1 | r-1 | r-1 | r-1 | r-1   |
|         | —   | —            | —   | —   | —   | —   | —     |
| bit 7   |     |              |     |     |     |     | bit 0 |
|         |     |              |     |     |     |     |       |
| Legend: |     | r = Reserved | bit |     |     |     |       |

| Legena.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-6 Unimplemented: Read as '0'

bit 5-0 **Reserved**: Maintain as '1'

# REGISTER 11-25: RPINR17: PERIPHERAL PIN SELECT INPUT REGISTER 17

| U-0           | U-0   | R/W-1            | R/W-1  | R/W-1             | R/W-1            | R/W-1           | R/W-1  |
|---------------|-------|------------------|--------|-------------------|------------------|-----------------|--------|
| —             | —     | U3RXR5           | U3RXR4 | U3RXR3            | U3RXR2           | U3RXR1          | U3RXR0 |
| bit 15        |       |                  |        |                   |                  |                 | bit 8  |
|               |       |                  |        |                   |                  |                 |        |
| U-0           | U-0   | U-0              | U-0    | U-0               | U-0              | U-0             | U-0    |
| —             |       | —                | _      | —                 | —                | —               | _      |
| bit 7         |       |                  |        |                   |                  |                 | bit 0  |
|               |       |                  |        |                   |                  |                 |        |
| Legend:       |       |                  |        |                   |                  |                 |        |
| R = Readable  | e bit | W = Writable I   | bit    | U = Unimplem      | nented bit, read | d as '0'        |        |
| -n = Value at | POR   | '1' = Bit is set |        | '0' = Bit is clea | ared             | x = Bit is unkr | nown   |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 U3RXR<5:0>: Assign UART3 Receive (U3RX) to Corresponding RPn or RPIn Pin bits

bit 7-0 Unimplemented: Read as '0'

| U-0    | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|--------|--------|--------|--------|--------|--------|
|        |     | SCK3R5 | SCK3R4 | SCK3R3 | SCK3R2 | SCK3R1 | SCK3R0 |
| bit 15 |     |        |        |        |        |        | bit 8  |
|        |     |        |        |        |        |        |        |
|        |     |        |        |        |        |        |        |
| U-0    | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |

# **REGISTER 11-34: RPINR28: PERIPHERAL PIN SELECT INPUT REGISTER 28**

|         | _ |
|---------|---|
| l edend |   |
| LCGCIU  | - |

bit 7

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                         |
|-----------|------------------------------------------------------------------------------------|
| bit 13-8  | SCK3R<5:0>: Assign SPI3 Clock Input (SCK3IN) to Corresponding RPn or RPIn Pin bits |
| bit 7-6   | Unimplemented: Read as '0'                                                         |
| bit 5-0   | SDI3R<5:0>: Assign SPI3 Data Input (SDI3) to Corresponding RPn or RPIn Pin bits    |

# **REGISTER 11-35: RPINR29: PERIPHERAL PIN SELECT INPUT REGISTER 29**

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| —     | —   | SS3R5 | SS3R4 | SS3R3 | SS3R2 | SS3R1 | SS3R0 |
| bit 7 |     |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-6 Unimplemented: Read as '0'

bit 5-0 SS3R<5:0>: Assign SPI3 Slave Select Input (SS3IN) to Corresponding RPn or RPIn Pin bits bit 0

# 16.2 General Purpose Timer

Timer mode is selected when CCSEL = 0 and MOD<3:0> = 0000. The timer can function as a 32-bit timer or a dual 16-bit timer, depending on the setting of the T32 bit (Table 16-1).

| T32<br>(CCPxCON1L<5>) | Operating Mode           |
|-----------------------|--------------------------|
| 0                     | Dual Timer Mode (16-bit) |
| 1                     | Timer Mode (32-bit)      |

TABLE 16-1: TIMER OPERATION MODE

Dual 16-Bit Timer mode provides a simple timer function with two independent 16-bit timer/counters. The primary timer uses the CCPxTMRL and CCPxPRL registers. Only the primary timer can interact with other modules on the device. It generates the MCCPx Sync out signals for use by other MCCPx modules. It can also use the SYNC<4:0> bits signal generated by other modules.

The secondary timer uses the CCPxTMRH and CCPxPRH registers. It is intended to be used only as a periodic interrupt source for scheduling CPU events. It does not generate an output Sync/Trigger signal like the primary time base. In Dual Timer mode, the Secondary Timer Period register, CCPxPRH, generates the MCCPx Compare Event (CCPxIF) used by many other modules on the device.

The 32-Bit Timer mode uses the CCPxTMRL and CCPxTMRH registers, together, as a single 32-bit timer. When CCPxTMRL overflows, CCPxTMRH increments

FIGURE 16-3: DUAL 16-BIT TIMER MODE

by one. This mode provides a simple timer function when it is important to track long time periods. Note that the T32 bit (CCPxCON1L<5>) should be set before the CCPxTMRL or CCPxPRH registers are written to initialize the 32-bit timer.

# 16.2.1 SYNC AND TRIGGER OPERATION

In both 16-bit and 32-bit modes, the timer can also function in either Synchronization ("Sync") or Trigger mode operation. Both use the SYNC<4:0> bits (CCPxCON1H<4:0>) to determine the input signal source. The difference is how that signal affects the timer.

In Sync operation, the Timer Reset or clear occurs when the input selected by SYNC<4:0> is asserted. The timer immediately begins to count again from zero unless it is held for some other reason. Sync operation is used whenever the TRIGEN bit (CCPxCON1H<7>) is cleared. The SYNC<4:0> bits can have any value except '11111'.

In Trigger operation, the timer is held in Reset until the input selected by SYNC<4:0> is asserted; when it occurs, the timer starts counting. Trigger operation is used whenever the TRIGEN bit is set. In Trigger mode, the timer will continue running after a Trigger event as long as the CCPTRIG bit (CCPxSTATL< 7>) is set. To clear CCPTRIG, the TRCLR bit (CCPxSTATL<5>) must be set to clear the Trigger event, reset the timer and hold it at zero until another Trigger event occurs. On PIC24FJ1024GA610/GB610 family devices, Trigger operation can only be used when the system clock is the time base source (CLKSEL<2:0> = 000).



© 2015-2016 Microchip Technology Inc.

# 17.4 SPI Control Registers

# REGISTER 17-1: SPIx CON1L: SPIx CONTROL REGISTER 1 LOW

| R/W-0               | U-0                                   | R/W-0                                             | R/W-0                         | R/W-0                             | R/W-0                   | R/W-0           | R/W-0              |  |  |  |  |
|---------------------|---------------------------------------|---------------------------------------------------|-------------------------------|-----------------------------------|-------------------------|-----------------|--------------------|--|--|--|--|
| SPIEN               |                                       | SPISIDL                                           | DISSDO                        | MODE32 <sup>(1,4)</sup>           | MODE16 <sup>(1,4)</sup> | SMP             | CKE <sup>(1)</sup> |  |  |  |  |
| bit 15              |                                       |                                                   | •                             | •                                 | •                       |                 | bit 8              |  |  |  |  |
|                     |                                       |                                                   |                               |                                   |                         |                 |                    |  |  |  |  |
| R/W-0               | R/W-0                                 | R/W-0                                             | R/W-0                         | R/W-0                             | R/W-0                   | R/W-0           | R/W-0              |  |  |  |  |
| SSEN <sup>(2)</sup> | ) CKP                                 | MSTEN                                             | DISSDI                        | DISSCK                            | MCLKEN <sup>(3)</sup>   | SPIFE           | ENHBUF             |  |  |  |  |
| bit 7               |                                       |                                                   |                               |                                   |                         |                 | bit 0              |  |  |  |  |
|                     |                                       |                                                   |                               |                                   |                         |                 |                    |  |  |  |  |
| Legend:             |                                       |                                                   |                               |                                   |                         |                 |                    |  |  |  |  |
| R = Reada           | able bit                              | W = Writable                                      | bit                           | U = Unimplen                      | nented bit, read        | as '0'          |                    |  |  |  |  |
| -n = Value          | at POR                                | '1' = Bit is set                                  |                               | '0' = Bit is clea                 | ared                    | x = Bit is unkr | וown               |  |  |  |  |
|                     |                                       | <b>A A H</b>                                      |                               |                                   |                         |                 |                    |  |  |  |  |
| bit 15              | SPIEN: SPIX                           | COn bit                                           |                               |                                   |                         |                 |                    |  |  |  |  |
|                     | 1 = Enables                           | 1 = Enables module                                |                               |                                   |                         |                 |                    |  |  |  |  |
|                     | modifica                              | itions                                            |                               |                                   |                         | chi generato    |                    |  |  |  |  |
| bit 14              | Unimplemer                            | Unimplemented: Read as '0'                        |                               |                                   |                         |                 |                    |  |  |  |  |
| bit 13              | SPISIDL: SF                           | SPISIDL: SPIx Stop in Idle Mode bit               |                               |                                   |                         |                 |                    |  |  |  |  |
|                     | 1 = Halts in (                        | 1 = Halts in CPU Idle mode                        |                               |                                   |                         |                 |                    |  |  |  |  |
|                     | 0 = Continue                          | 0 = Continues to operate in CPU Idle mode         |                               |                                   |                         |                 |                    |  |  |  |  |
| bit 12              | DISSDO: Dis                           | sable SDOx Out                                    | put Port bit                  |                                   |                         |                 |                    |  |  |  |  |
|                     | 1 = SDOx pir<br>0 = SDOx pir          | n is not used by<br>n is controlled b             | the module; p<br>y the module | in is controlled                  | by the port fund        | tion            |                    |  |  |  |  |
| bit 11-10           | MODE<32,1                             | 6>: Serial Word                                   | Length bits <sup>(1,4</sup>   | 4)                                |                         |                 |                    |  |  |  |  |
|                     | AUDEN = 0                             | <u>:</u>                                          | -                             |                                   |                         |                 |                    |  |  |  |  |
|                     | MODE                                  | 32 MODE16                                         | COMMUNI                       | CATION                            |                         |                 |                    |  |  |  |  |
|                     | 1                                     | X<br>1                                            | 32-Bit                        |                                   |                         |                 |                    |  |  |  |  |
|                     | 0                                     |                                                   | 8-Bit                         |                                   |                         |                 |                    |  |  |  |  |
|                     | AUDEN = 1:                            | 0                                                 | 0 BR                          |                                   |                         |                 |                    |  |  |  |  |
|                     | MODE                                  | 32 MODE16                                         | COMMUNI                       | CATION                            |                         |                 |                    |  |  |  |  |
|                     | 1                                     | 1                                                 | 24-Bit Data                   | , 32-Bit FIFO, 3                  | 2-Bit Channel/6         | 64-Bit Frame    |                    |  |  |  |  |
|                     | 1                                     | 0                                                 | 32-Bit Data                   | , 32-Bit FIFO, 3                  | 2-Bit Channel/          | 64-Bit Frame    |                    |  |  |  |  |
|                     | 0                                     | 1                                                 | 16-Bit Data                   | , 16-Bit FIFO, 3                  | 2-Bit Channel/          | 64-Bit Frame    |                    |  |  |  |  |
|                     | 0                                     | 0                                                 | 16-Bit Data                   | , 16-Bit FIFO, 1                  | 6-Bit Channel/3         | 32-Bit Frame    |                    |  |  |  |  |
| bit 9               | SMP: SPIX D                           | Data Input Samp                                   | le Phase bit                  |                                   |                         |                 |                    |  |  |  |  |
|                     | Master Mode                           | <u>):</u><br>                                     | the end of dot                |                                   |                         |                 |                    |  |  |  |  |
|                     | $\perp = $ Input dat<br>0 = Input dat | a is sampled at                                   | the middle of (               | a output time<br>data output time | 2                       |                 |                    |  |  |  |  |
|                     | Slave Mode                            | a is sumpled at                                   |                               |                                   | •                       |                 |                    |  |  |  |  |
|                     | Input data is                         | always sampled                                    | at the middle                 | of data output                    | time, regardles         | s of the SMP s  | etting.            |  |  |  |  |
| Note 1:             | When AUDEN =                          | 1, this module f                                  | unctions as if                | CKE = 0, regar                    | dless of its actu       | al value.       |                    |  |  |  |  |
| 2:                  | When FRMEN =                          | 1, SSEN is not                                    | used.                         |                                   |                         |                 |                    |  |  |  |  |
| 3:                  | MCLKEN can on                         | CLKEN can only be written when the SPIEN bit = 0. |                               |                                   |                         |                 |                    |  |  |  |  |

4: This channel is not meaningful for DSP/PCM mode as LRC follows the FRMSYPW bit.

# 20.4.2 RECEIVING AN IN TOKEN IN DEVICE MODE

- 1. Attach to a USB host and enumerate as described in Chapter 9 of the *"USB 2.0 Specification"*.
- 2. Create a data buffer and populate it with the data to send to the host.
- 3. In the appropriate (even or odd) TX BD for the desired endpoint:
  - a) Set up the status register (BDnSTAT) with the correct data toggle (DATA0/1) value and the byte count of the data buffer.
  - b) Set up the address register (BDnADR) with the starting address of the data buffer.
  - c) Set the UOWN bit of the status register to '1'.
- When the USB module receives an IN token, it automatically transmits the data in the buffer. Upon completion, the module updates the status register (BDnSTAT) and sets the Token Complete Interrupt Flag, TRNIF (U1IR<3>).

# 20.4.3 RECEIVING AN OUT TOKEN IN DEVICE MODE

- 1. Attach to a USB host and enumerate as described in Chapter 9 of the "USB 2.0 Specification".
- 2. Create a data buffer with the amount of data you are expecting from the host.
- 3. In the appropriate (even or odd) TX BD for the desired endpoint:
  - a) Set up the status register (BDnSTAT) with the correct data toggle (DATA0/1) value and the byte count of the data buffer.
  - b) Set up the address register (BDnADR) with the starting address of the data buffer.
  - c) Set the UOWN bit of the status register to '1'.
- 4. When the USB module receives an OUT token, it automatically receives the data sent by the host to the buffer. Upon completion, the module updates the status register (BDnSTAT) and sets the Token Complete Interrupt Flag, TRNIF (U1IR<3>).

# 20.5 Host Mode Operation

The following sections describe how to perform common Host mode tasks. In Host mode, USB transfers are invoked explicitly by the host software. The host software is responsible for the Acknowledge portion of the transfer. Also, all transfers are performed using the Endpoint 0 Control register (U1EP0) and Buffer Descriptors.

# 20.5.1 ENABLE HOST MODE AND DISCOVER A CONNECTED DEVICE

- Enable Host mode by setting the HOSTEN bit (U1CON<3>). This causes the Host mode control bits in other USB OTG registers to become available.
- Enable the D+ and D- pull-down resistors by setting the DPPULDWN and DMPULDWN bits (U10TGCON<5:4>). Disable the D+ and Dpull-up resistors by clearing the DPPULUP and DMPULUP bits (U10TGCON<7:6>).
- At this point, SOF generation begins with the SOF counter loaded with 12,000. Eliminate noise on the USB by clearing the SOFEN bit (U1CON<0>) to disable Start-of-Frame (SOF) packet generation.
- 4. Enable the device attached interrupt by setting the ATTACHIE bit (U1IE<6>).
- Wait for the device attached interrupt (U1IR<6> = 1). This is signaled by the USB device changing the state of D+ or D- from '0' to '1' (SE0 to J-state). After it occurs, wait 100 ms for the device power to stabilize.
- Check the state of the JSTATE and SE0 bits in U1CON. If the JSTATE bit (U1CON<7>) is '0', the connecting device is low speed. If the connecting device is low speed, set the LSPDEN and LSPD bits (U1ADDR<7> and U1EP0<7>) to enable low-speed operation.
- Reset the USB device by setting the USBRST bit (U1CON<4>) for at least 50 ms, sending Reset signaling on the bus. After 50 ms, terminate the Reset by clearing USBRST.
- 8. In order to keep the connected device from going into suspend, enable the SOF packet generation by setting the SOFEN bit.
- 9. Wait 10 ms for the device to recover from Reset.
- 10. Perform enumeration as described by Chapter 9 of the "USB 2.0 Specification".

# 22.3.5 TIMESTAMP REGISTERS

# REGISTER 22-15: TSATIMEL: RTCC TIMESTAMP A TIME REGISTER (LOW)<sup>(1)</sup>

| U-0    | R/W-0   |
|--------|---------|---------|---------|---------|---------|---------|---------|
| _      | SECTEN2 | SECTEN1 | SECTEN0 | SECONE3 | SECONE2 | SECONE1 | SECONE0 |
| bit 15 |         |         |         |         |         |         | bit 8   |
|        |         |         |         |         |         |         |         |
| U-0    | U-0     | U-0     | U-0     | U-0     | U-0     | U-0     | U-0     |
|        | —       |         | —       | _       |         |         |         |
| bit 7  |         |         |         |         |         |         | bit 0   |

| Legend:           |                  |                             |                    |  |  |  |  |  |
|-------------------|------------------|-----------------------------|--------------------|--|--|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |  |  |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |  |  |  |  |  |

bit 15 Unimplemented: Read as '0'

bit 14-12 SECTEN<2:0>: Binary Coded Decimal Value of Seconds '10' Digit bits Contains a value from 0 to 5.

bit 11-8 SECONE<3:0>: Binary Coded Decimal Value of Seconds '1' Digit bits Contains a value from 0 to 9.

bit 7-0 Unimplemented: Read as '0'

**Note 1:** If TSAEN = 0, bits<15:0> can be used for persistent storage throughout a non-Power-on Reset (MCLR, WDT, etc.).

| R/W-0               | R-0                                      | R/W-0                                                                               | R/W-0                         | R/W-0             | R/W-0            | R/W-0           | R/W-0          |  |  |  |
|---------------------|------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------|-------------------|------------------|-----------------|----------------|--|--|--|
| ADRC <sup>(1)</sup> | EXTSAM                                   | PUMPEN <sup>(2)</sup>                                                               | SAMC4 SAMC3 SAMC2 SAMC1 SAMC0 |                   |                  |                 |                |  |  |  |
| bit 15              |                                          |                                                                                     |                               | -                 |                  |                 | bit 8          |  |  |  |
|                     |                                          |                                                                                     |                               |                   |                  |                 |                |  |  |  |
| R/W-0               | R/W-0                                    | R/W-0                                                                               | R/W-0                         | R/W-0             | R/W-0            | R/W-0           | R/W-0          |  |  |  |
| ADCS7               | S7 ADCS6 ADCS5 ADCS4 ADCS3 ADCS2 ADCS1 A |                                                                                     |                               |                   |                  |                 |                |  |  |  |
| bit 7               |                                          |                                                                                     |                               | -                 |                  |                 | bit 0          |  |  |  |
|                     |                                          |                                                                                     |                               |                   |                  |                 |                |  |  |  |
| Legend:             |                                          |                                                                                     |                               |                   |                  |                 |                |  |  |  |
| R = Reada           | ble bit                                  | W = Writable b                                                                      | bit                           | U = Unimplen      | nented bit, read | d as '0'        |                |  |  |  |
| -n = Value          | at POR                                   | '1' = Bit is set                                                                    |                               | '0' = Bit is clea | ared             | x = Bit is unkr | Bit is unknown |  |  |  |
|                     |                                          |                                                                                     |                               |                   |                  |                 |                |  |  |  |
| bit 15              | ADRC: A/D (                              | Conversion Cloc                                                                     | k Source bit <sup>(1</sup>    | )                 |                  |                 |                |  |  |  |
|                     | 1 = Dedicate                             | d ADC RC clock                                                                      | generator (4                  | MHz nominal)      |                  |                 |                |  |  |  |
|                     | 0 = Clock der                            | rived from syste                                                                    | m clock                       |                   |                  |                 |                |  |  |  |
| bit 14              | EXTSAM: EX                               | tended Samplin                                                                      | g Time bit                    |                   |                  |                 |                |  |  |  |
|                     | 1 = A/D is sti                           | 1 = A/D is still sampling after SAMP = 0                                            |                               |                   |                  |                 |                |  |  |  |
|                     | 0 = A/D is fin                           | ished sampling                                                                      |                               |                   |                  |                 |                |  |  |  |
| bit 13              | PUMPEN: CI                               | harge Pump Ena                                                                      | able bit <sup>(2)</sup>       |                   |                  |                 |                |  |  |  |
|                     | 1 = Charge p                             | 1 = Charge pump for switches is enabled<br>0 = Charge pump for switches is disabled |                               |                   |                  |                 |                |  |  |  |
| hit 12-8            |                                          | · Auto-Sample T                                                                     | ime Select hit                | te                |                  |                 |                |  |  |  |
|                     | $11111 = 31^{-1}$                        | Гап<br>Тап                                                                          |                               | .5                |                  |                 |                |  |  |  |
|                     | •••                                      |                                                                                     |                               |                   |                  |                 |                |  |  |  |
|                     | 00001 = 1 TA                             | AD                                                                                  |                               |                   |                  |                 |                |  |  |  |
|                     | 00000 = 0 TA                             | 00000 = 0 TAD                                                                       |                               |                   |                  |                 |                |  |  |  |
| bit 7-0             | ADCS<7:0>:                               | A/D Conversion                                                                      | n Clock Select                | t bits            |                  |                 |                |  |  |  |
|                     | 11111111 =                               | 11111111 = 256 • TCY = TAD                                                          |                               |                   |                  |                 |                |  |  |  |
|                     | •••                                      | $2 \cdot T_{CY} = T_{AD}$                                                           |                               |                   |                  |                 |                |  |  |  |
|                     | 00000001 =                               | TCY = TAD                                                                           |                               |                   |                  |                 |                |  |  |  |
|                     |                                          |                                                                                     |                               |                   |                  |                 |                |  |  |  |
| Note 1:             | Selecting the inte                       | ernal ADC RC cl                                                                     | ock requires t                | hat ADCSx be      | 1' or greater. S | Setting ADCSx   | = 0 when       |  |  |  |
|                     |                                          | JIALE LITE TAD (M                                                                   | m) specification              | JII.              |                  |                 |                |  |  |  |

# REGISTER 25-3: AD1CON3: A/D CONTROL REGISTER 3

2: Enable the charge pump if AVDD is < 2.7V. Longer sample times are required due to the increase of the internal resistance of the MUX if the charge pump is disabled.

# REGISTER 28-1: CTMUCON1L: CTMU CONTROL REGISTER 1 LOW (CONTINUED)

bit 1-0 IRNG<1:0>: Current Source Range Select bits If IRNGH = 0: 11 = 55  $\mu$ A range 10 = 5.5  $\mu$ A range 01 = 550  $\mu$ A range 00 = 550  $\mu$ A range If IRNGH = 1: 11 = Reserved 10 = Reserved 01 = 2.2 mA range 00 = 550  $\mu$ A range

| U-1               | U-1                              | U-1              | U-1        | U-1                                | U-1    | U-1                | U-1     |
|-------------------|----------------------------------|------------------|------------|------------------------------------|--------|--------------------|---------|
| _                 | —                                | —                | _          | —                                  | _      | —                  | —       |
| bit 23            |                                  |                  |            |                                    |        |                    | bit 16  |
|                   |                                  |                  |            |                                    |        |                    |         |
| U-1               | R/PO-1                           | R/PO-1           | U-1        | R/PO-1                             | U-1    | R/PO-1             | R/PO-1  |
|                   | WDTCLK1                          | WDTCLK0          | —          | WDTCMX                             | —      | WDTWIN1            | WDTWIN0 |
| bit 15            |                                  |                  |            |                                    |        |                    | bit 8   |
|                   |                                  |                  |            |                                    |        |                    |         |
| R/PO-1            | R/PO-1                           | R/PO-1           | R/PO-1     | R/PO-1                             | R/PO-1 | R/PO-1             | R/PO-1  |
| WINDIS            | FWDTEN1                          | FWDTEN0          | FWPSA      | WDTPS3                             | WDTPS2 | WDTPS1             | WDTPS0  |
| bit 7             |                                  |                  |            |                                    |        |                    | bit 0   |
|                   |                                  |                  |            |                                    |        |                    |         |
| Legend:           |                                  | PO = Program     | n Once bit |                                    |        |                    |         |
| R = Readable      | e bit                            | W = Writable I   | oit        | U = Unimplemented bit, read as '1' |        |                    |         |
| -n = Value at POR |                                  | '1' = Bit is set |            | '0' = Bit is cleared               |        | x = Bit is unknown |         |
|                   |                                  |                  |            |                                    |        |                    |         |
| bit 23-15         | 23-15 Unimplemented: Read as '1' |                  |            |                                    |        |                    |         |

| REGISTER 30-0. FWDI CONFIGURATION REGISTER | REGISTER 30-8: | FWDT CONFIGURATION REGISTER |
|--------------------------------------------|----------------|-----------------------------|
|--------------------------------------------|----------------|-----------------------------|

| bit 12 | Unimplemented: Read as '1'                                                                           |
|--------|------------------------------------------------------------------------------------------------------|
|        | LPRC                                                                                                 |
|        | 00 = Uses peripheral clock when system clock is not LPRC and device is not in Sleep; otherwise, uses |
|        | 01 = Always uses SOSC                                                                                |
|        | uses LPRC                                                                                            |
|        | 10 = Uses FRC when WINDIS = 0, system clock is not LPRC and device is not in Sleep; otherwise,       |
|        | 11 = Always uses LPRC                                                                                |

# bit 11 WDTCMX: WDT Clock MUX Control bit

1 = Enables WDT clock MUX; WDT clock is selected by WDTCLK<1:0>

WDTCLK<1:0>: Watchdog Timer Clock Select bits (when WDTCMX = 1)

- 0 = WDT clock is LPRC
- bit 10 Unimplemented: Read as '1'

bit 14-13

- bit 9-8 **WDTWIN<1:0>:** Watchdog Timer Window Width bits 11 = WDT window is 25% of the WDT period
  - 10 = WDT window is 37.5% of the WDT period
  - 01 = WDT window is 50% of the WDT period
  - 00 = WDT window is 75% of the WDT period
- bit 7 WINDIS: Windowed Watchdog Timer Disable bit 1 = Windowed WDT is disabled
  - 0 = Windowed WDT is enabled
- bit 6-5 **FWDTEN<1:0>:** Watchdog Timer Enable bits
  - 11 = WDT is enabled
    - 10 = WDT is disabled (control is placed on the SWDTEN bit)
    - 01 = WDT is enabled only while device is active and disabled in Sleep; SWDTEN bit is disabled 00 = WDT and SWDTEN are disabled
- bit 4 **FWPSA:** Watchdog Timer Prescaler bit
  - 1 = WDT prescaler ratio of 1:128
    - 0 = WDT prescaler ratio of 1:32

| Assembly<br>Mnemonic |                | Assembly Syntax | Description                              | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|----------------|-----------------|------------------------------------------|---------------|----------------|--------------------------|
| ADD                  | ADD            | f               | f = f + WREG                             | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADD f, WREG WR |                 | WREG = f + WREG                          | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADD            | #lit10,Wn       | Wd = lit10 + Wd                          | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADD            | Wb,Ws,Wd        | Wd = Wb + Ws                             | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADD            | Wb,#lit5,Wd     | Wd = Wb + lit5                           | 1             | 1              | C, DC, N, OV, Z          |
| ADDC                 | ADDC           | f               | f = f + WREG + (C)                       | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADDC           | f,WREG          | WREG = $f + WREG + (C)$                  | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADDC           | #lit10,Wn       | Wd = Iit10 + Wd + (C)                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADDC           | Wb,Ws,Wd        | Wd = Wb + Ws + (C)                       | 1             | 1              | C, DC, N, OV, Z          |
|                      | ADDC           | Wb,#lit5,Wd     | Wd = Wb + lit5 + (C)                     | 1             | 1              | C, DC, N, OV, Z          |
| AND                  | AND            | f               | f = f .AND. WREG                         | 1             | 1              | N, Z                     |
|                      | AND            | f,WREG          | WREG = f .AND. WREG                      | 1             | 1              | N, Z                     |
|                      | AND            | #lit10,Wn       | Wd = lit10 .AND. Wd                      | 1             | 1              | N, Z                     |
|                      | AND            | Wb,Ws,Wd        | Wd = Wb .AND. Ws                         | 1             | 1              | N, Z                     |
|                      | AND            | Wb,#lit5,Wd     | Wd = Wb .AND. lit5                       | 1             | 1              | N, Z                     |
| ASR                  | ASR            | f               | f = Arithmetic Right Shift f             | 1             | 1              | C, N, OV, Z              |
|                      | ASR            | f,WREG          | WREG = Arithmetic Right Shift f          | 1             | 1              | C, N, OV, Z              |
|                      | ASR            | Ws,Wd           | Wd = Arithmetic Right Shift Ws           | 1             | 1              | C, N, OV, Z              |
|                      | ASR            | Wb,Wns,Wnd      | Wnd = Arithmetic Right Shift Wb by Wns   | 1             | 1              | N, Z                     |
|                      | ASR            | Wb,#lit5,Wnd    | Wnd = Arithmetic Right Shift Wb by lit5  | 1             | 1              | N, Z                     |
| BCLR                 | BCLR           | f,#bit4         | Bit Clear f                              | 1             | 1              | None                     |
|                      | BCLR           | Ws,#bit4        | Bit Clear Ws                             | 1             | 1              | None                     |
| BRA                  | BRA            | C,Expr          | Branch if Carry                          | 1             | 1 (2)          | None                     |
|                      | BRA            | GE,Expr         | Branch if Greater than or Equal          | 1             | 1 (2)          | None                     |
|                      | BRA            | GEU,Expr        | Branch if Unsigned Greater than or Equal | 1             | 1 (2)          | None                     |
|                      | BRA            | GT,Expr         | Branch if Greater than                   | 1             | 1 (2)          | None                     |
|                      | BRA            | GTU, Expr       | Branch if Unsigned Greater than          | 1             | 1 (2)          | None                     |
|                      | BRA            | LE,Expr         | Branch if Less than or Equal             | 1             | 1 (2)          | None                     |
|                      | BRA            | LEU,Expr        | Branch if Unsigned Less than or Equal    | 1             | 1 (2)          | None                     |
|                      | BRA            | LT,Expr         | Branch if Less than                      | 1             | 1 (2)          | None                     |
|                      | BRA            | LTU, Expr       | Branch if Unsigned Less than             | 1             | 1 (2)          | None                     |
|                      | BRA            | N,Expr          | Branch if Negative                       | 1             | 1 (2)          | None                     |
|                      | BRA            | NC,Expr         | Branch if Not Carry                      | 1             | 1 (2)          | None                     |
|                      | BRA            | NN,Expr         | Branch if Not Negative                   | 1             | 1 (2)          | None                     |
|                      | BRA            | NOV, Expr       | Branch if Not Overflow                   | 1             | 1 (2)          | None                     |
|                      | BRA            | NZ,Expr         | Branch if Not Zero                       | 1             | 1 (2)          | None                     |
|                      | BRA            | OV,Expr         | Branch if Overflow                       | 1             | 1 (2)          | None                     |
|                      | BRA            | Expr            | Branch Unconditionally                   | 1             | 2              | None                     |
|                      | BRA            | Z,Expr          | Branch if Zero                           | 1             | 1 (2)          | None                     |
|                      | BRA            | Wn              | Computed Branch                          | 1             | 2              | None                     |
| BSET                 | BSET           | f,#bit4         | Bit Set f                                | 1             | 1              | None                     |
|                      | BSET           | Ws,#bit4        | Bit Set Ws                               | 1             | 1              | None                     |
| BSW                  | BSW.C          | Ws,Wb           | Write C bit to Ws <wb></wb>              | 1             | 1              | None                     |
|                      | BSW.Z          | Ws,Wb           | Write Z bit to Ws <wb></wb>              | 1             | 1              | None                     |
| BTG                  | BTG            | f,#bit4         | Bit Toggle f                             | 1             | 1              | None                     |
|                      | BTG            | Ws,#bit4        | Bit Toggle Ws                            | 1             | 1              | None                     |
| BTSC                 | BTSC           | f,#bit4         | Bit Test f, Skip if Clear                | 1             | 1<br>(2 or 3)  | None                     |
|                      | BTSC           | Ws,#bit4        | Bit Test Ws, Skip if Clear               | 1             | 1<br>(2 or 3)  | None                     |

| TABI F 32-2 | INSTRUCTION SET | OVERVIEW |
|-------------|-----------------|----------|
|             |                 |          |

| AC CHARACTERISTICS |                       |                                                      | Standard Operating Conditions: 2.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |     |      |       |                            |  |  |
|--------------------|-----------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|----------------------------|--|--|
| Param<br>No.       | Symbol                | Characteristic                                       | Min.                                                                                                                                            | Тур | Max. | Units | Conditions                 |  |  |
| Clock Parameters   |                       |                                                      |                                                                                                                                                 |     |      |       |                            |  |  |
| AD50               | Tad                   | A/D Clock Period                                     | 278                                                                                                                                             |     |      | ns    |                            |  |  |
| AD51               | tRC                   | A/D Internal RC Oscillator Period                    |                                                                                                                                                 | 250 | _    | ns    |                            |  |  |
|                    | Conversion Rate       |                                                      |                                                                                                                                                 |     |      |       |                            |  |  |
| AD55               | tCONV                 | SAR Conversion Time, 12-Bit Mode                     |                                                                                                                                                 | 14  |      | Tad   |                            |  |  |
| AD55A              |                       | SAR Conversion Time, 10-Bit Mode                     | _                                                                                                                                               | 12  |      | Tad   |                            |  |  |
| AD56               | FCNV                  | Throughput Rate                                      |                                                                                                                                                 |     | 200  | ksps  | AVDD > 2.7V <sup>(2)</sup> |  |  |
| AD57               | <b>t</b> SAMP         | Sample Time                                          |                                                                                                                                                 | 1   |      | Tad   | (Note 1)                   |  |  |
|                    | Clock Synchronization |                                                      |                                                                                                                                                 |     |      |       |                            |  |  |
| AD61               | tPSS                  | Sample Start Delay from Setting<br>Sample bit (SAMP) | 1.5                                                                                                                                             |     | 2.5  | TAD   |                            |  |  |

# TABLE 33-26: A/D CONVERSION TIMING REQUIREMENTS<sup>(1)</sup>

**Note 1:** Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.

2: Throughput rate is based on AD55 + AD57 + AD61 and the period of TAD.

# Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

# 64-Lead Plastic Thin Quad Flatpack (PT)-10x10x1 mm Body, 2.00 mm Footprint [TQFP]

DETAIL 1

|                          | MILLIMETERS |            |          |      |  |  |
|--------------------------|-------------|------------|----------|------|--|--|
| Dimension                | Limits      | MIN        | NOM      | MAX  |  |  |
| Number of Leads          | N           | 64         |          |      |  |  |
| Lead Pitch               | е           |            | 0.50 BSC |      |  |  |
| Overall Height           | Α           | -          | -        | 1.20 |  |  |
| Molded Package Thickness | A2          | 0.95       | 1.00     | 1.05 |  |  |
| Standoff                 | A1          | 0.05       | -        | 0.15 |  |  |
| Foot Length              | L           | 0.45       | 0.60     | 0.75 |  |  |
| Footprint                | L1          | 1.00 REF   |          |      |  |  |
| Foot Angle               | ¢           | 0° 3.5° 7° |          |      |  |  |
| Overall Width            | E           | 12.00 BSC  |          |      |  |  |
| Overall Length           | D           | 12.00 BSC  |          |      |  |  |
| Molded Package Width     | E1          | 10.00 BSC  |          |      |  |  |
| Molded Package Length    | D1          | 10.00 BSC  |          |      |  |  |
| Lead Thickness           | С           | c 0.09 - 0 |          |      |  |  |
| Lead Width               | b           | 0.17       | 0.22     | 0.27 |  |  |
| Mold Draft Angle Top     | α           | 11°        | 12°      | 13°  |  |  |
| Mold Draft Angle Bottom  | β           | 11°        | 12°      | 13°  |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085C Sheet 2 of 2

NOTES: