



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                           |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                  |
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | CANbus, I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART            |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 40                                                                        |
| Program Memory Size        | 32KB (32K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 48-LQFP                                                                   |
| Supplier Device Package    | 48-LQFP (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11c14fbd48-301 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 6. Pinning information

# 6.1 Pinning



5 of 64



6 of 64

# 6.2 Pin description

Table 3. LPC11C12/C14 pin description table

| Symbol                      |     | Pin               | Start<br>logic<br>inputs | Туре   | Reset state     | Description                                                                                                                                                                                                                                                |
|-----------------------------|-----|-------------------|--------------------------|--------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_0 to PIO0              | _11 |                   |                          |        |                 | <b>Port 0</b> — Port 0 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block.                                               |
| RESET/PIO0_0                |     | 3[2]              | yes                      | I      | I; PU           | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0.         |
|                             |     |                   |                          | I/O    | -               | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                                                                                                         |
| PIO0_1/CLKOU<br>CT32B0_MAT2 | IT/ | 4 <u>[3]</u>      | yes                      | I/O    | I; PU           | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the flash ISP command handler via UART (if PIO0_3 is HIGH) or via C_CAN (if PIO0_3 is LOW).                                                          |
|                             |     |                   |                          | 0      | -               | CLKOUT — Clockout pin.                                                                                                                                                                                                                                     |
|                             |     |                   |                          | 0      | -               | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                           |
| PIO0_2/SSEL0/               |     | 10[3]             | yes                      | I/O    | I; PU           | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                         |
| CT16B0_CAP0                 |     |                   |                          | I/O    | -               | SSEL0 — Slave Select for SPI0.                                                                                                                                                                                                                             |
|                             |     |                   |                          | I      | -               | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                          |
| PIO0_3                      |     | 14 <u>[3]</u>     | yes                      | I/O    | I; PU           | PIO0_3 — General purpose digital input/output pin. This pin is monitored during reset: Together with a LOW level on pin PIO0_1, a LOW level starts the flash ISP command handler via C_CAN and a HIGH level starts the flash ISP command handler via UART. |
| PIO0_4/SCL                  |     | 15 <u>[4]</u>     | yes                      | I/O    | I; IA           | PIO0_4 — General purpose digital input/output pin (open-drain).                                                                                                                                                                                            |
|                             |     |                   |                          | I/O    | -               | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                                 |
| PIO0_5/SDA                  |     | 16[4]             | yes                      | I/O    | I; IA           | PIO0_5 — General purpose digital input/output pin (open-drain).                                                                                                                                                                                            |
|                             |     |                   |                          | I/O    | -               | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                                  |
| PIO0_6/SCK0                 |     | 22[3]             | yes                      | I/O    | I; PU           | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                                         |
|                             |     |                   |                          | I/O    | -               | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                              |
| PIO0_7/CTS                  |     | 23[3]             | yes                      | I/O    | I; PU           | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver).                                                                                                                                                                     |
|                             |     |                   |                          | I      | -               | CTS — Clear To Send input for UART.                                                                                                                                                                                                                        |
| PIO0_8/MISO0/               | /   | 27 <sup>[3]</sup> | yes                      | I/O    | I; PU           | PIO0_8 — General purpose digital input/output pin.                                                                                                                                                                                                         |
| CT16B0_MAT0                 |     |                   |                          | I/O    | -               | MISO0 — Master In Slave Out for SPI0.                                                                                                                                                                                                                      |
|                             |     |                   |                          | 0      | -               | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                                                                                           |
| PIO0_9/MOSI0/               | /   | 28 <sup>[3]</sup> | yes                      | I/O    | I; PU           | PIO0_9 — General purpose digital input/output pin.                                                                                                                                                                                                         |
| CT16B0_MAT1                 |     |                   |                          | I/O    | -               | MOSI0 — Master Out Slave In for SPI0.                                                                                                                                                                                                                      |
|                             |     |                   |                          | 0      | -               | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                                                                                           |
| SWCLK/PIO0_1                | 10/ | 29[3]             | yes                      | I      | I; PU           | SWCLK — Serial wire clock.                                                                                                                                                                                                                                 |
| SCK0/<br>CT16B0_MAT2        |     |                   |                          | I/O    | -               | PIO0_10 — General purpose digital input/output pin.                                                                                                                                                                                                        |
| OTTOBO_WATZ                 |     |                   |                          | I/O    | -               | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                              |
|                             |     |                   |                          | 0      | -               | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                                                           |
| LPC11CX2_CX4                |     |                   |                          | All ir | formation provi | ded in this document is subject to legal disclaimers. © NXP B.V. 2016. All rights reserve                                                                                                                                                                  |

Table 3. LPC11C12/C14 pin description table

| Symbol                       | Pin               | Start<br>logic<br>inputs | Type | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                          |
|------------------------------|-------------------|--------------------------|------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/PIO0_11/<br>AD0/           | 32 <sup>[5]</sup> | yes                      | -    | I; PU                 | ${\bf R}$ — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                     |
| CT32B0_MAT3                  |                   |                          | I/O  | -                     | PIO0_11 — General purpose digital input/output pin.                                                                                                                                                                                                  |
|                              |                   |                          | I    | -                     | AD0 — A/D converter, input 0.                                                                                                                                                                                                                        |
|                              |                   |                          | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                                                                                                                                                     |
| PIO1_0 to PIO1_11            |                   |                          |      |                       | <b>Port 1</b> — Port 1 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 1 pins depends on the function selected through the IOCONFIG register block.                                         |
| R/PIO1_0/AD1/<br>CT32B1_CAP0 | 33 <u>[5]</u>     | yes                      | -    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                      |
|                              |                   |                          | I/O  | -                     | PIO1_0 — General purpose digital input/output pin.                                                                                                                                                                                                   |
|                              |                   |                          | I    | -                     | AD1 — A/D converter, input 1.                                                                                                                                                                                                                        |
|                              |                   |                          | I    | -                     | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                                                                                                                                                                                    |
| R/PIO1_1/AD2/<br>CT32B1_MAT0 | 34 <u>[5]</u>     | no                       | -    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                      |
|                              |                   |                          | I/O  | -                     | PIO1_1 — General purpose digital input/output pin.                                                                                                                                                                                                   |
|                              |                   |                          | I    | -                     | AD2 — A/D converter, input 2.                                                                                                                                                                                                                        |
|                              |                   |                          | 0    | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                                                                     |
| R/PIO1_2/AD3/<br>CT32B1_MAT1 | 35 <u>[5]</u>     | no                       | -    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                      |
|                              |                   |                          | I/O  | -                     | PIO1_2 — General purpose digital input/output pin.                                                                                                                                                                                                   |
|                              |                   |                          | I    | -                     | AD3 — A/D converter, input 3.                                                                                                                                                                                                                        |
|                              |                   |                          | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                                                                     |
| SWDIO/PIO1_3/                | 39[5]             | no                       | I/O  | I; PU                 | <b>SWDIO</b> — Serial wire debug input/output.                                                                                                                                                                                                       |
| AD4/<br>CT32B1_MAT2          |                   |                          | I/O  | -                     | PIO1_3 — General purpose digital input/output pin.                                                                                                                                                                                                   |
| 010251_W/(12                 |                   |                          | I    | -                     | AD4 — A/D converter, input 4.                                                                                                                                                                                                                        |
|                              |                   |                          | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                                                                     |
| PIO1_4/AD5/<br>CT32B1_MAT3/  | 40 <u>[5]</u>     | no                       | I/O  | I; PU                 | <b>PIO1_4</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                                                                                                   |
| WAKEUP                       |                   |                          | I    | -                     | AD5 — A/D converter, input 5.                                                                                                                                                                                                                        |
|                              |                   |                          | 0    | -                     | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                                                                                                                                                                                     |
|                              |                   |                          | I    | -                     | <b>WAKEUP</b> — Deep power-down mode wake-up pin with 20 ns glitch filter. This pin must be pulled HIGH externally to enter Deep power-down mode and pulled LOW to exit Deep power-down mode. A LOW-going pulse as short as 50 ns wakes up the part. |
| PIO1_5/RTS/                  | 45 <u>[3]</u>     | no                       | I/O  | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                                                                                                                                                                                   |
| CT32B0_CAP0                  |                   |                          | 0    | -                     | RTS — Request To Send output for UART.                                                                                                                                                                                                               |
|                              |                   |                          | I    | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                                                                                                                                                    |
| PIO1_6/RXD/                  | 46 <sup>[3]</sup> | no                       | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                                                                                                                                                                                   |
| CT32B0_MAT0                  |                   |                          | I    | -                     | RXD — Receiver input for UART.                                                                                                                                                                                                                       |
|                              |                   |                          | 0    | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                                                                     |

Table 4. LPC11C22/C24 pin description table

| Symbol                        | Pin                      | Start<br>logic<br>inputs | Туре | Reset<br>state | Description                                                                                                                                                                                                                                                |
|-------------------------------|--------------------------|--------------------------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 4 <u>[3]</u>             | yes                      | I/O  | I; PU          | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the flash ISP command handler via UART (if PIO0_3 is HIGH) or via C_CAN (if PIO0_3 is LOW).                                                          |
|                               |                          |                          | 0    | -              | CLKOUT — Clockout pin.                                                                                                                                                                                                                                     |
|                               |                          |                          | 0    | -              | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                           |
| PIO0_2/SSEL0/                 | 10[3]                    | yes                      | I/O  | I; PU          | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                         |
| CT16B0_CAP0                   |                          |                          | I/O  | -              | SSEL0 — Slave Select for SPI0.                                                                                                                                                                                                                             |
|                               |                          |                          | I    | -              | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                          |
| PIO0_3                        | 14 <u><sup>[3]</sup></u> | yes                      | I/O  | I; PU          | PIO0_3 — General purpose digital input/output pin. This pin is monitored during reset: Together with a LOW level on pin PIO0_1, a LOW level starts the flash ISP command handler via C_CAN and a HIGH level starts the flash ISP command handler via UART. |
| PIO0_4/SCL                    | 15 <u>[4]</u>            | yes                      | I/O  | I; IA          | PIO0_4 — General purpose digital input/output pin (open-drain).                                                                                                                                                                                            |
|                               |                          |                          | I/O  | -              | <b>SCL</b> — $I^2C$ -bus, open-drain clock input/output. High-current sink only if $I^2C$ Fast-mode Plus is selected in the I/O configuration register.                                                                                                    |
| PIO0_5/SDA                    | 16 <sup>[4]</sup>        | yes                      | I/O  | I; IA          | PIO0_5 — General purpose digital input/output pin (open-drain).                                                                                                                                                                                            |
|                               |                          |                          | I/O  | -              | <b>SDA</b> — $I^2$ C-bus, open-drain data input/output. High-current sink only if $I^2$ C Fast-mode Plus is selected in the I/O configuration register.                                                                                                    |
| PIO0_6/SCK0                   | 23[3]                    | yes                      | I/O  | I; PU          | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                                         |
|                               |                          |                          | I/O  | -              | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                              |
| PIO0_7/CTS                    | 24 <sup>[3]</sup>        | yes                      | I/O  | I; PU          | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver).                                                                                                                                                                     |
|                               |                          |                          | I    | -              | CTS — Clear To Send input for UART.                                                                                                                                                                                                                        |
| PIO0_8/MISO0/                 | 27 <u>[3]</u>            | yes                      | I/O  | I; PU          | PIO0_8 — General purpose digital input/output pin.                                                                                                                                                                                                         |
| CT16B0_MAT0                   |                          |                          | I/O  | -              | MISO0 — Master In Slave Out for SPI0.                                                                                                                                                                                                                      |
|                               |                          |                          | 0    | -              | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                                                                                           |
| PIO0_9/MOSI0/                 | 28[3]                    | yes                      | I/O  | I; PU          | PIO0_9 — General purpose digital input/output pin.                                                                                                                                                                                                         |
| CT16B0_MAT1                   |                          |                          | I/O  | -              | MOSI0 — Master Out Slave In for SPI0.                                                                                                                                                                                                                      |
|                               |                          |                          | 0    | -              | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                                                                                           |
| SWCLK/PIO0_10/                | 29[3]                    | yes                      | I    | I; PU          | SWCLK — Serial wire clock.                                                                                                                                                                                                                                 |
| SCK0/<br>CT16B0_MAT2          |                          |                          | I/O  | -              | PIO0_10 — General purpose digital input/output pin.                                                                                                                                                                                                        |
| CTT0B0_WAT2                   |                          |                          | I/O  | -              | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                              |
|                               |                          |                          | 0    | -              | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                                                           |
| R/PIO0_11/<br>AD0/            | 32[5]                    | yes                      | -    | I; PU          | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                            |
| CT32B0_MAT3                   |                          |                          | I/O  | -              | PIO0_11 — General purpose digital input/output pin.                                                                                                                                                                                                        |
|                               |                          |                          | I    | -              | AD0 — A/D converter, input 0.                                                                                                                                                                                                                              |
|                               |                          |                          | 0    | -              | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                                                                                                                                                           |
| PIO1_0 to PIO1_11             |                          |                          |      |                | <b>Port 1</b> — Port 1 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 1 pins depends on the function selected through the IOCONFIG register block.                                               |

Table 4. LPC11C22/C24 pin description table

|                 |              | •                        | •    |             |                                                                                                                   |
|-----------------|--------------|--------------------------|------|-------------|-------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin          | Start<br>logic<br>inputs | Туре | Reset state | Description                                                                                                       |
| GND             | 21           | -                        | -    | -           | Ground for CAN transceiver.                                                                                       |
| $V_{DD}$        | 8; 44        | -                        | I    | -           | Supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage. |
| XTALIN          | 6 <u>[7]</u> | -                        | I    | -           | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.       |
| XTALOUT         | 7 <u>[7]</u> | -                        | 0    | -           | Output from the oscillator amplifier.                                                                             |
| V <sub>SS</sub> | 5; 41        | -                        | I    | -           | Ground.                                                                                                           |

- [1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level); IA = inactive, no pull-up/down enabled.
- [2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See Figure 27 for the reset pad configuration.
- [3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 26).
- [4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus.
- [5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see Figure 26).
- [6] 5 V tolerant digital I/O pad without pull-up/pull-down resistors.
- [7] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.



# 7.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.5.1 Features

- Controls system exceptions and peripheral interrupts.
- In the LPC11Cx2/Cx4, the NVIC supports 32 vectored interrupts including 13 inputs to the start logic from individual GPIO pins.

#### 7.11.2.6 Time-out function

A 'TXD dominant time-out' timer is started when the CAN\_TXD signal of the C\_CAN controller is set LOW. If the LOW state on the CAN\_TXD signal persists for longer than  $t_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when the CAN\_TXD signal is set HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of 40 kbit/s.

#### 7.12 10-bit ADC

The LPC11Cx2/Cx4 contains one ADC. The ADC is a single 10-bit successive approximation ADC with eight channels.

#### 7.12.1 Features

- 10-bit successive approximation ADC.
- Input multiplexing among 8 pins.
- Power-down mode.
- Measurement range 0 V to V<sub>DD</sub>.
- 10-bit conversion time ≥ 2.44 µs (up to 400 kSamples/s).
- Burst conversion mode for single or multiple inputs.
- Optional conversion on transition of input pin or timer match signal.
- Individual result registers for each ADC channel to reduce interrupt overhead.

# 7.13 General purpose external event counter/timers

The LPC11Cx2/Cx4 includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.13.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- One capture channel per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.

- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

# 7.14 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

# 7.15 Watchdog timer

The purpose of the watchdog is to reset the microcontroller within a selectable time period.

### 7.15.1 Features

- Internally resets chip if not periodically reloaded.
- Debug mode.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the Internal RC oscillator (IRC), the Watchdog oscillator, or the main clock. This gives a wide range of potential timing choices of Watchdog operation under different power reduction conditions. It also provides the ability to run the WDT from an entirely internal source that is not dependent on an external crystal and its associated components and wiring for increased reliability.

# 7.16 Clocking and power control

### 7.16.1 Crystal oscillators

The LPC11Cx2/Cx4 include three independent oscillators. These are the system oscillator, the Internal RC oscillator (IRC), and the Watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC11Cx2/Cx4 will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 5 for an overview of the LPC11Cx2/Cx4 clock generation.

**Table 6. Static characteristics** ...continued  $T_{amb} = -40$  °C to +85 °C, unless otherwise specified.

| Symbol                   | Parameter                              | Conditions                                                                                                                            |      | Min                | Typ <u><sup>[1]</sup></u> | Max         | Unit |
|--------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|---------------------------|-------------|------|
| V <sub>OL</sub>          | LOW-level output voltage               | $2.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V};$<br>$\text{I}_{OL} = 4 \text{ mA}$                                                |      | -                  | -                         | 0.4         | V    |
|                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V};$<br>$\text{I}_{OL} = 3 \text{ mA}$                                                  |      | -                  | -                         | 0.4         | V    |
| I <sub>OH</sub>          | HIGH-level output current              | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.5 V \le V_{DD} \le 3.6 V                                                                      |      | 20                 | -                         | -           | mA   |
|                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.5 \text{ V}$                                                                                     |      | 12                 | -                         | -           | mA   |
| I <sub>OL</sub>          | LOW-level output current               | $V_{OL} = 0.4 \text{ V}$<br>2.0 V \le V_{DD} \le 3.6 V                                                                                |      | 4                  | -                         | -           | mA   |
|                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                                                                     |      | 3                  | -                         | -           | mA   |
| I <sub>OLS</sub>         | LOW-level short-circuit output current | $V_{OL} = V_{DD}$                                                                                                                     | [13] | -                  | -                         | 50          | mA   |
| I <sub>pd</sub>          | pull-down current                      | V <sub>I</sub> = 5 V                                                                                                                  |      | 10                 | 50                        | 150         | μΑ   |
| I <sub>pu</sub>          | pull-up current                        | $V_{I} = 0 \text{ V}$<br>2.0 V \le V_{DD} \le 3.6 V                                                                                   |      | -15                | -50                       | -85         | μА   |
|                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                                                                     |      | -10                | -50                       | -85         | μА   |
|                          |                                        | V <sub>DD</sub> < V <sub>I</sub> < 5 V                                                                                                |      | 0                  | 0                         | 0           | μΑ   |
| I <sup>2</sup> C-bus pir | ns (PIO0_4 and PIO0_5)                 |                                                                                                                                       |      |                    |                           |             |      |
| $V_{IH}$                 | HIGH-level input voltage               |                                                                                                                                       |      | 0.7V <sub>DD</sub> | -                         | -           | V    |
| V <sub>IL</sub>          | LOW-level input voltage                |                                                                                                                                       |      | -                  | -                         | $0.3V_{DD}$ | V    |
| V <sub>hys</sub>         | hysteresis voltage                     |                                                                                                                                       |      | -                  | 0.05V <sub>DD</sub>       | -           | V    |
| I <sub>OL</sub>          | LOW-level output current               | $V_{OL} = 0.4 \text{ V}; I^2\text{C-bus}$<br>pins configured as<br>standard mode pins<br>$2.0 \text{ V} \le V_{DD} \le 3.6 \text{ V}$ |      | 3.5                | -                         | -           | mA   |
|                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                                                                     |      | 3                  | -                         | -           |      |
| I <sub>OL</sub>          | LOW-level output current               | V <sub>OL</sub> = 0.4 V; I <sup>2</sup> C-bus<br>pins configured as<br>Fast-mode Plus pins                                            |      | 20                 | -                         | -           | mA   |
|                          |                                        | $2.0~V \leq V_{DD}~\leq 3.6~V$                                                                                                        |      |                    |                           |             |      |
|                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                                                                     |      | 16                 | -                         | -           |      |
| ILI                      | input leakage current                  | $V_I = V_{DD}$                                                                                                                        | [14] | -                  | 2                         | 4           | μΑ   |
|                          |                                        | V <sub>I</sub> = 5 V                                                                                                                  |      | -                  | 10                        | 22          | μΑ   |
| Oscillator               | pins                                   |                                                                                                                                       |      |                    |                           |             |      |
| $V_{i(xtal)}$            | crystal input voltage                  |                                                                                                                                       |      | -0.5               | 1.8                       | 1.95        | V    |
| V <sub>o(xtal)</sub>     | crystal output voltage                 |                                                                                                                                       |      | -0.5               | 1.8                       | 1.95        | V    |

<sup>[1]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

<sup>[2]</sup>  $T_{amb} = 25 \, ^{\circ}C$ .

<sup>[3]</sup> I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled.

<sup>[4]</sup> IRC enabled; system oscillator disabled; system PLL disabled.



Conditions:  $V_{DD} = 3.3 \text{ V}$ ; sleep mode entered from flash; all peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL = 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled; pin CAN\_RXD pulled LOW externally.

- (1) System oscillator and system PLL disabled; IRC enabled.
- (2) System oscillator and system PLL enabled; IRC disabled.

Fig 9. Sleep mode: Typical supply current  $I_{DD}$  versus temperature for different system clock frequencies



Conditions: BOD disabled; all oscillators and analog blocks disabled in the PDSLEEPCFG register (PDSLEEPCFG = 0x0000 18FF); pin CAN\_RXD pulled LOW externally.

Fig 10. Deep-sleep mode: Typical supply current  $I_{DD}$  versus temperature for different supply voltages  $V_{DD}$ 



Fig 14. Typical LOW-level output current  $I_{OL}$  versus LOW-level output voltage  $V_{OL}$ 



Fig 15. Typical HIGH-level output voltage  $V_{\text{OH}}$  versus HIGH-level output source current  $I_{OH}$ 

## 10.3 External clock

Table 14. Dynamic characteristic: external clock  $T_{amb} = -40 \, ^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ;  $V_{DD}$  over specified ranges.[1]

|                      |                      | . •        |                                |        |      |      |
|----------------------|----------------------|------------|--------------------------------|--------|------|------|
| Symbol               | Parameter            | Conditions | Min                            | Typ[2] | Max  | Unit |
| $f_{\text{osc}}$     | oscillator frequency |            | 1                              | -      | 25   | MHz  |
| T <sub>cy(clk)</sub> | clock cycle time     |            | 40                             | -      | 1000 | ns   |
| t <sub>CHCX</sub>    | clock HIGH time      |            | $T_{\text{cy(clk)}}\times 0.4$ | -      | -    | ns   |
| t <sub>CLCX</sub>    | clock LOW time       |            | $T_{\text{cy(clk)}}\times 0.4$ | -      | -    | ns   |
| t <sub>CLCH</sub>    | clock rise time      |            | -                              | -      | 5    | ns   |
| t <sub>CHCL</sub>    | clock fall time      |            | -                              | -      | 5    | ns   |
|                      |                      |            |                                |        |      |      |

- [1] Parameters are valid over operating temperature range unless otherwise specified.
- [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



# 10.5 I/O pins

Table 17. Dynamic characteristic: I/O pins  $^{[1]}$   $T_{amb} = -40$  °C to +85 °C; 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V.

| Symbol         | Parameter | Conditions                     | Min | Тур | Max | Unit |
|----------------|-----------|--------------------------------|-----|-----|-----|------|
| t <sub>r</sub> | rise time | pin<br>configured as<br>output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin<br>configured as<br>output | 2.5 | -   | 5.0 | ns   |

<sup>[1]</sup> Applies to standard port pins and  $\overline{\mathsf{RESET}}$  pin.

# 10.6 I2C-bus

Table 18. Dynamic characteristic: I<sup>2</sup>C-bus pins[1]

| T    | = -40 | 00 40 | . 05 | 00 [2]        |
|------|-------|-------|------|---------------|
| Lamb | = -40 | ~C 10 | +80  | <u>رحا</u> .گ |

| Symbol              | Parameter      |              | Conditions                  | Min                   | Max | Unit |
|---------------------|----------------|--------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock      |              | Standard-mode               | 0                     | 100 | kHz  |
|                     | frequency      |              | Fast-mode                   | 0                     | 400 | kHz  |
|                     |                |              | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub>      | fall time      | [4][5][6][7] | of both SDA and SCL signals | -                     | 300 | ns   |
|                     |                |              | Standard-mode               |                       |     |      |
|                     |                |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                     |                |              | Fast-mode Plus              | -                     | 120 | ns   |
| $t_{LOW}$           | LOW period of  |              | Standard-mode               | 4.7                   | -   | μS   |
|                     | the SCL clock  |              | Fast-mode                   | 1.3                   | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0.5                   | -   | μS   |
| t <sub>HIGH</sub>   | HIGH period of |              | Standard-mode               | 4.0                   | -   | μS   |
|                     | the SCL clock  |              | Fast-mode                   | 0.6                   | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0.26                  | -   | μS   |
| t <sub>HD;DAT</sub> | data hold time | [3][4][8]    | Standard-mode               | 0                     | -   | μS   |
|                     |                |              | Fast-mode                   | 0                     | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0                     | -   | μS   |
| t <sub>SU;DAT</sub> | data set-up    | [9][10]      | Standard-mode               | 250                   | -   | ns   |
|                     | time           |              | Fast-mode                   | 100                   | -   | ns   |
|                     |                |              | Fast-mode Plus              | 50                    | -   | ns   |

<sup>[1]</sup> See the I<sup>2</sup>C-bus specification *UM10204* for details.

<sup>[2]</sup> Parameters are valid over operating temperature range unless otherwise specified.

<sup>[3]</sup> tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.

<sup>[4]</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.

<sup>[5]</sup>  $C_b = \text{total capacitance of one bus line in pF.}$ 

- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement t<sub>SU;DAT</sub> = 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r(max)</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



### 10.7 SPI interfaces

Table 19. Dynamic characteristics of SPI pins in SPI mode

| Symbol                | Parameter              | Conditions                                        |           | Min                                 | Тур | Max | Unit                                |
|-----------------------|------------------------|---------------------------------------------------|-----------|-------------------------------------|-----|-----|-------------------------------------|
| SPI maste             | er (in SPI mode)       |                                                   |           |                                     |     |     |                                     |
| T <sub>cy(clk)</sub>  | clock cycle time       | full-duplex mode                                  | [1]       | 50                                  | -   | -   | ns                                  |
|                       |                        | when only transmitting                            | [1]       | 40                                  |     |     | ns                                  |
| t <sub>DS</sub>       | data set-up time       | in SPI mode                                       | [2]       | 15                                  | -   | -   | ns                                  |
|                       |                        | $2.4~V \leq V_{DD} \leq 3.6~V$                    |           |                                     |     |     |                                     |
|                       |                        | $2.0 \text{ V} \le \text{V}_{DD} < 2.4 \text{ V}$ | [2]       | 20                                  |     |     | ns                                  |
|                       |                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$ | [2]       | 24                                  | -   | -   | ns                                  |
| t <sub>DH</sub>       | data hold time         | in SPI mode                                       | [2]       | 0                                   | -   | -   | ns                                  |
| $t_{V(Q)}$            | data output valid time | in SPI mode                                       | [2]       | -                                   | -   | 10  | ns                                  |
| t <sub>h(Q)</sub>     | data output hold time  | in SPI mode                                       | [2]       | 0                                   | -   | -   | ns                                  |
| SPI slave             | (in SPI mode)          |                                                   |           |                                     |     |     |                                     |
| T <sub>cy(PCLK)</sub> | PCLK cycle time        |                                                   |           | 20                                  | -   | -   | ns                                  |
| LPC11CX2_CX4          |                        | All information provided in th                    | is docume | nt is subject to legal disclaimers. |     |     | © NXP B.V. 2016. All rights reserve |



Fig 25. Oscillator modes and models: oscillation mode of operation and external crystal model used for C<sub>X1</sub>/C<sub>X2</sub> evaluation

Table 20. Recommended values for  $C_{X1}/C_{X2}$  in oscillation mode (crystal and external components parameters) low frequency mode

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------|
| 1 MHz - 5 MHz                                      | 10 pF                                   | < 300 Ω                                          | 18 pF, 18 pF                                               |
|                                                    | 20 pF                                   | < 300 Ω                                          | 39 pF, 39 pF                                               |
|                                                    | 30 pF                                   | < 300 Ω                                          | 57 pF, 57 pF                                               |
| 5 MHz - 10 MHz                                     | 10 pF                                   | < 300 Ω                                          | 18 pF, 18 pF                                               |
|                                                    | 20 pF                                   | < 200 Ω                                          | 39 pF, 39 pF                                               |
|                                                    | 30 pF                                   | < 100 Ω                                          | 57 pF, 57 pF                                               |
| 10 MHz - 15 MHz                                    | 10 pF                                   | < 160 Ω                                          | 18 pF, 18 pF                                               |
|                                                    | 20 pF                                   | < 60 Ω                                           | 39 pF, 39 pF                                               |
| 15 MHz - 20 MHz                                    | 10 pF                                   | < 80 Ω                                           | 18 pF, 18 pF                                               |

Table 21. Recommended values for  $C_{\chi_1}/C_{\chi_2}$  in oscillation mode (crystal and external components parameters) high frequency mode

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------|
| 15 MHz - 20 MHz                                    | 10 pF                                   | < 180 Ω                                          | 18 pF, 18 pF                                               |
|                                                    | 20 pF                                   | < 100 Ω                                          | 39 pF, 39 pF                                               |
| 20 MHz - 25 MHz                                    | 10 pF                                   | < 160 Ω                                          | 18 pF, 18 pF                                               |
|                                                    | 20 pF                                   | < 80 Ω                                           | 39 pF, 39 pF                                               |

# 11.3 XTAL Printed Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ ,  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in

# 14. Abbreviations

Table 22. Abbreviations

| Acronym | Description                                 |
|---------|---------------------------------------------|
| ADC     | Analog-to-Digital Converter                 |
| AHB     | Advanced High-performance Bus               |
| APB     | Advanced Peripheral Bus                     |
| API     | Application Programming Interface           |
| BOD     | BrownOut Detection                          |
| CAN     | Controller Area Network                     |
| GPIO    | General Purpose Input/Output                |
| PLL     | Phase-Locked Loop                           |
| RC      | Resistor-Capacitor                          |
| SDO     | Service Data Object                         |
| SPI     | Serial Peripheral Interface                 |
| SSI     | Serial Synchronous Interface                |
| SSP     | Synchronous Serial Port                     |
| UART    | Universal Asynchronous Receiver/Transmitter |
|         |                                             |

Table 23. Revision history ... continued

| Document ID      | Release date Data sheet status Change notice Supersedes                                                                                             |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Modifications:   | Parts LPC11C22 and LPC11C24 added.                                                                                                                  |  |  |  |  |
|                  | <ul> <li>Pin description for parts LPC11C22 and LPC11C24 added (Table 4).</li> </ul>                                                                |  |  |  |  |
|                  | <ul> <li>Static characteristics for CAN transceiver added (Table 8).</li> </ul>                                                                     |  |  |  |  |
|                  | <ul> <li>Description of high-speed, on-chip CAN transceiver added (LPC11C22/C24). See<br/>Section 7.11.2.</li> </ul>                                |  |  |  |  |
|                  | <ul> <li>Application diagram for connecting the C_CAN to an external transceiver added<br/>(Section 11.6).</li> </ul>                               |  |  |  |  |
|                  | <ul> <li>Application diagram for high-speed, on-chip CAN transceiver added (Section 11.7).</li> </ul>                                               |  |  |  |  |
|                  | <ul> <li>Typical value for parameter N<sub>endu</sub> added in Table 12 "Flash characteristics".</li> </ul>                                         |  |  |  |  |
|                  | <ul> <li>Description of RESET and WAKEKUP pins updated in Table 3.</li> </ul>                                                                       |  |  |  |  |
|                  | <ul> <li>PLL output frequency limited to &lt; 100 MHz in Section 7.16.2 "System PLL".</li> </ul>                                                    |  |  |  |  |
|                  | <ul> <li>Parameter V<sub>hys</sub> for I<sup>2</sup>C bus pins: typical value corrected V<sub>hys</sub> = 0.05V<sub>DD</sub> in Table 6.</li> </ul> |  |  |  |  |
| LPC11C12_C14 v.1 | 20100921 Product data sheet                                                                                                                         |  |  |  |  |

# 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

# 18. Contents

| 1        | General description                           | . 1 | 7.16.1.3 | Watchdog oscillator                        | 24              |
|----------|-----------------------------------------------|-----|----------|--------------------------------------------|-----------------|
| 2        | Features and benefits                         | . 1 | 7.16.2   | System PLL                                 | 24              |
| 3        | Applications                                  |     | 7.16.3   | Clock output                               | 24              |
| 4        | Ordering information                          |     | 7.16.4   | Wake-up process                            | 24              |
|          |                                               |     | 7.16.5   | Power control                              | 24              |
| 4.1      | Ordering options                              |     | 7.16.5.1 | 1                                          |                 |
| 5        | Block diagram                                 |     | 7.16.5.2 | p                                          |                 |
| 6        | Pinning information                           | . 5 | 7.16.5.3 | • •                                        |                 |
| 6.1      | Pinning                                       | . 5 | 7.17     | System control                             |                 |
| 6.2      | Pin description                               | . 7 | 7.17.1   | Start logic                                |                 |
| 7        | Functional description                        | 15  | 7.17.2   | Reset                                      |                 |
| 7.1      | ARM Cortex-M0 processor                       | 15  | 7.17.3   | Brownout detection                         |                 |
| 7.2      | On-chip flash program memory                  |     | 7.17.4   | Code security (Code Read Protection - CRP) |                 |
| 7.3      | On-chip SRAM                                  |     | 7.17.5   | Bootloader                                 |                 |
| 7.4      | Memory map                                    |     | 7.17.6   | APB interface                              |                 |
| 7.5      | Nested Vectored Interrupt Controller (NVIC) . | 16  | 7.17.7   | AHBLite                                    |                 |
| 7.5.1    | Features                                      |     | 7.17.8   | External interrupt inputs                  |                 |
| 7.5.2    | Interrupt sources                             | 17  | 7.18     | Emulation and debugging                    |                 |
| 7.6      | IOCONFIG block                                | 17  | 8        | Limiting values                            | 28              |
| 7.7      | Fast general purpose parallel I/O             | 17  | 9        | Static characteristics                     | 29              |
| 7.7.1    | Features                                      | 17  | 9.1      | ADC characteristics                        | 32              |
| 7.8      | UART                                          | 18  | 9.2      | C_CAN on-chip, high-speed transceiver      |                 |
| 7.8.1    | Features                                      |     |          | characteristics                            | 34              |
| 7.9      | SPI serial I/O controller                     | 18  | 9.3      | BOD static characteristics                 | 36              |
| 7.9.1    | Features                                      |     | 9.4      | Power consumption                          | 36              |
| 7.10     | I <sup>2</sup> C-bus serial I/O controller    | 18  | 9.5      | Peripheral power consumption               | 40              |
| 7.10.1   | Features                                      |     | 9.6      | Electrical pin characteristics             | 41              |
| 7.11     | C_CAN controller                              | 19  | 10       | Dynamic characteristics                    | 44              |
| 7.11.1   | Features                                      |     | 10.1     | Power-up ramp conditions                   |                 |
| 7.11.2   | On-chip, high-speed CAN transceiver           |     | 10.2     | Flash memory                               |                 |
| 7.11.2.1 |                                               |     | 10.3     | External clock                             |                 |
| 7.11.2.2 |                                               |     | 10.4     | Internal oscillators                       |                 |
| 7.11.2.3 |                                               |     | 10.5     | I/O pins                                   |                 |
| 7.11.2.4 | 3 1 3 1                                       |     | 10.6     | I <sup>2</sup> C-bus                       |                 |
| 7.11.2.5 |                                               |     | 10.7     | SPI interfaces                             |                 |
| 7.11.2.6 |                                               |     | 11       | Application information                    |                 |
| 7.12     | 10-bit ADC                                    |     | 11.1     | ADC usage notes                            |                 |
| 7.12.1   | Features                                      | 21  | 11.2     | XTAL input                                 |                 |
| 7.13     | General purpose external event                |     | 11.3     | XTAL Printed Circuit Board (PCB) layout    | J 1             |
|          | counter/timers                                |     | 11.5     | guidelines                                 | 52              |
| 7.13.1   | Features                                      |     | 11.4     | Standard I/O pad configuration             | 53              |
| 7.14     | System tick timer                             |     | 11.5     | Reset pad configuration                    |                 |
| 7.15     | Watchdog timer                                |     | 11.6     | C_CAN with external transceiver            | 0-1             |
| 7.15.1   | Features                                      |     | 11.0     | (LPC11C12/C14 only)                        | 54              |
| 7.16     | Clocking and power control                    |     | 11.7     | C_CAN with on-chip, high-speed transceiver | J- <del>1</del> |
| 7.16.1   | Crystal oscillators                           |     |          | (LPC11C22/C24 only)                        | 55              |
| 7.16.1.1 |                                               |     | 12       | Package outline                            |                 |
| 7 16 1 2 | System oscillator                             | 23  | 14       | rackaye cullile                            | JU              |

continued >>