



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB                  |
| Peripherals                | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT                             |
| Number of I/O              | 51                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 16K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 16x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | -                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f102rbt6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## List of figures

| Figure 1.  | STM32F102T8 medium-density USB access line block diagram                                            | . 10 |
|------------|-----------------------------------------------------------------------------------------------------|------|
| Figure 2.  | Clock tree                                                                                          | . 11 |
| Figure 3.  | STM32F102xx medium-density USB access line LQFP48 pinout                                            | . 19 |
| Figure 4.  | STM32F102xx medium-density USB access line LQFP64 pinout                                            | . 19 |
| Figure 5.  | Memory map                                                                                          | . 23 |
| Figure 6.  | Pin loading conditions                                                                              | . 25 |
| Figure 7.  | Pin input voltage                                                                                   | . 25 |
| Figure 8.  | Power supply scheme.                                                                                | . 25 |
| Figure 9.  | Current consumption measurement scheme                                                              | . 26 |
| Figure 10. | Typical current consumption in Run mode versus temperature (at 3.6 V) -                             |      |
| U U        | code with data processing running from RAM, peripherals enabled.                                    | . 32 |
| Figure 11. | Typical current consumption in Run mode versus temperature (at 3.6 V) -                             |      |
| 0          | code with data processing running from RAM, peripherals disabled                                    | . 32 |
| Figure 12. | Typical current consumption on $V_{PAT}$ with RTC on versus temperature at different                |      |
|            |                                                                                                     | 34   |
| Figure 13  | Typical current consumption in Stop mode with regulator in Run mode versus                          |      |
| rigare re. | temperature at $V_{DD}$ = 3.3 V and 3.6 V                                                           | 34   |
| Figure 14  | Typical current consumption in Stop mode with regulator in Low-power mode versus                    | . 04 |
| riguie 14. | temperature at $V_{pp} = 3.3 V$ and $3.6 V$                                                         | 35   |
| Eiguro 15  | Typical current consumption in Standby mode vorsus topporature at $V_{} = 3.3 V$ and                | . 55 |
| Figure 15. | $r_{\text{DD}}$ = 3.5 V and $r_{\text{DD}}$ = 3.5 V and $r_{\text{DD}}$ = 3.5 V and $r_{\text{DD}}$ | 25   |
| Figure 16  | J.O V                                                                                               | . 30 |
| Figure 10. |                                                                                                     | . 40 |
| Figure 17. |                                                                                                     | . 41 |
| Figure 18. | Typical application with a 0.0 700 kHz crystal.                                                     | . 43 |
| Figure 19. |                                                                                                     | . 44 |
| Figure 20. | Standard I/O input characteristics - CMOS port                                                      | . 51 |
| Figure 21. | Standard I/O input characteristics - I IL port                                                      | . 51 |
| Figure 22. | 5 V tolerant I/O input characteristics - CMOS port                                                  | . 52 |
| Figure 23. | 5 V tolerant I/O input characteristics - TTL port                                                   | . 52 |
| Figure 24. | I/O AC characteristics definition                                                                   | . 55 |
| Figure 25. | Recommended NRST pin protection                                                                     | . 56 |
| Figure 26. | I <sup>2</sup> C bus AC waveforms and measurement circuit <sup>(1)</sup>                            | . 59 |
| Figure 27. | SPI timing diagram - slave mode and CPHA=0                                                          | . 61 |
| Figure 28. | SPI timing diagram - slave mode and CPHA=1 <sup>(1)</sup>                                           | . 61 |
| Figure 29. | SPI timing diagram - master mode <sup>(1)</sup>                                                     | . 62 |
| Figure 30. | USB timings: definition of data signal rise and fall time                                           | . 63 |
| Figure 31. | ADC accuracy characteristics                                                                        | . 66 |
| Figure 32. | Typical connection diagram using the ADC                                                            | . 66 |
| Figure 33. | Power supply and reference decoupling.                                                              | . 67 |
| Figure 34. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline                                   | . 68 |
| Figure 35. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package                                           |      |
| 0          | recommended footprint                                                                               | . 69 |
| Figure 36. | LQFP64 marking example (package top view)                                                           | . 70 |
| Figure 37. | LQFP48 - 48-pin, 7 x 7 mm low-profile guad flat package outline                                     | . 71 |
| Figure 38. | LQFP48 - 48-pin, 7 x 7 mm low-profile guad flat package                                             |      |
| 0          | recommended footprint                                                                               | . 73 |
| Figure 39  | LQFP48 marking example (package top view).                                                          | . 73 |
| Figure 40  | LQFP64 $P_{D}$ max vs. $T_{A}$                                                                      | . 75 |
| 0          |                                                                                                     | -    |

DocID15056 Rev 6



## 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of STM32F102x8 and STM32F102xB medium-density USB access line microcontrollers. For more details on the whole STMicroelectronics STM32F102xx family. please refer to *Section 2.2: Full compatibility throughout the family*.

The medium-density STM32F102xx datasheet should be read in conjunction with the low-, medium- and high-density STM32F10xxx reference manual.

For information on programming, erasing and protection of the internal Flash memory please refer to the *STM32F10xxx Flash programming manual*.

The reference and Flash programming manuals are both available from the STMicroelectronics website *www.st.com*.

For information on the Cortex<sup>®</sup>-M3 core please refer to the Cortex<sup>®</sup>-M3 Technical Reference Manual, available from the ARM<sup>®</sup> website.







### 2 Description

The STM32F102xx medium-density USB access line incorporates the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit RISC core operating at a 48 MHz frequency, high-speed embedded memories (Flash memory of 64 or 128 Kbytes and SRAM of 10 or 16 Kbytes), and an extensive range of enhanced peripherals and I/Os connected to two APB buses. All devices offer standard communication interfaces (two I<sup>2</sup>Cs, two SPIs, one USB and three USARTs), one 12-bit ADC and three general-purpose 16-bit timers.

The STM32F102xx family operates in the -40 to +85 °C temperature range, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F102xx medium-density USB access line is delivered in the LQFP48 7  $\times$  7 mm and LQFP64 10  $\times$  10 mm packages.

The STM32F102xx medium-density USB access line microcontrollers are suitable for a wide range of applications.

- Application control and user interface
- Medical and handheld equipment
- PC peripherals, gaming and GPS platforms
- Industrial applications: PLC, inverters, printers, and scanners
- Alarm systems, Video intercom, and HVAC

Figure 1 shows the general block diagram of the device family.



### 2.1 Device overview

| Peri                                  | pheral           | STM32F102Cx                                                                                                            |    | STM32F102Rx      |                        |  |
|---------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------|----|------------------|------------------------|--|
| Flash - Kbytes                        | Flash - Kbytes   |                                                                                                                        |    | 64               | 128                    |  |
| SRAM - Kbytes                         | 10               | 16                                                                                                                     | 10 | 16               |                        |  |
| Timers                                | General-purpose  | 3                                                                                                                      | 3  | 3                | 3                      |  |
|                                       | SPI              | 2                                                                                                                      | 2  | 2                | 2                      |  |
| Communication                         | l <sup>2</sup> C | 2                                                                                                                      | 2  | 2                | 2                      |  |
| interfaces                            | USART            | 3                                                                                                                      | 3  | 3                | 3                      |  |
|                                       | USB              | 1                                                                                                                      | 1  | 1                | 1                      |  |
| 12-bit synchronized number of channel | d ADC<br>s       | 1<br>10 channels                                                                                                       |    | 1<br>16 channels |                        |  |
| GPIOs                                 |                  | 37 51                                                                                                                  |    | 1                |                        |  |
| CPU frequency                         |                  | 48 MHz                                                                                                                 |    |                  |                        |  |
| Operating voltage                     |                  | 2.0 to 3.6 V                                                                                                           |    |                  |                        |  |
| Operating temperatures                |                  | Ambient temperature: -40 to +85 °C (see <i>Table 8</i> )<br>Junction temperature: -40 to +105 °C (see <i>Table 8</i> ) |    |                  | Table 8)<br>e Table 8) |  |
| Packages                              |                  | LQFP48 LQFP64                                                                                                          |    |                  | P64                    |  |

# Table 2. STM32F102x8 and STM32F102xB medium-density USB access line features and peripheral counts





Figure 1. STM32F102T8 medium-density USB access line block diagram

1. AF = alternate function on I/O port pin.

2.  $T_A = -40$  °C to +85 °C (junction temperature up to 105 °C).



#### Universal synchronous/asynchronous receiver transmitter (USART)

The available USART interfaces communicate at up to 2.25 Mbit/s. They provide hardware management of the CTS and RTS signals, support IrDA SIR ENDEC, are ISO 7816 compliant and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller.

#### Serial peripheral interface (SPI)

Two SPIs are able to communicate up to 12 Mbit/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes.

Both SPIs can be served by the DMA controller.

#### Universal serial bus (USB)

The STM32F102xx medium-density USB access line embeds an USB device peripheral compatible with the USB Full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator).

#### GPIOs (general-purpose inputs/outputs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable.

The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

#### ADC (analog to digital converter)

The 12-bit analog to digital converter has up to 16 external channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller.

An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

#### **Temperature sensor**

The temperature sensor has to generate a a voltage that varies linearly with temperature. The conversion range is between 2 V <  $V_{DDA}$  < 3.6 V. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value.

#### Serial wire JTAG debug port (SWJ-DP)

The ARM<sup>®</sup> SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.



| Pi     | ns     |                                |                     | (2)         |                                                  | Alternate functio                                             | ns <sup>(3) (4)</sup> |
|--------|--------|--------------------------------|---------------------|-------------|--------------------------------------------------|---------------------------------------------------------------|-----------------------|
| LQFP48 | LQFP64 | Pin name                       | Type <sup>(1)</sup> | I / O level | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                       | Remap                 |
| 1      | 1      | V <sub>BAT</sub>               | S                   | -           | V <sub>BAT</sub>                                 | -                                                             | -                     |
| 2      | 2      | PC13-TAMPER-RTC <sup>(5)</sup> | I/O                 | -           | PC13 <sup>(6)</sup>                              | TAMPER-RTC                                                    | -                     |
| 3      | 3      | PC14-OSC32_IN <sup>(5)</sup>   | I/O                 | -           | PC14 <sup>(6)</sup>                              | OSC32_IN                                                      | -                     |
| 4      | 4      | PC15-OSC32_OUT <sup>(5)</sup>  | I/O                 | -           | PC15 <sup>(6)</sup>                              | OSC32_OUT                                                     | -                     |
| 5      | 5      | OSC_IN                         | I/O                 | FT          | OSC_IN                                           | -                                                             | PD0 <sup>(7)</sup>    |
| 6      | 6      | OSC_OUT                        | I/O                 | FT          | OSC_OUT                                          | -                                                             | PD1 <sup>(7)</sup>    |
| 7      | 7      | NRST                           | I/O                 | -           | NRST                                             | -                                                             | -                     |
| -      | 8      | PC0                            | I/O                 | -           | PC0                                              | ADC_IN10                                                      | -                     |
| -      | 9      | PC1                            | I/O                 | -           | PC1                                              | ADC_IN11                                                      | -                     |
| -      | 10     | PC2                            | I/O                 | -           | PC2                                              | ADC_IN12                                                      | -                     |
| -      | 11     | PC3                            | I/O                 | -           | PC3                                              | ADC_IN13                                                      | -                     |
| 8      | 12     | V <sub>SSA</sub>               | S                   | -           | V <sub>SSA</sub>                                 | -                                                             | -                     |
| 9      | 13     | V <sub>DDA</sub>               | S                   | -           | V <sub>DDA</sub>                                 | -                                                             | -                     |
| 10     | 14     | PA0-WKUP                       | I/O                 | -           | PA0                                              | WKUP/USART2_CTS/<br>ADC_IN0/<br>TIM2_CH1_ETR <sup>(8)</sup>   | -                     |
| 11     | 15     | PA1                            | I/O                 | -           | PA1                                              | USART2_RTS/<br>ADC_IN1/TIM2_CH2 <sup>(8)</sup>                | -                     |
| 12     | 16     | PA2                            | I/O                 | -           | PA2                                              | USART2_TX/<br>ADC_IN2/TIM2_CH3 <sup>(8)</sup>                 | -                     |
| 13     | 17     | PA3                            | I/O                 | -           | PA3                                              | USART2_RX/<br>ADC_IN3/TIM2_CH4 <sup>(8)</sup>                 | -                     |
| -      | 18     | V <sub>SS_4</sub>              | S                   | -           | V <sub>SS_4</sub>                                | -                                                             | -                     |
| -      | 19     | V <sub>DD_4</sub>              | S                   | -           | V <sub>DD_4</sub>                                | -                                                             | -                     |
| 14     | 20     | PA4                            | I/O                 | -           | PA4                                              | SPI1_NSS <sup>(8)</sup> /ADC_IN4<br>USART2_CK/                | -                     |
| 15     | 21     | PA5                            | I/O                 | -           | PA5                                              | SPI1_SCK <sup>(8)</sup> /ADC_IN5                              | -                     |
| 16     | 22     | PA6                            | I/O                 | -           | PA6                                              | SPI1_MISO <sup>(8)</sup> /ADC_IN6/<br>TIM3_CH1 <sup>(8)</sup> | -                     |
| 17     | 23     | PA7                            | I/O                 | -           | PA7                                              | SPI1_MOSI <sup>(8)</sup> /ADC_IN7/<br>TIM3_CH2 <sup>(8)</sup> | -                     |
| -      | 24     | PC4                            | I/O                 | -           | PC4                                              | ADC_IN14                                                      | -                     |
| -      | 25     | PC5                            | I/O                 | -           | PC5                                              | ADC_IN15                                                      | -                     |
| 18     | 26     | PB0                            | I/O                 | -           | PB0                                              | ADC_IN8/TIM3_CH3 <sup>(8)</sup>                               | -                     |
| 19     | 27     | PB1                            | I/O                 | -           | PB1                                              | ADC_IN9/TIM3_CH4 <sup>(8)</sup>                               | -                     |

Table 4. Medium-density STM32F102xx pin definitions



| Pi     | ns     |                   |                     | 5)          |                                                  | Alternate function                                | ons <sup>(3) (4)</sup>              |
|--------|--------|-------------------|---------------------|-------------|--------------------------------------------------|---------------------------------------------------|-------------------------------------|
| LQFP48 | LQFP64 | Pin name          | Type <sup>(1)</sup> | I / O level | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                           | Remap                               |
| 20     | 28     | PB2               | I/O                 | FT          | PB2/BOOT1                                        | -                                                 | -                                   |
| 21     | 29     | PB10              | I/O                 | FT          | PB10                                             | I2C2_SCL/USART3_TX <sup>(8)</sup>                 | TIM2_CH3                            |
| 22     | 30     | PB11              | I/O                 | FT          | PB11                                             | I2C2_SDA/<br>USART3_RX <sup>(8)</sup>             | TIM2_CH4                            |
| 23     | 31     | V <sub>SS_1</sub> | S                   | -           | V <sub>SS_1</sub>                                | -                                                 | -                                   |
| 24     | 32     | V <sub>DD_1</sub> | S                   | -           | V <sub>DD_1</sub>                                | -                                                 | -                                   |
| 25     | 33     | PB12              | I/O                 | FT          | PB12                                             | SPI2_NSS / I2C2_SMBA/<br>USART3_CK <sup>(8)</sup> | -                                   |
| 26     | 34     | PB13              | I/O                 | FT          | PB13                                             | SPI2_SCK <sup>(8)</sup> /<br>USART3_CTS           | -                                   |
| 27     | 35     | PB14              | I/O                 | FT          | PB14                                             | SPI2_MISO/<br>USART3_RTS                          | -                                   |
| 28     | 36     | PB15              | I/O                 | FT          | PB15                                             | SPI2_MOSI                                         | -                                   |
| -      | 37     | PC6               | I/O                 | FT          | PC6                                              | -                                                 | TIM3_CH1                            |
| -      | 38     | PC7               | I/O                 | FT          | PC7                                              | -                                                 | TIM3_CH2                            |
| -      | 39     | PC8               | I/O                 | FT          | PC8                                              | -                                                 | TIM3_CH3                            |
| -      | 40     | PC9               | I/O                 | FT          | PC9                                              | -                                                 | TIM3_CH4                            |
| 29     | 41     | PA8               | I/O                 | FT          | PA8                                              | USART1_CK/MCO                                     | -                                   |
| 30     | 42     | PA9               | I/O                 | FT          | PA9                                              | USART1_TX <sup>(8)</sup>                          | -                                   |
| 31     | 43     | PA10              | I/O                 | FT          | PA10                                             | USART1_RX <sup>(8)</sup>                          | -                                   |
| 32     | 44     | PA11              | I/O                 | FT          | PA11                                             | USART1_CTS/USB_DM                                 | -                                   |
| 33     | 45     | PA12              | I/O                 | FT          | PA12                                             | USART1_RTS/USB_DP                                 | -                                   |
| 34     | 46     | PA13              | I/O                 | FT          | JTMS-<br>SWDIO                                   | -                                                 | PA13                                |
| 35     | 47     | V <sub>SS_2</sub> | S                   | -           | V <sub>SS_2</sub>                                | -                                                 | -                                   |
| 36     | 48     | V <sub>DD_2</sub> | S                   | -           | V <sub>DD_2</sub>                                | -                                                 | -                                   |
| 37     | 49     | PA14              | I/O                 | FT          | JTCK/<br>SWCLK                                   | -                                                 | PA14                                |
| 38     | 50     | PA15              | I/O                 | FT          | JTDI                                             | -                                                 | TIM2_CH1_ETR<br>/ PA15<br>/SPI1_NSS |
| _      | 51     | PC10              | I/O                 | FT          | PC10                                             | -                                                 | USART3_TX                           |
| -      | 52     | PC11              | I/O                 | FT          | PC11                                             | -                                                 | USART3_RX                           |
| -      | 53     | PC12              | I/O                 | FT          | PC12                                             | -                                                 | USART3_CK                           |
| -      | 54     | PD2               | I/O                 | FT          | PD2                                              | TIM3_ETR                                          | -                                   |

| Table 4. Medium-density | y STM32F102xx | pin definitions | (continued) |
|-------------------------|---------------|-----------------|-------------|
|                         |               |                 |             |

21/80



| Symbol                   | Ratings                                                                 | Max.  | Unit |
|--------------------------|-------------------------------------------------------------------------|-------|------|
| I <sub>VDD</sub>         | Total current into $V_{DD}/V_{DDA}$ power lines (source) <sup>(1)</sup> | 150   |      |
| I <sub>VSS</sub>         | Total current out of $V_{SS}$ ground lines (sink) <sup>(1)</sup>        | 150   |      |
| I <sub>IO</sub>          | Output current sunk by any I/O and control pin                          | 25    |      |
|                          | Output current source by any I/Os and control pin                       | -25   | mA   |
| (2)                      | Injected current five volt tolerant pins <sup>(3)</sup>                 | -5/+0 |      |
| <sup>I</sup> INJ(PIN) `´ | Injected current on any other pin <sup>(4)</sup>                        | ± 5   |      |
| ΣΙ <sub>INJ(PIN)</sub>   | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25  |      |

#### Table 6. Current characteristics

 All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

2. Negative injection disturbs the analog performance of the device.

- 3. Positive injection is not possible on these I/Os. A negative injection is induced by  $V_{IN} < V_{SS}$ .  $I_{INJ(PIN)}$  must never be exceeded. Refer to *Table 5* for maximum allowed input voltage values.
- 4. A positive injection is induced by  $V_{IN} > V_{DD}$  while a negative injection is induced by  $V_{IN} < V_{SS}$ .  $I_{INJ(PIN)}$  must never be exceeded. Refer to *Table 5* for maximum allowed input voltage values.
- 5. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

#### Table 7. Thermal characteristics

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | –65 to +150 | °C   |
| TJ               | Maximum junction temperature | 150         | °C   |



- 2. To have the Standby consumption with RTC ON, add I<sub>DD\_VBAT</sub> (Low-speed oscillator and RTC ON) to I<sub>DD</sub> Standby (when  $V_{DD}$  is present the Backup Domain is powered by  $V_{DD}$  supply).
- 3. Based on characterization, not tested in production.

Figure 12. Typical current consumption on  $V_{BAT}$  with RTC on versus temperature at different  $V_{BAT}$  values



Figure 13. Typical current consumption in Stop mode with regulator in Run mode versus temperature at  $V_{DD}$  = 3.3 V and 3.6 V





#### Typical current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load)
- All peripherals are disabled except if it is explicitly mentioned
- The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz)
- Prefetch is on (reminder: this bit must be set before clock setting and bus prescaling)
- When the peripherals are enabled f<sub>PCLK1</sub> = f<sub>HCLK/4</sub>, f<sub>PCLK2</sub> = f<sub>HCLK/2</sub>, f<sub>ADCCLK</sub> = f<sub>PCLK2</sub>/4

The parameters given in *Table 16* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.

|        |                                  |                      |         | Тур <sup>(1)</sup>                        | Тур <sup>(1)</sup>          |      |
|--------|----------------------------------|----------------------|---------|-------------------------------------------|-----------------------------|------|
| Symbol | Parameter                        | Conditions           | fhclk   | All peripherals<br>enabled <sup>(2)</sup> | All peripherals<br>disabled | Unit |
|        |                                  |                      | 48 MHz  | 24.2                                      | 18.6                        |      |
|        |                                  |                      | 36 MHz  | 19                                        | 14.8                        |      |
|        |                                  |                      | 24 MHz  | 12.9                                      | 10.1                        |      |
|        |                                  |                      | 16 MHz  | 9.3                                       | 7.4                         |      |
|        |                                  | External             | 8 MHz   | 5.5                                       | 4.6                         |      |
|        |                                  | clock <sup>(3)</sup> | 4 MHz   | 3.3                                       | 2.8                         |      |
|        |                                  |                      | 2 MHz   | 2.2                                       | 1.9                         |      |
|        | Supply<br>current in<br>Run mode |                      | 1 MHz   | 1.6                                       | 1.45                        |      |
|        |                                  |                      | 500 kHz | 1.3                                       | 1.25                        |      |
|        |                                  |                      | 125 kHz | 1.08                                      | 1.06                        | m۸   |
| DD     |                                  | de<br>Running on     | 48 MHz  | 23.5                                      | 17.9                        | ШA   |
|        |                                  |                      | 36 MHz  | 18.3                                      | 14.1                        |      |
|        |                                  |                      | 24 MHz  | 12.2                                      | 9.5                         |      |
|        |                                  | high speed           | 16 MHz  | 8.5                                       | 6.8                         |      |
|        |                                  | (HSI), AHB           | 8 MHz   | 4.9                                       | 4                           |      |
|        |                                  | prescaler            | 4 MHz   | 2.7                                       | 2.2                         |      |
|        |                                  | reduce the           | 2 MHz   | 1.6                                       | 1.4                         |      |
|        |                                  | frequency            | 1 MHz   | 1.02                                      | 0.9                         |      |
|        |                                  |                      | 500 kHz | 0.73                                      | 0.67                        |      |
|        |                                  |                      | 125 kHz | 0.5                                       | 0.48                        |      |

# Table 16. Typical current consumption in Run mode, code with data processing<br/>running from Flash

1. Typical values are measures at  $T_A = 25 \text{ °C}$ ,  $V_{DD} = 3.3 \text{ V}$ .

2. Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register).



#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 21*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                                                                                     | Conditions                                                            | Min | Тур | Max | Unit |
|-------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>OSC_IN</sub>                 | Oscillator frequency                                                                          | -                                                                     | 4   | 8   | 16  | MHz  |
| R <sub>F</sub>                      | Feedback resistor                                                                             | -                                                                     | -   | 200 | -   | kΩ   |
| С                                   | Recommended load capacitance versus equivalent serial resistance of the crystal $(R_S)^{(3)}$ | R <sub>S</sub> = 30 Ω                                                 | -   | 30  | -   | pF   |
| i <sub>2</sub>                      | HSE driving current                                                                           | $V_{DD}$ = 3.3 V<br>V <sub>IN</sub> = V <sub>SS</sub> with 30 pF load | -   | -   | 1   | mA   |
| 9 <sub>m</sub>                      | Oscillator transconductance                                                                   | Startup                                                               | 25  | -   | -   | mA/V |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                                                                                  | V <sub>DD</sub> is stabilized                                         | -   | 2   | -   | ms   |

| Table 21. HSE 4-16 MHz oscillator characteristics <sup>(1)</sup> | )(2 | 2) |
|------------------------------------------------------------------|-----|----|
|------------------------------------------------------------------|-----|----|

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

2. Based on characterization results, not tested in production.

3. The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions.

 t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 18*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ . Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website *www.st.com*.



#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device is monitored while a simple application is executed (toggling 2 LEDs through the I/O ports), This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

| Symbol           | Paramotor  | Conditions                                                | Conditions Monitored Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> |          | Unit |
|------------------|------------|-----------------------------------------------------------|-------------------------------------------------------------------|----------|------|
| Symbol           | Falameter  | conditions                                                | frequency band                                                    | 8/48 MHz | onit |
| S <sub>EMI</sub> | Peak level | ak level V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C. | 0.1 MHz to 30 MHz                                                 | 7        |      |
|                  |            |                                                           | 30 MHz to 130 MHz                                                 | 8        | dBµV |
|                  |            |                                                           | 130 MHz to 1GHz                                                   | 13       |      |
|                  |            |                                                           | SAE EMI Level                                                     | 3.5      | -    |

| Table 30. | EMI | characteristics |
|-----------|-----|-----------------|
|-----------|-----|-----------------|

#### 5.3.11 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard.

| Table 31. ESD absolute maximum ratings | Table 3 <sup>r</sup> | I. ESD | absolute | maximum | ratings |
|----------------------------------------|----------------------|--------|----------|---------|---------|
|----------------------------------------|----------------------|--------|----------|---------|---------|

| Symbol                | Ratings                                               | Conditions                                         | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|----------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | $T_A = +25$ °C, conforming<br>to JESD22-A114       | 2     | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | $T_A = +25$ °C, conforming<br>to ANSI/ESD STM5.3.1 | II    | 500                             | v    |

1. Based on characterization results, not tested in production.

#### Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78 IC latch-up standard.

| Symbol | Parameter             | Conditions                                     | Class      |
|--------|-----------------------|------------------------------------------------|------------|
| LU     | Static latch-up class | $T_A = +105 \ ^{\circ}C$ conforming to JESD78A | II level A |







Figure 22. 5 V tolerant I/O input characteristics - CMOS port

Figure 23. 5 V tolerant I/O input characteristics - TTL port



#### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm$  8 mA, and sink or source up to  $\pm$  20 mA (with a relaxed V<sub>OL</sub>/V<sub>OH</sub>) except PC13, PC14 and PC15 which can sink or source up to  $\pm$ 3 mA. When using the GPIOs PC13 to PC15 in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum ratings specified in *Section 5.2*.

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 6*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 6*).



DocID15056 Rev 6

#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 24* and *Table 36*, respectively.

Unless otherwise specified, the parameters given in *Table 36* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.

| MODEx<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol                  | Parameter                                                       | Conditions                                             | Max                | Unit |
|--------------------------------------------|-------------------------|-----------------------------------------------------------------|--------------------------------------------------------|--------------------|------|
|                                            | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                | $C_L$ = 50 pF, $V_{DD}$ = 2 V to 3.6 V                 | 2                  | MHz  |
| 10                                         | t <sub>f(IO)out</sub>   | Output high to low level fall time                              |                                                        | 125 <sup>(3)</sup> | 2    |
| 01<br>11                                   | t <sub>r(IO)out</sub>   | Output low to high level rise time                              | C <sub>L</sub> = 50 μr, ν <sub>DD</sub> = 2 v to 3.6 v | 125 <sup>(3)</sup> | ns   |
|                                            | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 3.6 V               | 10                 | MHz  |
| 01 t <sub>f</sub> (                        | t <sub>f(IO)out</sub>   | Output high to low level fall time                              |                                                        | 25 <sup>(3)</sup>  | 20   |
|                                            | t <sub>r(IO)out</sub>   | Output low to high level rise time                              | CL- 50 μr, v <sub>DD</sub> - 2 v to 3.6 v              | 25 <sup>(3)</sup>  | 115  |
|                                            | F <sub>max(IO)out</sub> | F <sub>max(IO)out</sub> Maximum Frequency <sup>(2)</sup>        | $C_L$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V               | 50                 | MHz  |
|                                            |                         |                                                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V             | 30                 | MHz  |
|                                            |                         |                                                                 | $C_L$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                 | 20                 | MHz  |
|                                            |                         |                                                                 | $C_L$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V               | 5 <sup>(3)</sup>   |      |
| 11                                         | t <sub>f(IO)out</sub>   | Output high to low level fall time                              | $C_L$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V               | 8 <sup>(3)</sup>   |      |
|                                            |                         |                                                                 | $C_L$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                 | 12 <sup>(3)</sup>  | ne   |
|                                            |                         |                                                                 | $C_L$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V               | 5 <sup>(3)</sup>   | 113  |
|                                            | t <sub>r(IO)out</sub>   | Output low to high level rise time                              | $C_L$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V               | V 8 <sup>(3)</sup> |      |
|                                            |                         |                                                                 | $C_L$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                 | 12 <sup>(3)</sup>  |      |
| -                                          | t <sub>EXTIpw</sub>     | Pulse width of external signals detected by the EXTI controller | -                                                      | 10                 | ns   |

Table 36. I/O AC characteristics<sup>(1)</sup>

 The I/O speed is configured using the MODEx[1:0] bits. Refer to the STM32F10xxx reference manual for a description of GPIO Port configuration register.

2. The maximum frequency is defined in *Figure 24*.

3. Guaranteed by design, not tested in production.





#### Figure 24. I/O AC characteristics definition

#### 5.3.14 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 34*).

Unless otherwise specified, the parameters given in *Table 37* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.

| Symbol                               | Parameter                                       | Conditions        | Min  | Тур | Мах                  | Unit |
|--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------|
| V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage                    | -                 | -0.5 | -   | 0.8                  | V    |
| V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage                   | -                 | 2    | -   | V <sub>DD</sub> +0.5 | v    |
| V <sub>hys(NRST)</sub>               | NRST Schmitt trigger voltage<br>hysteresis      | -                 | -    | 200 | -                    | mV   |
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30   | 40  | 50                   | kΩ   |
| V <sub>F(NRST)</sub> <sup>(1)</sup>  | NRST Input filtered pulse                       | -                 | -    | -   | 100                  | ns   |
| V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse                   | -                 | 300  | -   | -                    | ns   |

Table 37. NRST pin characteristics

1. Guaranteed by design, not tested in production.

2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).



| Symbol                                     | Parameter                                                      | Standard mode I <sup>2</sup> C <sup>(1)(2)</sup> |                     | Fast mode I <sup>2</sup> C <sup>(1)(2)</sup> |                    | Unit |
|--------------------------------------------|----------------------------------------------------------------|--------------------------------------------------|---------------------|----------------------------------------------|--------------------|------|
| Symbol                                     | Falameter                                                      | Min                                              | Max                 | Min                                          | Max                | Unit |
| t <sub>w(SCLL)</sub>                       | SCL clock low time                                             | 4.7                                              | -                   | 1.3                                          | -                  | 116  |
| t <sub>w(SCLH)</sub>                       | SCL clock high time                                            | 4.0                                              | -                   | 0.6                                          | -                  | μο   |
| t <sub>su(SDA)</sub>                       | SDA setup time                                                 | 250                                              | -                   | 100                                          | -                  |      |
| t <sub>h(SDA)</sub>                        | SDA data hold time                                             | -                                                | 3450 <sup>(3)</sup> | -                                            | 900 <sup>(3)</sup> |      |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time                                          | -                                                | 1000                | -                                            | 300                | ns   |
| t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time                                          | -                                                | 300                 | -                                            | 300                |      |
| t <sub>h(STA)</sub>                        | Start condition hold time                                      | 4.0                                              | -                   | 0.6                                          | -                  |      |
| t <sub>su(STA)</sub>                       | Repeated Start condition setup time                            | 4.7                                              | -                   | 0.6                                          | -                  | μs   |
| t <sub>su(STO)</sub>                       | Stop condition setup time                                      | 4.0                                              | -                   | 0.6                                          | -                  | μs   |
| t <sub>w(STO:STA)</sub>                    | Stop to Start condition time (bus free)                        | 4.7                                              | -                   | 1.3                                          | -                  | μs   |
| t <sub>SP</sub>                            | Pulse width of spikes that are suppressed by the analog filter | 0                                                | 50 <sup>(4)</sup>   | 0                                            | 50 <sup>(4)</sup>  | ns   |
| Cb                                         | Capacitive load for each bus line                              | -                                                | 400                 | -                                            | 400                | pF   |

Table 39. I<sup>2</sup>C characteristics

1. Values guaranteed by design, not tested in production.

 $f_{PCLK1}$  must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achieve fast mode I<sup>2</sup>C frequencies. It must be a multiple of 10 MHz to reach the 400 kHz maximum I2C fast mode clock. 2.

3. The maximum Data hold time has only to be met if the interface does not stretch the low period of the SCL signal.

4. The analog filter minimum filtered spikes is above  $t_{SP(max)}$  to ensure that spikes width up to  $t_{SP(max)}$  are filtered.



| T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | R <sub>AIN</sub> max (kΩ) |  |  |
|-------------------------|---------------------|---------------------------|--|--|
| 1.5                     | 0.13                | 0.4                       |  |  |
| 7.5                     | 0.63                | 5.9                       |  |  |
| 13.5                    | 1.13                | 11.4                      |  |  |
| 28.5                    | 2.38                | 25.2                      |  |  |
| 41.5                    | 3.46                | 37.2                      |  |  |
| 55.5                    | 4.63                | 50                        |  |  |
| 71.5                    | 5.96                | NA                        |  |  |
| 239.5                   | 19.96               | NA                        |  |  |

#### Table 46. $R_{AIN}$ max for $f_{ADC} = 12 \text{ MHz}^{(1)}$

1. Data guaranteed by design, not tested in production.

| Table 47. ADC accuracy | - limited test | conditions <sup>(1)</sup> |
|------------------------|----------------|---------------------------|
|------------------------|----------------|---------------------------|

| Symbol | Parameter                    | Test conditions                                                                      | Тур  | Max <sup>(2)</sup> | Unit |
|--------|------------------------------|--------------------------------------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       | f <sub>PCI K2</sub> = 48 MHz.                                                        | ±1.3 | ±2                 |      |
| EO     | Offset error                 | $f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 kΩ.                                               | ±1   | ±1.5               |      |
| EG     | Gain error                   | $V_{DDA} = 3 V \text{ to } 3.6 V$<br>$T_A = 25 ^{\circ}C$<br>Measurements made after | ±0.5 | ±1.5               | LSB  |
| ED     | Differential linearity error |                                                                                      | ±0.7 | ±1                 |      |
| EL     | Integral linearity error     | ADC calibration                                                                      | ±0.8 | ±1.5               |      |

1. ADC DC accuracy values are measured after internal calibration.

2. Based on characterization, not tested in production.

| Table 48. AD | C accuracy | (1) | (2) | (3) |
|--------------|------------|-----|-----|-----|
|--------------|------------|-----|-----|-----|

| Symbol | Parameter                    | Test conditions                                                                                                                             | Тур  | Max <sup>(4)</sup> | Unit |
|--------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       | $f_{PCLK2}$ = 48 MHz.<br>$f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 kΩ.<br>$V_{DDA}$ = 2.4 V to 3.6 V<br>Measurements made after<br>ADC calibration | ±2   | ±5                 |      |
| EO     | Offset error                 |                                                                                                                                             | ±1.5 | ±2.5               |      |
| EG     | Gain error                   |                                                                                                                                             | ±1.5 | ±3                 | LSB  |
| ED     | Differential linearity error |                                                                                                                                             | ±1   | ±2                 |      |
| EL     | Integral linearity error     |                                                                                                                                             | ±1.5 | ±3                 |      |

1. ADC DC accuracy values are measured after internal calibration.

2. Better performance could be achieved in restricted V<sub>DD</sub>, frequency and temperature ranges.

 ADC accuracy vs. negative injection current: Injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.
 Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 5.3.13 does not affect the ADC accuracy.

4. Based on characterization, not tested in production.



#### 6.4.1 Evaluating the maximum junction temperature for an application

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in Table 53: Ordering information scheme.

Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. Here, only temperature range 6 is available (-40 to 85 °C).

The following example shows how to calculate the temperature range needed for a given application, making it possible to check whether the required temperature range is compatible with the STM32F102xx junction temperature range.

#### **Example: High-performance application**

Assuming the following application conditions:

Maximum ambient temperature T<sub>Amax</sub> = 82 °C (measured according to JESD51-2),  $I_{DDmax}$  = 50 mA,  $V_{DD}$  = 3.5 V, maximum 20 I/Os used at the same time in output at low level with I<sub>OL</sub> = 8 mA, V<sub>OL</sub>= 0.4 V and maximum 8 I/Os used at the same time in output mode at low level with  $I_{OL}$  = 20 mA,  $V_{OL}$ = 1.3 V

P<sub>INTmax</sub> = 50 mA × 3.5 V= 175 mW

P<sub>IOmax = 20</sub> × 8 mA × 0.4 V + 8 × 20 mA × 1.3 V = 272 mW

This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW

P<sub>Dmax =</sub> 175 + 272 = 447 mW

Thus: P<sub>Dmax</sub> = 447 mW

Using the values obtained in Table 52  $T_{Jmax}$  is calculated as follows:

For LQFP64, 45 °C/W

T<sub>Jmax</sub> = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.1 °C = 102.1 °C

This is within the junction temperature range of the STM32F102xx ( $-40 < T_J < 105 \text{ °C}$ ).



Figure 40. LQFP64 P<sub>D</sub> max vs. T<sub>A</sub>



## 8 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 23-Sep-2008 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 23-Apr-2009 | 2        | <ul> <li>I/O information clarified on page 1. Figure 1: STM32F102T8 medium-<br/>density USB access line block diagram and Figure 5: Memory map<br/>modified.</li> <li>In Table 4: Medium-density STM32F102xx pin definitions: PB4, PB13,<br/>PB14, PB15, PB3/TRACESWO moved from Default column to Remap<br/>column.</li> <li>P<sub>D</sub> value added for LQFP64 package in Table 8: General operating<br/>conditions.</li> <li>Note modified in Table 13: Maximum current consumption in Run mode,<br/>code with data processing running from Flash and Table 15: Maximum<br/>current consumption in Sleep mode, code running from Flash or RAM.</li> <li>Figure 13, Figure 14 and Figure 15 show typical curves.</li> <li>Figure 31: ADC accuracy characteristics modified.</li> <li>Figure 33: Power supply and reference decoupling modified.</li> <li>Table 20: High-speed external user clock characteristics and Table 21:<br/>Low-speed external user clock characteristics modified.</li> <li>ACC<sub>HSI</sub> max values modified in Table 24: HSI oscillator characteristics.<br/>Small text changes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 22-Sep-2009 | 3        | Small text changes.         Note 5. updated in Table 4: Medium-density STM32F102xx pin definitions.         V <sub>RERINT</sub> and T <sub>Coeff</sub> added to Table 12: Embedded internal reference         voltage. Typical I <sub>DD_VBAT</sub> value added in Table 16: Typical and maximum         current consumptions in Stop and Standby modes. Figure 12: Typical         current consumption on VBAT with RTC on versus temperature at         different VBAT values added.         f <sub>HSE_ext</sub> min modified in Table 20: High-speed external user clock         characteristics.         C <sub>L1</sub> and C <sub>L2</sub> replaced by C in Table 22: HSE 4-16 MHz oscillator         characteristics and Table 23: LSE oscillator characteristics (fLSE = 32.768         kHz), notes modified and moved below the tables. Table 24: HSI oscillator         characteristics modified. Conditions removed from Table 26: Low-power         mode wakeup timings.         Note 1. modified below Figure 18: Typical application with an 8 MHz         crystal.         Figure 25: Recommended NRST pin protection modified.         IEC 1000 standard updated to IEC 61000 and SAE J1752/3 updated to         IEC 61967-2 in Section 5.3.10: EMC characteristics         Table 43: SPI characteristics modified.         C <sub>ADC</sub> and R <sub>AIN</sub> parameters modified in Table 47: ADC characteristics.         R <sub>AIN</sub> max values modified in Table 48: RAIN max for fADC = 12 MHz.         Small text changes. |  |  |

| Table 54. D | Document | revision | history |
|-------------|----------|----------|---------|
|-------------|----------|----------|---------|

