

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | Н8/300Н                                                                      |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 20MHz                                                                        |
| Connectivity               | SCI                                                                          |
| Peripherals                | LVD, POR, PWM, WDT                                                           |
| Number of I/O              | 30                                                                           |
| Program Memory Size        | 16KB (16K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 512 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                    |
| Data Converters            | A/D 4x10b                                                                    |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -20°C ~ 75°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 48-VFQFN                                                                     |
| Supplier Device Package    | 48-VQFN (7x7)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/df36022gftv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.





Figure 2.1 Memory Map (2)



### 3.2.2 Interrupt Edge Select Register 2 (IEGR2)

IEGR2 selects the direction of an edge that generates interrupt requests of the pins  $\overline{\text{ADTRG}}$  and  $\overline{\text{WKP5}}$  to  $\overline{\text{WKP0}}$ .

| <b>D</b> :/ | Dit Norma | Initial | DAM | Description                                                                       |
|-------------|-----------|---------|-----|-----------------------------------------------------------------------------------|
| Bit         | Bit Name  | value   | R/W | Description                                                                       |
| 7, 6        | _         | All 1   | —   | Reserved                                                                          |
|             |           |         |     | These bits are always read as 1.                                                  |
| 5           | WPEG5     | 0       | R/W | WKP5 Edge Select                                                                  |
|             |           |         |     | 0: Falling edge of $\overline{WKP5}$ ( $\overline{ADTRG}$ ) pin input is detected |
|             |           |         |     | 1: Rising edge of $\overline{WKP5}$ ( $\overline{ADTRG}$ ) pin input is detected  |
| 4           | WPEG4     | 0       | R/W | WKP4 Edge Select                                                                  |
|             |           |         |     | 0: Falling edge of $\overline{WKP4}$ pin input is detected                        |
|             |           |         |     | 1: Rising edge of $\overline{WKP4}$ pin input is detected                         |
| 3           | WPEG3     | 0       | R/W | WKP3 Edge Select                                                                  |
|             |           |         |     | 0: Falling edge of $\overline{WKP3}$ pin input is detected                        |
|             |           |         |     | 1: Rising edge of $\overline{WKP3}$ pin input is detected                         |
| 2           | WPEG2     | 0       | R/W | WKP2 Edge Select                                                                  |
|             |           |         |     | 0: Falling edge of $\overline{WKP2}$ pin input is detected                        |
|             |           |         |     | 1: Rising edge of $\overline{WKP2}$ pin input is detected                         |
| 1           | WPEG1     | 0       | R/W | WKP1Edge Select                                                                   |
|             |           |         |     | 0: Falling edge of $\overline{WKP1}$ pin input is detected                        |
|             |           |         |     | 1: Rising edge of $\overline{WKP1}$ pin input is detected                         |
| 0           | WPEG0     | 0       | R/W | WKP0 Edge Select                                                                  |
|             |           |         |     | 0: Falling edge of $\overline{WKP0}$ pin input is detected                        |
|             |           |         |     | 1: Rising edge of WKP0 pin input is detected                                      |







| When the address break is sp                          | pecified in the data read cycle                                                                                                                          |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register setting<br>• ABRKCR = H'A0<br>• BAR = H'025A | Program<br>0258 NOP<br>025A NOP<br>* 025C MOV.W @H'025A,R0<br>0260 NOP Underline indicates the address<br>0262 NOP to be stacked.<br>: :                 |
| MOV<br>instruc- in<br>tion 1<br>prefetch p            | MOV NOP MOV NOP Next<br>instruc- instruc- instruc-<br>tion 2 tion tion tion ction Internal Stack<br>prefetch prefetch execution prefetch processing save |
|                                                       | Interrupt acceptance                                                                                                                                     |

Figure 4.2 Address Break Interrupt Operation Example (2)

RENESAS

# Section 5 Clock Pulse Generators

Clock oscillator circuitry (CPG: clock pulse generator) is provided on-chip, including a system clock pulse generator. The system clock pulse generator consists of a system clock oscillator, a duty correction circuit, and system clock dividers.

Figure 5.1 shows a block diagram of the clock pulse generators.



Figure 5.1 Block Diagram of Clock Pulse Generators

The basic clock signals that drive the CPU and on-chip peripheral modules are system clocks ( $\phi$ ). The system clock is divided into  $\phi/8192$  to  $\phi/2$  by prescaler S and they are supplied to respective peripheral modules.

# 5.1 System Clock Generator

Clock pulses can be supplied to the system clock divider either by connecting a crystal or ceramic resonator, or by providing external clock input. Figure 5.2 shows a block diagram of the system clock generator.



Figure 5.2 Block Diagram of System Clock Generator



### 5.1.3 External Clock Input Method

Connect an external clock signal to pin  $OSC_1$ , and leave pin  $OSC_2$  open. Figure 5.6 shows a typical connection. The duty cycle of the external clock signal must be 45 to 55%.



Figure 5.6 Example of External Clock Input

### 5.2 Prescalers

### 5.2.1 Prescaler S

Prescaler S is a 13-bit counter using the system clock ( $\phi$ ) as its input clock. It is incremented once per clock period. Prescaler S is initialized to H'0000 by a reset, and starts counting on exit from the reset state. In standby mode and subsleep mode, the system clock pulse generator stops. Prescaler S also stops and is initialized to H'0000. The CPU cannot read or write prescaler S.

The output from prescaler S is shared by the on-chip peripheral modules. The divider ratio can be set separately for each on-chip peripheral function. In active mode and sleep mode, the clock input to prescaler S is determined by the division factor designated by MA2 to MA0 in SYSCR2.

## 5.3 Usage Notes

#### 5.3.1 Note on Resonators

Resonator characteristics are closely related to board design and should be carefully evaluated by the user, referring to the examples shown in this section. Resonator circuit constants will differ depending on the resonator element, stray capacitance in its interconnecting circuit, and other factors. Suitable constants should be determined in consultation with the resonator element manufacturer. Design the circuit so that the resonator element never receives voltages exceeding its maximum rating.



|     |          | Initial |     |                                                                                     |
|-----|----------|---------|-----|-------------------------------------------------------------------------------------|
| Bit | Bit Name | Value   | R/W | Description                                                                         |
| 0   | WKP0     | 0       | R/W | P50/WKP0 Pin Function Switch                                                        |
|     |          |         |     | Selects whether pin P50/ $\overline{WKP0}$ is used as P50 or as $\overline{WKP0}$ . |
|     |          |         |     | 0: General I/O port                                                                 |
|     |          |         |     | 1: WKP0 input pin                                                                   |

### 9.3.2 Port Control Register 5 (PCR5)

PCR5 selects inputs/outputs in bit units for pins to be used as general I/O ports of port 5.

| Bit | Bit Name | Initial<br>Value | R/W | Description                                             |
|-----|----------|------------------|-----|---------------------------------------------------------|
| 7   | PCR57    | 0                | W   | When each of the port 5 pins P57 to P50 functions as an |
| 6   | PCR56    | 0                | W   | general I/O port, setting a PCR5 bit to 1 makes the     |
| 5   | PCR55    | 0                | W   | makes the pin an input port.                            |
| 4   | PCR54    | 0                | W   |                                                         |
| 3   | PCR53    | 0                | W   |                                                         |
| 2   | PCR52    | 0                | W   |                                                         |
| 1   | PCR51    | 0                | W   |                                                         |
| 0   | PCR50    | 0                | W   |                                                         |

### • P83/FTIOC pin

| Register      | TIOR1 |      |      | PCR8  |                            |
|---------------|-------|------|------|-------|----------------------------|
| Bit Name      | IOC2  | IOC1 | IOC0 | PCR83 | Pin Function               |
| Setting Value | 0     | 0    | 0    | 0     | P83 input/FTIOC input pin  |
|               |       |      |      | 1     | P83 output/FTIOC input pin |
|               | 0     | 0    | 1    | Х     | FTIOC output pin           |
|               | 0     | 1    | Х    | Х     | FTIOC output pin           |
|               | 1     | Х    | Х    | 0     | P83 input/FTIOC input pin  |
|               |       |      |      | 1     | P83 output/FTIOC input pin |

Legend X: Don't care.

#### • P82/FTIOB pin

| Register      | TIOR0 |      |      | PCR8  |                            |
|---------------|-------|------|------|-------|----------------------------|
| Bit Name      | IOB2  | IOB1 | IOB0 | PCR82 | Pin Function               |
| Setting Value | 0     | 0    | 0    | 0     | P82 input/FTIOB input pin  |
|               |       |      |      | 1     | P82 output/FTIOB input pin |
|               | 0     | 0    | 1    | Х     | FTIOB output pin           |
|               | 0     | 1    | Х    | Х     | FTIOB output pin           |
|               | 1     | Х    | Х    | 0     | P82 input/FTIOB input pin  |
|               |       |      |      | 1     | P82 output/FTIOB input pin |

Legend X: Don't care.

#### • P81/FTIOA pin

| Register      | ister TIOR0 PCR8 |      | PCR8 |       |                            |
|---------------|------------------|------|------|-------|----------------------------|
| Bit Name      | IOA2             | IOA1 | IOA0 | PCR81 | Pin Function               |
| Setting Value | 0                | 0    | 0    | 0     | P81 input/FTIOA input pin  |
|               |                  |      |      | 1     | P81 output/FTIOA input pin |
|               | 0                | 0    | 1    | Х     | FTIOA output pin           |
|               | 0                | 1    | Х    | Х     | FTIOA output pin           |
|               | 1                | Х    | Х    | 0     | P81 input/FTIOA input pin  |
|               |                  |      |      | 1     | P81 output/FTIOA input pin |

Legend X: Don't care.

|     |          | Initial |     |                                                                                              |
|-----|----------|---------|-----|----------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value   | R/W | Description                                                                                  |
| 1   | OS1      | 0       | R/W | Output Select 1 and 0                                                                        |
| 0   | OS0      | 0       | R/W | These bits select an output method for the TMOV pin by the compare match of TCORA and TCNTV. |
|     |          |         |     | 00: No change                                                                                |
|     |          |         |     | 01: 0 output                                                                                 |
|     |          |         |     | 10: 1 output                                                                                 |
|     |          |         |     | 11: Output toggles                                                                           |

OS3 and OS2 select the output level for compare match B. OS1 and OS0 select the output level for compare match A. The two output levels can be controlled independently. After a reset, the timer output is 0 until the first compare match.

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                                          |
|-----|----------|------------------|-----|--------------------------------------------------------------------------------------|
| 0   | TOA      | 0                | R/W | Timer Output Level Setting A                                                         |
|     |          |                  |     | Sets the output value of the FTIOA pin until the first compare match A is generated. |
|     |          |                  |     | 0: Output value is 0*                                                                |
|     |          |                  |     | 1: Output value is 1*                                                                |

Legend X: Don't care.

Note: \* The change of the setting is immediately reflected in the output value.

#### **11.3.3** Timer Interrupt Enable Register W (TIERW)

TIERW controls the timer W interrupt request.

|        |          | Initial |     |                                                                                      |
|--------|----------|---------|-----|--------------------------------------------------------------------------------------|
| Bit    | Bit Name | Value   | R/W | Description                                                                          |
| 7      | OVIE     | 0       | R/W | Timer Overflow Interrupt Enable                                                      |
|        |          |         |     | When this bit is set to 1, FOVI interrupt requested by OVF flag in TSRW is enabled.  |
| 6 to 4 | _        | All 1   | _   | Reserved                                                                             |
|        |          |         |     | These bits are always read as 1.                                                     |
| 3      | IMIED    | 0       | R/W | Input Capture/Compare Match Interrupt Enable D                                       |
|        |          |         |     | When this bit is set to 1, IMID interrupt requested by IMFD flag in TSRW is enabled. |
| 2      | IMIEC    | 0       | R/W | Input Capture/Compare Match Interrupt Enable C                                       |
|        |          |         |     | When this bit is set to 1, IMIC interrupt requested by IMFC flag in TSRW is enabled. |
| 1      | IMIEB    | 0       | R/W | Input Capture/Compare Match Interrupt Enable B                                       |
|        |          |         |     | When this bit is set to 1, IMIB interrupt requested by IMFB flag in TSRW is enabled. |
| 0      | IMIEA    | 0       | R/W | Input Capture/Compare Match Interrupt Enable A                                       |
|        |          |         |     | When this bit is set to 1, IMIA interrupt requested by IMFA flag in TSRW is enabled. |



### 13.3.1 Receive Shift Register (RSR)

RSR is a shift register that is used to receive serial data input from the RXD pin and convert it into parallel data. When one frame of data has been received, it is transferred to RDR automatically. RSR cannot be directly accessed by the CPU.

#### 13.3.2 Receive Data Register (RDR)

RDR is an 8-bit register that stores received data. When the SCI3 has received one frame of serial data, it transfers the received serial data from RSR to RDR, where it is stored. After this, RSR is receive-enabled. As RSR and RDR function as a double buffer in this way, continuous receive operations are possible. After confirming that the RDRF bit in SSR is set to 1, read RDR only once. RDR cannot be written to by the CPU. RDR is initialized to H'00.

### 13.3.3 Transmit Shift Register (TSR)

TSR is a shift register that transmits serial data. To perform serial data transmission, the SCI3 first transfers transmit data from TDR to TSR automatically, then sends the data that starts from the LSB to the TXD pin. TSR cannot be directly accessed by the CPU.

#### 13.3.4 Transmit Data Register (TDR)

TDR is an 8-bit register that stores data for transmission. When the SCI3 detects that TSR is empty, it transfers the transmit data written in TDR to TSR and starts transmission. The doublebuffered structure of TDR and TSR enables continuous serial transmission. If the next transmit data has already been written to TDR during transmission of one-frame data, the SCI3 transfers the written data to TSR to continue transmission. To achieve reliable serial transmission, write transmit data to TDR only once after confirming that the TDRE bit in SSR is set to 1. TDR is initialized to H'FF.



| Register Name                    | Abbre-<br>viation | Bit No | Address | Module<br>Name    | Data Bus<br>Width | Access<br>State |
|----------------------------------|-------------------|--------|---------|-------------------|-------------------|-----------------|
| General register B               | GRB               | 16     | H'FF8A  | Timer W           | 16* <sup>2</sup>  | 2               |
| General register C               | GRC               | 16     | H'FF8C  | Timer W           | 16* <sup>2</sup>  | 2               |
| General register D               | GRD               | 16     | H'FF8E  | Timer W           | 16* <sup>2</sup>  | 2               |
| Flash memory control register 1  | FLMCR1            | 8      | H'FF90  | ROM               | 8                 | 2               |
| Flash memory control register 2  | FLMCR2            | 8      | H'FF91  | ROM               | 8                 | 2               |
| Erase block register 1           | EBR1              | 8      | H'FF93  | ROM               | 8                 | 2               |
| Flash memory enable register     | FENR              | 8      | H'FF9B  | ROM               | 8                 | 2               |
| Timer control register V0        | TCRV0             | 8      | H'FFA0  | Timer V           | 8                 | 3               |
| Timer control/status register V  | TCSRV             | 8      | H'FFA1  | Timer V           | 8                 | 3               |
| Timer constant register A        | TCORA             | 8      | H'FFA2  | Timer V           | 8                 | 3               |
| Timer constant register B        | TCORB             | 8      | H'FFA3  | Timer V           | 8                 | 3               |
| Timer counter V                  | TCNTV             | 8      | H'FFA4  | Timer V           | 8                 | 3               |
| Timer control register V1        | TCRV1             | 8      | H'FFA5  | Timer V           | 8                 | 3               |
| Serial mode register             | SMR               | 8      | H'FFA8  | SCI3              | 8                 | 3               |
| Bit rate register                | BRR               | 8      | H'FFA9  | SCI3              | 8                 | 3               |
| Serial control register 3        | SCR3              | 8      | H'FFAA  | SCI3              | 8                 | 3               |
| Transmit data register           | TDR               | 8      | H'FFAB  | SCI3              | 8                 | 3               |
| Serial status register           | SSR               | 8      | H'FFAC  | SCI3              | 8                 | 3               |
| Receive data register            | RDR               | 8      | H'FFAD  | SCI3              | 8                 | 3               |
| A/D data register A              | ADDRA             | 16     | H'FFB0  | A/D<br>converter  | 8                 | 3               |
| A/D data register B              | ADDRB             | 16     | H'FFB2  | A/D<br>converter  | 8                 | 3               |
| A/D data register C              | ADDRC             | 16     | H'FFB4  | A/D<br>converter  | 8                 | 3               |
| A/D data register D              | ADDRD             | 16     | H'FFB6  | A/D<br>converter  | 8                 | 3               |
| A/D control/status register      | ADCSR             | 8      | H'FFB8  | A/D<br>converter  | 8                 | 3               |
| A/D control register             | ADCR              | 8      | H'FFB9  | A/D<br>converter  | 8                 | 3               |
| Timer control/status register WD | TCSRWD            | 8      | H'FFC0  | WDT* <sup>3</sup> | 8                 | 2               |
| Timer counter WD                 | TCWD              | 8      | H'FFC1  | WDT* <sup>3</sup> | 8                 | 2               |

| Register Name                    | Abbre-<br>viation | Bit No | Address | Module<br>Name    | Data Bus<br>Width | Access<br>State |
|----------------------------------|-------------------|--------|---------|-------------------|-------------------|-----------------|
| Timer mode register WD           | TMWD              | 8      | H'FFC2  | WDT* <sup>3</sup> | 8                 | 2               |
| Address break control register   | ABRKCR            | 8      | H'FFC8  | Address<br>break  | 8                 | 2               |
| Address break status register    | ABRKSR            | 8      | H'FFC9  | Address<br>break  | 8                 | 2               |
| Break address register H         | BARH              | 8      | H'FFCA  | Address<br>break  | 8                 | 2               |
| Break address register L         | BARL              | 8      | H'FFCB  | Address<br>break  | 8                 | 2               |
| Break data register H            | BDRH              | 8      | H'FFCC  | Address<br>break  | 8                 | 2               |
| Break data register L            | BDRL              | 8      | H'FFCD  | Address<br>break  | 8                 | 2               |
| Port pull-up control register 1  | PUCR1             | 8      | H'FFD0  | I/O port          | 8                 | 2               |
| Port pull-up control register 5  | PUCR5             | 8      | H'FFD1  | I/O port          | 8                 | 2               |
| Port data register 1             | PDR1              | 8      | H'FFD4  | I/O port          | 8                 | 2               |
| Port data register 2             | PDR2              | 8      | H'FFD5  | I/O port          | 8                 | 2               |
| Port data register 5             | PDR5              | 8      | H'FFD8  | I/O port          | 8                 | 2               |
| Port data register 7             | PDR7              | 8      | H'FFDA  | I/O port          | 8                 | 2               |
| Port data register 8             | PDR8              | 8      | H'FFDB  | I/O port          | 8                 | 2               |
| Port data register B             | PDRB              | 8      | H'FFDD  | I/O port          | 8                 | 2               |
| Port mode register 1             | PMR1              | 8      | H'FFE0  | I/O port          | 8                 | 2               |
| Port mode register 5             | PMR5              | 8      | H'FFE1  | I/O port          | 8                 | 2               |
| Port control register 1          | PCR1              | 8      | H'FFE4  | I/O port          | 8                 | 2               |
| Port control register 2          | PCR2              | 8      | H'FFE5  | I/O port          | 8                 | 2               |
| Port control register 5          | PCR5              | 8      | H'FFE8  | I/O port          | 8                 | 2               |
| Port control register 7          | PCR7              | 8      | H'FFEA  | I/O port          | 8                 | 2               |
| Port control register 8          | PCR8              | 8      | H'FFEB  | I/O port          | 8                 | 2               |
| System control register 1        | SYSCR1            | 8      | H'FFF0  | Power-<br>down    | 8                 | 2               |
| System control register 2        | SYSCR2            | 8      | H'FFF1  | Power-<br>down    | 8                 | 2               |
| Interrupt edge select register 1 | IEGR1             | 8      | H'FFF2  | Interrupts        | 8                 | 2               |

# Section 18 Electrical Characteristics

## 18.1 Absolute Maximum Ratings

#### Table 18.1 Absolute Maximum Ratings

| Item                        |                         | Symbol           | Value                       | Unit | Note |
|-----------------------------|-------------------------|------------------|-----------------------------|------|------|
| Power supply voltage        |                         | V <sub>cc</sub>  | –0.3 to +7.0                | V    | *    |
| Analog power supply voltage |                         | $AV_{cc}$        | -0.3 to +7.0                | V    |      |
| Input voltage               | Ports other than Port B | V <sub>IN</sub>  | –0.3 to V $_{\rm cc}$ +0.3  | V    |      |
|                             | Port B                  | -                | –0.3 to AV $_{\rm cc}$ +0.3 | V    |      |
| Operating temperature       |                         | T <sub>opr</sub> | -20 to +75                  | °C   |      |
| Storage temperature         |                         | $T_{stg}$        | –55 to +125                 | °C   |      |

Note: \* Permanent damage may result if maximum ratings are exceeded. Normal operation should be under the conditions specified in Electrical Characteristics. Exceeding these values can result in incorrect operation and reduced reliability.

# **18.2** Electrical Characteristics (F-ZTAT<sup>TM</sup> Version)

#### 18.2.1 Power Supply Voltage and Operating Ranges

#### (1) Power Supply Voltage and Oscillation Frequency Range



RENESAS





### 18.5 Output Load Condition





RENESAS

# Appendix A Instruction Set

# A.1 Instruction List

#### **Operand Notation**

| Symbol        | Description                                                                                                                           |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Rd            | General (destination*) register                                                                                                       |
| Rs            | General (source*) register                                                                                                            |
| Rn            | General register*                                                                                                                     |
| ERd           | General destination register (address register or 32-bit register)                                                                    |
| ERs           | General source register (address register or 32-bit register)                                                                         |
| ERn           | General register (32-bit register)                                                                                                    |
| (EAd)         | Destination operand                                                                                                                   |
| (EAs)         | Source operand                                                                                                                        |
| PC            | Program counter                                                                                                                       |
| SP            | Stack pointer                                                                                                                         |
| CCR           | Condition-code register                                                                                                               |
| Ν             | N (negative) flag in CCR                                                                                                              |
| Z             | Z (zero) flag in CCR                                                                                                                  |
| V             | V (overflow) flag in CCR                                                                                                              |
| С             | C (carry) flag in CCR                                                                                                                 |
| disp          | Displacement                                                                                                                          |
| $\rightarrow$ | Transfer from the operand on the left to the operand on the right, or transition from the state on the left to the state on the right |
| +             | Addition of the operands on both sides                                                                                                |
| -             | Subtraction of the operand on the right from the operand on the left                                                                  |
| ×             | Multiplication of the operands on both sides                                                                                          |
| ÷             | Division of the operand on the left by the operand on the right                                                                       |
| ^             | Logical AND of the operands on both sides                                                                                             |
| $\vee$        | Logical OR of the operands on both sides                                                                                              |
| $\oplus$      | Logical exclusive OR of the operands on both sides                                                                                    |
| 7             | NOT (logical complement)                                                                                                              |



Appendix



Figure B.8 Port 2 Block Diagram (P20)





Figure B.14 Port 7 Block Diagram (P76)





Figure B.15 Port 7 Block Diagram (P75)





Figure B.17 Port 7 Block Diagram (P73)

