



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                             |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | M16C/60                                                                         |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | I <sup>2</sup> C, IEBus, UART/USART                                             |
| Peripherals                | DMA, WDT                                                                        |
| Number of I/O              | 50                                                                              |
| Program Memory Size        | ·                                                                               |
| Program Memory Type        | ROMIess                                                                         |
| EEPROM Size                | ·                                                                               |
| RAM Size                   | 31K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                                     |
| Data Converters            | A/D 26x10b; D/A 2x8b                                                            |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-BQFP                                                                        |
| Supplier Device Package    | 100-QFP (14x20)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/m30626spfp-u3c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.





M16C/62P Group (M16C/62P, M16C/62PT) 80-pin version Block Diagram

# 1.4 Product List

Table 1.4 to 1.7 list the product list, Figure 1.3 shows the Type No., Memory Size, and Package, Table 1.8 lists the Product Code of Flash Memory version and ROMless version for M16C/62P, and Table 1.9 lists the Product Code of Flash Memory version for M16C/62PT. Figure 1.4 shows the Marking Diagram of Flash Memory version and ROM-less version for M16C/62P (Top View), and Figure 1.5 shows the Marking Diagram of Flash Memory version for M16C/62PT (Top View) at the time of ROM order.

| Table 1.4 | Product List (1) (M16C/62P) |
|-----------|-----------------------------|
|-----------|-----------------------------|

#### As of Dec. 2005

| Type No.        | ROM Capacity | RAM Capacity | Package Type (1) | Remarks          |
|-----------------|--------------|--------------|------------------|------------------|
| M30622M6P-XXXFP | 48 Kbytes    | 4 Kbytes     | PRQP0100JB-A     | Mask ROM version |
| M30622M6P-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30622M8P-XXXFP | 64 Kbytes    | 4 Kbytes     | PRQP0100JB-A     |                  |
| M30622M8P-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30623M8P-XXXGP |              |              | PRQP0080JA-A     |                  |
| M30622MAP-XXXFP | 96 Kbytes    | 5 Kbytes     | PRQP0100JB-A     |                  |
| M30622MAP-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30623MAP-XXXGP |              |              | PRQP0080JA-A     |                  |
| M30620MCP-XXXFP | 128 Kbytes   | 10 Kbytes    | PRQP0100JB-A     |                  |
| M30620MCP-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30621MCP-XXXGP |              |              | PRQP0080JA-A     |                  |
| M30622MEP-XXXFP | 192 Kbytes   | 12 Kbytes    | PRQP0100JB-A     |                  |
| M30622MEP-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30623MEP-XXXGP |              |              | PLQP0128KB-A     |                  |
| M30622MGP-XXXFP | 256 Kbytes   | 12 Kbytes    | PRQP0100JB-A     |                  |
| M30622MGP-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30623MGP-XXXGP |              |              | PLQP0128KB-A     |                  |
| M30624MGP-XXXFP |              | 20 Kbytes    | PRQP0100JB-A     |                  |
| M30624MGP-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30625MGP-XXXGP |              |              | PLQP0128KB-A     |                  |
| M30622MWP-XXXFP | 320 Kbytes   | 16 Kbytes    | PRQP0100JB-A     |                  |
| M30622MWP-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30623MWP-XXXGP |              |              | PLQP0128KB-A     |                  |
| M30624MWP-XXXFP |              | 24 Kbytes    | PRQP0100JB-A     | ]                |
| M30624MWP-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30625MWP-XXXGP |              |              | PLQP0128KB-A     |                  |
| M30626MWP-XXXFP |              | 31 Kbytes    | PRQP0100JB-A     |                  |
| M30626MWP-XXXGP |              |              | PLQP0100KB-A     |                  |
| M30627MWP-XXXGP |              |              | PLQP0128KB-A     |                  |

(D): Under development

NOTES:

1. The old package type numbers of each package type are as follows.

PLQP0128KB-A : 128P6Q-A, PRQP0100JB-A : 100P6S-A, PLQP0100KB-A : 100P6Q-A, PRQP0080JA-A : 80P6S-A



| Type No.                   |            | ROM Capacity    | RAM                   | Package Type <sup>(1)</sup> | Remarks                |
|----------------------------|------------|-----------------|-----------------------|-----------------------------|------------------------|
| M30622MHP-XXXFP            |            | 384 Kbytes      | Capacity<br>16 Kbytes | PRQP0100JB-A                | Mask ROM version       |
| M30622MHP-XXXGP            |            | 304 NDytes      | TO Royles             | PLQP0100KB-A                |                        |
| M30623MHP-XXXGP            |            |                 |                       | PLQP0128KB-A                | -                      |
| M30624MHP-XXXFP            |            |                 | 24 Kbytes             | PRQP0100JB-A                | -                      |
| M30624MHP-XXXGP            |            |                 | 24 Noyles             | PLQP0100KB-A                | -                      |
| M30625MHP-XXXGP            |            |                 |                       | PLQP0128KB-A                | -                      |
| M30626MHP-XXXFP            |            |                 | 31 Kbytes             | PRQP0100JB-A                | -                      |
| M30626MHP-XXXGP            |            |                 | 51 Rbytes             | PLQP0100KB-A                | -                      |
| M30627MHP-XXXGP            |            |                 |                       | PLQP0128KB-A                | -                      |
|                            | (D)        | 512 Kbytes      | 31 Kbytes             | PRQP0100JB-A                | -                      |
|                            | (D)        | 0121009100      | of hoycoo             | PLQP0100KB-A                | -                      |
|                            | (D)        |                 |                       | PLQP0128KB-A                | -                      |
| M30622F8PFP                | (_)        | 64K+4 Kbytes    | 4 Kbytes              | PRQP0100JB-A                | Flash memory           |
| M30622F8PGP                |            | o net i radytoo | 1109100               | PLQP0100KB-A                | version <sup>(2)</sup> |
| M30623F8PGP                |            |                 |                       | PRQP0080JA-A                | -                      |
| M30620FCPFP                |            | 128K+4 Kbytes   | 10 Kbytes             | PRQP0100JB-A                | -                      |
| M30620FCPGP                |            | ,,,,,           | ,                     | PLQP0100KB-A                |                        |
| M30621FCPGP                |            |                 |                       | PRQP0080JA-A                |                        |
|                            | (D)        | 256K+4 Kbytes   | 20 Kbytes             | PRQP0100JB-A                |                        |
| M3062LFGPGP <sup>(3)</sup> | (D)        |                 | -                     | PLQP0100KB-A                |                        |
| M30625FGPGP                | 、 <i>,</i> |                 |                       | PLQP0128KB-A                |                        |
| M30626FHPFP                |            | 384K+4 Kbytes   | 31 Kbytes             | PRQP0100JB-A                |                        |
| M30626FHPGP                |            | ,               | ,                     | PLQP0100KB-A                |                        |
| M30627FHPGP                |            |                 |                       | PLQP0128KB-A                |                        |
| M30626FJPFP                |            | 512K+4 Kbytes   | 31 Kbytes             | PRQP0100JB-A                |                        |
| M30626FJPGP                |            |                 |                       | PLQP0100KB-A                |                        |
| M30627FJPGP                |            |                 |                       | PLQP0128KB-A                | -                      |
| M30622SPFP                 |            | _               | 4 Kbytes              | PRQP0100JB-A                | ROM-less version       |
| M30622SPGP                 |            |                 | -                     | PLQP0100KB-A                | -                      |
| M30620SPFP                 |            |                 | 10 Kbytes             | PRQP0100JB-A                | 1                      |
| M30620SPGP                 |            |                 | -                     | PLQP0100KB-A                | 1                      |
| M30624SPFP                 | (D)        | _               | 20 Kbytes             | PRQP0100JB-A                | 1                      |
| M30624SPGP                 | (D)        |                 |                       | PLQP0100KB-A                | 1                      |
| M30626SPFP (               | (D)        |                 | 31 Kbytes             | PRQP0100JB-A                | 1                      |
| M30626SPGP                 | (D)        |                 |                       | PLQP0100KB-A                |                        |

| Table 1.5 | <b>Product List</b> | (2)         | (M16C/62P) |
|-----------|---------------------|-------------|------------|
|           | I I O G G O C EIOC  | <b>\</b> -/ | (          |

As of Dec. 2005

(D): Under development

NOTES:

1. The old package type numbers of each package type are as follows.

PLQP0128KB-A : 128P6Q-A, PRQP0100JB-A : 100P6S-A,

PLQP0100KB-A : 100P6Q-A,

PRQP0080JA-A : 80P6S-A

2. In the flash memory version, there is 4K bytes area (block A).

3. Please use M3062LFGPFP and M3062LFGPGP for your new system instead of M30624FGPFP and M30624FGPGP. The M16C/62P Group (M16C/62P, M16C/62PT) hardware manual is still good for M30624FGPFP and M30624FGPGP.

| M30624FGPFP | 256K+4 Kbytes | 20 Kbytes | PRQP0100JB-A | Flash memory version |
|-------------|---------------|-----------|--------------|----------------------|
| M30624FGPGP |               |           | PLQP0100KB-A |                      |

| 1. Overview |  |
|-------------|--|
|-------------|--|

| Pin No.  | Control Pin |              | Interrupt Pin | Timer Pin | UART Pin | Analog Pin | Bus Control F |
|----------|-------------|--------------|---------------|-----------|----------|------------|---------------|
| 51       |             | P5_6         |               |           |          |            | ALE           |
| 52       |             | P5_5         |               |           |          |            | HOLD          |
| 53       |             | P5_4         |               |           |          |            | HLDA          |
| 54       |             | _<br>P13_3   |               |           |          |            |               |
| 55       |             | P13_2        |               |           |          |            |               |
| 56       |             | <br>P13_1    |               |           |          |            |               |
| 57       |             | P13_0        |               |           |          |            |               |
| 58       |             | P5_3         |               |           |          |            | BCLK          |
| 59       |             | P5_2         |               |           |          |            | RD            |
| 60       |             | P5_1         |               |           |          |            | WRH/BHE       |
| 61       |             | <br>P5_0     |               |           |          |            | WRL/WR        |
| 62       |             | P12_7        |               |           |          |            |               |
| 63       |             | P12_6        |               |           |          |            |               |
| 64       |             | P12_5        |               |           |          |            |               |
| 65       |             | P4_7         |               |           |          |            | CS3           |
| 66       |             | P4_6         |               |           |          |            | CS2           |
| 67       |             |              |               |           |          |            | CS1           |
|          |             | P4_5         |               |           |          |            |               |
| 68       |             | P4_4         |               |           |          |            | CS0           |
| 69       |             | P4_3         |               |           |          |            | A19           |
| 70       |             | P4_2         |               |           |          |            | A18           |
| 71       |             | P4_1         |               |           |          |            | A17           |
| 72       |             | P4_0         |               |           |          |            | A16           |
| 73<br>74 |             | P3_7         |               |           |          |            | A15<br>A14    |
| 74       |             | P3_6<br>P3_5 |               |           |          |            | A14<br>A13    |
| 75       |             | P3_5<br>P3_4 |               |           |          |            | A13<br>A12    |
| 70       |             | P3_4<br>P3_3 |               |           |          |            | A12<br>A11    |
| 78       |             | P3_2         |               |           |          |            | A10           |
| 79       |             | P3_1         |               |           |          |            | A10<br>A9     |
| 80       |             | P12_4        |               |           |          |            | <u>A</u> 9    |
| 81       |             | P12_4        |               |           |          |            |               |
| 82       |             | P12_3        |               |           |          |            |               |
| 83       |             | P12_1        |               |           |          |            |               |
| 84       |             | P12_0        |               |           |          |            |               |
| 85       | VCC2        | 1.12_0       |               |           |          |            |               |
| 86       |             | P3_0         | 1             |           |          |            | A8(/-/D7)     |
| 87       | VSS         |              | 1             |           |          |            | - x /         |
| 88       |             | P2_7         |               |           |          | AN2_7      | A7(/D7/D6)    |
| 89       |             | _<br>P2_6    |               |           |          | <br>AN2_6  | A6(/D6/D5)    |
| 90       |             | _<br>P2_5    |               |           |          | <br>AN2_5  | A5(/D5/D4)    |
| 91       |             | P2_4         |               |           |          | AN2_4      | A4(/D4/D3)    |
| 92       |             | P2_3         |               |           |          | AN2_3      | A3(/D3/D2)    |
| 93       |             | P2_2         |               |           |          | AN2_2      | A2(/D2/D1)    |
| 94       |             | P2_1         |               |           |          | AN2_1      | A1(/D1/D0)    |
| 95       |             | P2_0         |               |           |          | AN2_0      | A0(/D0/-)     |
| 96       |             | P1_7         | INT5          |           |          |            | D15           |
| 97       |             | _<br>P1_6    | INT4          |           |          |            | D14           |
| 98       |             | P1_5         | INT3          |           |          |            | D13           |
| 99       |             | P1_4         |               |           |          |            | D13           |
| 100      |             | P1_3         |               |           |          |            | D12           |

 Table 1.11
 Pin Characteristics for 128-Pin Package (2)

| Signal Name             | Pin Name                                                                                                                                                                     | _I/O       | Power                 | Description                                                                                                                                                                                                               |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                                                                                                                                                                              | Туре       | Supply <sup>(1)</sup> |                                                                                                                                                                                                                           |
| Reference voltage input | VREF                                                                                                                                                                         | I          | VCC1                  | Applies the reference voltage for the A/D converter and D/A converter.                                                                                                                                                    |
| A/D converter           | AN0 to AN7,<br>AN0_0 to<br>AN0_7,<br>AN2_0 to<br>AN2_7                                                                                                                       | I          | VCC1                  | Analog input pins for the A/D converter.                                                                                                                                                                                  |
|                         | ADTRG                                                                                                                                                                        | I          | VCC1                  | This is an A/D trigger input pin.                                                                                                                                                                                         |
|                         | ANEX0                                                                                                                                                                        | I/O        | VCC1                  | This is the extended analog input pin for the A/D converter, and is the output in external op-amp connection mode.                                                                                                        |
|                         | ANEX1                                                                                                                                                                        | I          | VCC1                  | This is the extended analog input pin for the A/D converter.                                                                                                                                                              |
| D/A converter           | DA0, DA1                                                                                                                                                                     | 0          | VCC1                  | This is the output pin for the D/A converter.                                                                                                                                                                             |
| I/O port                | P0_0 to P0_7,<br>P1_0 to P1_7,<br>P2_0 to P2_7,<br>P3_0 to P3_7,<br>P4_0 to P4_7,<br>P5_0 to P5_7,<br>P12_0 to<br>P12_7 <sup>(2)</sup> ,<br>P13_0 to<br>P13_7 <sup>(2)</sup> | I/O        | VCC2                  | 8-bit I/O ports in CMOS, having a direction register to select an input or output.<br>Each pin is set as an input port or output port. An input port can be set for a pull-up or for no pull-up in 4-bit unit by program. |
|                         | P6_0 to P6_7,<br>P7_0 to P7_7,<br>P9_0 to P9_7,<br>P10_0 to<br>P10_7,<br>P11_0 to<br>P11_7 <sup>(2)</sup><br>P8_0 to P8_4,                                                   | I/O<br>I/O | VCC1                  | 8-bit I/O ports having equivalent functions to P0.<br>(however, output of P7_0 and P7_1 for the N-channel open drain<br>output.)<br>I/O ports having equivalent functions to P0.                                          |
|                         | P8_6, P8_7,<br>P14_0,<br>P14_1 <sup>(2)</sup>                                                                                                                                |            |                       |                                                                                                                                                                                                                           |
| Input port              | P8_5                                                                                                                                                                         | I          | VCC1                  | Input pin for the $\overline{\text{NMI}}$ interrupt.<br>Pin states can be read by the P8_5 bit in the P8 register.                                                                                                        |

| Table 1.19 | Pin Description ( | 100-pin and 128-r | oin Version) (3) |
|------------|-------------------|-------------------|------------------|
|            |                   |                   |                  |

I : Input O : Output I/O : Input and output

NOTES:

1. When use VCC1 > VCC2, contacts due to some points or restrictions to be checked.

2. Ports P11 to P14 in M16C/62P (100-pin version) and M16C/62PT (100-pin version) cannot be used.

# 2.2 Address Registers (A0 and A1)

The register A0 consists of 16 bits, and is used for address register indirect addressing and address register relative addressing. They also are used for transfers and logic/logic operations. A1 is the same as A0. In some instructions, registers A1 and A0 can be combined for use as a 32-bit address register (A1A0).

# 2.3 Frame Base Register (FB)

FB is configured with 16 bits, and is used for FB relative addressing.

# 2.4 Interrupt Table Register (INTB)

INTB is configured with 20 bits, indicating the start address of an interrupt vector table.

# 2.5 Program Counter (PC)

PC is configured with 20 bits, indicating the address of an instruction to be executed.

# 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP)

Stack pointer (SP) comes in two types: USP and ISP, each configured with 16 bits. Your desired type of stack pointer (USP or ISP) can be selected by the U flag of FLG.

# 2.7 Static Base Register (SB)

SB is configured with 16 bits, and is used for SB relative addressing.

# 2.8 Flag Register (FLG)

FLG consists of 11 bits, indicating the CPU status.

# 2.8.1 Carry Flag (C Flag)

This flag retains a carry, borrow, or shift-out bit that has occurred in the arithmetic/logic unit.

# 2.8.2 Debug Flag (D Flag)

The D flag is used exclusively for debugging purpose. During normal use, it must be set to "0".

# 2.8.3 Zero Flag (Z Flag)

This flag is set to "1" when an arithmetic operation resulted in 0; otherwise, it is "0".

# 2.8.4 Sign Flag (S Flag)

This flag is set to "1" when an arithmetic operation resulted in a negative value; otherwise, it is "0".

# 2.8.5 Register Bank Select Flag (B Flag)

Register bank 0 is selected when this flag is "0"; register bank 1 is selected when this flag is "1".

# 2.8.6 Overflow Flag (O Flag)

This flag is set to "1" when the operation resulted in an overflow; otherwise, it is "0".

# 2.8.7 Interrupt Enable Flag (I Flag)

This flag enables a maskable interrupt.

Maskable interrupts are disabled when the I flag is "0", and are enabled when the I flag is "1". The I flag is cleared to "0" when the interrupt request is accepted.











# 5.2 Electrical Characteristics (M16C/62PT)

| Symbol            |                                                                                                                          | Parameter                                                                                                                                                           | Condition                                                      | Rated Value                     | Unit |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------|------|
| VCC1, VCC2        | Supply Voltage                                                                                                           |                                                                                                                                                                     | Vcc1=Vcc2=AVcc                                                 | -0.3 to 6.5                     | V    |
| AVcc              | Analog Supply V                                                                                                          | /oltage                                                                                                                                                             | Vcc1=Vcc2=AVcc                                                 | -0.3 to 6.5                     | V    |
| VI                | Input Voltage                                                                                                            | RESET, CNVSS, BYTE,         P6_0 to P6_7, P7_2 to P7_7, P8_0 to P8_7,         P9_0 to P9_7, P10_0 to P10_7,         P11_0 to P11_7, P14_0, P14_1,         VREF, XIN |                                                                | -0.3 to Vcc1+0.3 <sup>(1)</sup> | ~    |
|                   |                                                                                                                          | P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,<br>P3_0 to P3_7, P4_0 to P4_7, P5_0 to P5_7,<br>P12_0 to P12_7, P13_0 to P13_7                                            |                                                                | -0.3 to Vcc2+0.3 <sup>(1)</sup> | V    |
|                   | P7_0, P7_1                                                                                                               |                                                                                                                                                                     |                                                                | -0.3 to 6.5                     | V    |
| Vo Output Voltage | Output Voltage                                                                                                           | P6_0 to P6_7, P7_2 to P7_7, P8_0 to P8_4,<br>P8_6, P8_7, P9_0 to P9_7, P10_0 to P10_7,<br>P11_0 to P11_7, P14_0, P14_1,<br>XOUT                                     |                                                                | -0.3 to Vcc1+0.3 <sup>(1)</sup> | V    |
|                   | P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,<br>P3_0 to P3_7, P4_0 to P4_7, P5_0 to P5_7,<br>P12_0 to P12_7, P13_0 to P13_7 |                                                                                                                                                                     | -0.3 to Vcc2+0.3 <sup>(1)</sup>                                | v                               |      |
|                   |                                                                                                                          | P7_0, P7_1                                                                                                                                                          |                                                                | -0.3 to 6.5                     | V    |
| Pd                | Power Dissipation                                                                                                        | Power Dissipation                                                                                                                                                   |                                                                | 300                             | mW   |
|                   |                                                                                                                          |                                                                                                                                                                     | 85°C <topr≤125°c< td=""><td>200</td><td>mvv</td></topr≤125°c<> | 200                             | mvv  |
| Topr              | Operating<br>Ambient When the Microcomputer is Operating                                                                 |                                                                                                                                                                     |                                                                | -40 to 85 / -40 to 125<br>(2)   | °C   |
|                   | Temperature                                                                                                              | Flash Program Erase                                                                                                                                                 |                                                                | 0 to 60                         |      |
| Tstg              | Storage Temper                                                                                                           | ature                                                                                                                                                               |                                                                | -65 to 150                      | °C   |

#### Table 5.49 Absolute Maximum Ratings

NOTES:

- 1. There is no external connections for port P1\_0 to P1\_7, P4\_4 to P4\_7, P7\_2 to P7\_5 and P9\_1 in 80-pin version.
- 2. T version = -40 to 85 °C, V version = -40 to 125 °C.

| Symbol  | Parameter                                                          | Measuring Condition |      | Unit |      |    |  |
|---------|--------------------------------------------------------------------|---------------------|------|------|------|----|--|
| Symbol  | Falanetei                                                          | measuring Condition | Min. | Тур. | Max. |    |  |
| td(P-R) | Time for Internal Power Supply Stabilization<br>During Powering-On | Vcc1=4.0V to 5.5V   |      |      | 2    | ms |  |
| td(R-S) | STOP Release Time                                                  |                     |      |      | 150  | μS |  |
| td(W-S) | Low Power Dissipation Mode Wait Mode<br>Release Time               |                     |      |      | 150  | μs |  |

| Table 5.56 | Power Supply Circuit Timing Characteristics |  |
|------------|---------------------------------------------|--|
|------------|---------------------------------------------|--|



Figure 5.22 Power Supply Circuit Timing Diagram

Unit

mΑ mΑ mΑ mΑ

mΑ

mΑ

μA

μΑ

μA

μΑ

μA

μΑ

μA μA μA

| Cumple al | Derement                                         |                                      | Maaa                     | unin a Constition                                                           | 0,   | Standard | d    |   |
|-----------|--------------------------------------------------|--------------------------------------|--------------------------|-----------------------------------------------------------------------------|------|----------|------|---|
| Symbol    | Paramet                                          | er                                   | weas                     | uring Condition                                                             | Min. | Тур.     | Max. |   |
| Icc       | Power Supply Current<br>(Vcc1=Vcc2=4.0V to 5.5V) | In single-chip<br>mode, the output   | Mask ROM                 | f(BCLK)=24MHz<br>No division, PLL operation                                 |      | 14       | 20   |   |
|           |                                                  | pins are open and other pins are Vss |                          | No division,<br>On-chip oscillation                                         |      | 1        |      |   |
|           |                                                  |                                      | Flash<br>Memory          | f(BCLK)=24MHz,<br>No division, PLL operation                                |      | 18       | 27   |   |
|           |                                                  |                                      |                          | No division,<br>On-chip oscillation                                         |      | 1.8      |      |   |
|           |                                                  |                                      | Flash Memory<br>Program  | f(BCLK)=10MHz,<br>Vcc1=5.0V                                                 |      | 15       |      |   |
|           |                                                  |                                      | Flash Memory<br>Erase    | f(BCLK)=10MHz,<br>Vcc1=5.0V                                                 |      | 25       |      |   |
|           |                                                  |                                      | Mask ROM                 | f(XCIN)=32kHz<br>Low power dissipation<br>mode, ROM <sup>(3)</sup>          |      | 25       |      |   |
|           |                                                  |                                      | Flash Memory             | f(BCLK)=32kHz<br>Low power dissipation<br>mode, RAM <sup>(3)</sup>          |      | 25       |      |   |
|           |                                                  |                                      |                          | f(BCLK)=32kHz<br>Low power dissipation<br>mode, Flash Memory <sup>(3)</sup> |      | 420      |      |   |
|           |                                                  |                                      |                          | On-chip oscillation,<br>Wait mode                                           |      | 50       |      |   |
|           |                                                  |                                      | Mask ROM<br>Flash Memory | f(BCLK)=32kHz<br>Wait mode <sup>(2)</sup> ,<br>Oscillation capability High  |      | 7.5      |      |   |
|           |                                                  |                                      |                          | f(BCLK)=32kHz<br>Wait mode <sup>(2)</sup> ,<br>Oscillation capability Low   |      | 2.0      |      |   |
|           |                                                  |                                      |                          | Stop mode<br>Topr =25°C                                                     |      | 2.0      | 6.0  |   |
|           |                                                  |                                      |                          | Stop mode<br>Topr =85°C                                                     |      |          | 20   |   |
|           |                                                  |                                      |                          | Stop mode<br>Topr =125°C                                                    |      |          | TBD  | ſ |

Table 5.58 Electrical Characteristics (2) (1)

NOTES:
1. Referenced to Vcc1=Vcc2=4.0 to 5.5V, Vss = 0V at Topr = -40 to 85°C / -40 to 125°C, f(BCLK)=24MHz unless otherwise specified. T version = -40 to 85°C, V version =-40 to 125°C.
2. With one timer operated using fC32.
3. This indicates the memory in which the program to be executed exists.

# VCC1=VCC2=5V

#### **Timing Requirements**

# (VCC1 = VCC2 = 5V, VSS = 0V, at Topr = -40 to $85^{\circ}$ C (T version) / -40 to $125^{\circ}$ C (V version) unless otherwise specified)

#### Table 5.60 Timer A Input (Counter Input in Event Counter Mode)

| Symbol  | Parameter                    | Stan | Unit |      |  |
|---------|------------------------------|------|------|------|--|
| Symbol  | Falanetei                    | Min. | Max. | Onit |  |
| tc(TA)  | TAiIN Input Cycle Time       | 100  |      | ns   |  |
| tw(TAH) | TAIIN Input HIGH Pulse Width | 40   |      | ns   |  |
| tw(TAL) | TAIIN Input LOW Pulse Width  | 40   |      | ns   |  |

#### Table 5.61 Timer A Input (Gating Input in Timer Mode)

| Symbol  | Parameter                    | Stan | Unit |      |
|---------|------------------------------|------|------|------|
| Symbol  | Farameter                    | Min. | Max. | Unit |
| tc(TA)  | TAilN Input Cycle Time       | 400  |      | ns   |
| tw(TAH) | TAilN Input HIGH Pulse Width | 200  |      | ns   |
| tw(TAL) | TAiIN Input LOW Pulse Width  | 200  |      | ns   |

#### Table 5.62 Timer A Input (External Trigger Input in One-shot Timer Mode)

| Symbol  | Parameter                    | Stan | Unit |      |  |
|---------|------------------------------|------|------|------|--|
| Symbol  | Falanetei                    | Min. | Max. | Unit |  |
| tc(TA)  | TAiIN Input Cycle Time       | 200  |      | ns   |  |
| tw(TAH) | TAilN Input HIGH Pulse Width | 100  |      | ns   |  |
| tw(TAL) | TAIIN Input LOW Pulse Width  | 100  |      | ns   |  |

#### Table 5.63 Timer A Input (External Trigger Input in Pulse Width Modulation Mode)

| Symbol  | Parameter                    | Stan | Unit |      |
|---------|------------------------------|------|------|------|
| Symbol  | Farameter                    | Min. | Max. | Unit |
| tw(TAH) | TAilN Input HIGH Pulse Width | 100  |      | ns   |
| tw(TAL) | TAiIN Input LOW Pulse Width  | 100  |      | ns   |

#### Table 5.64 Timer A Input (Counter Increment/Decrement Input in Event Counter Mode)

| Symbol      | Parameter                     | Standard |      | Unit |  |
|-------------|-------------------------------|----------|------|------|--|
| Symbol      | Falallelel                    | Min.     | Max. | Onit |  |
| tc(UP)      | TAiOUT Input Cycle Time       | 2000     |      | ns   |  |
| tw(UPH)     | TAiOUT Input HIGH Pulse Width | 1000     |      | ns   |  |
| tw(UPL)     | TAiOUT Input LOW Pulse Width  | 1000     |      | ns   |  |
| tsu(UP-TIN) | TAiOUT Input Setup Time       | 400      |      | ns   |  |
| th(TIN-UP)  | TAiOUT Input Hold Time        | 400      |      | ns   |  |

#### Table 5.65 Timer A Input (Two-phase Pulse Input in Event Counter Mode)

| Symbol          | Parameter               | Stan | Unit |      |  |
|-----------------|-------------------------|------|------|------|--|
| Symbol          | Falantelei              | Min. | Max. | Unit |  |
| tc(TA)          | TAIIN Input Cycle Time  | 800  |      | ns   |  |
| tsu(TAIN-TAOUT) | TAiOUT Input Setup Time | 200  |      | ns   |  |
| tsu(TAOUT-TAIN) | TAiIN Input Setup Time  | 200  |      | ns   |  |

# VCC1=VCC2=5V

# Switching Characteristics $(VCC1 = VCC2 = 5V, VSS = 0V, at Topr = -40 to 85^{\circ}C (T version) / -40 to 125^{\circ}C (V version) unless otherwise specified)$



Figure 5.23 Ports P0 to P10 Measurement Circuit

# Appendix 1.Package Dimensions





| F     | REVISION H   | ISTOF     | Y                            | M16C/62P Group (M16C/62P, M16C/62PT) Hardware Manual                                    |
|-------|--------------|-----------|------------------------------|-----------------------------------------------------------------------------------------|
| Rev.  | Date         |           |                              | Description                                                                             |
| TXCV. | Date         | Page      |                              | Summary                                                                                 |
|       |              | 33        | Table 5.4 A                  | -D Conversion Characteristics is revised.                                               |
|       |              |           | Table 5.5 D                  | -A Conversion Characteristics revised.                                                  |
|       |              | 34,74     | Table 5.6 to                 | 5.7 and table 5.54 to 5.55 are revised.                                                 |
|       |              | 36        | Table 5.11                   | s revised.                                                                              |
|       |              | 38,55     | Table 5.14                   | and 5.33 HLDA output deley time is deleted.                                             |
|       |              | 41        | Figure 5.1 is                | s partly revised.                                                                       |
|       |              | 41-43,    | Table 5.27                   | to 5.29 and table 5.46 to 48 HLDA output deley time is added.                           |
|       |              | 58-60     |                              |                                                                                         |
|       |              | 44        | Figure 5.2 T                 | iming Diagram (1) XIN input is added.                                                   |
|       |              | 47-48     | Figure 5.5 t                 | o 5.6 Read timing $DB \rightarrow DBi$                                                  |
|       |              | 49-50     | Figure 5.7 t                 | o 5.8 Write timing $DB \rightarrow DBi$                                                 |
|       |              | 52        | Figure 5.10                  | $DB \rightarrow DBi$                                                                    |
|       |              | 53        | Table 5.30                   | s revised.                                                                              |
|       |              | 58        | -                            | is partly revised.                                                                      |
|       |              | 61        | -                            | Timing Diagram (1) XIN input is added.                                                  |
|       |              | 64-65     | 0                            | to 5.16 Read timing $DB \rightarrow DBi$                                                |
|       |              | 66-67     | -                            | to 5.18 Write timing $DB \rightarrow DBi$                                               |
|       |              | 69        | Figure 5.20                  |                                                                                         |
|       |              | 70-85     |                              | haracteristics (M16C/62PT) is added.                                                    |
| 2.10  | Nov 07, 2003 | 8-9<br>23 | Table 1.5 to<br>Table 3.1 is | <ul> <li>1.7 Product List is partly revised. Note 1 is deleted.<br/>revised.</li> </ul> |
|       |              | 71        | Table 5.50                   |                                                                                         |
|       |              | 72        | Table 5.51                   |                                                                                         |
| 2.11  | Jan 06, 2004 | 16        |                              | OTE 3 VCC1 VCC2 $\rightarrow$ VCC1 > VCC2                                               |
|       |              | 17-18     |                              | to 1.11 NOTE 1 VCC1 VCC2 $\rightarrow$ VCC1 > VCC2                                      |
|       |              | 31        |                              | ower Supply Ripple Allowable Frequency Unit MHz $\rightarrow$ kHz                       |
|       |              | 12        |                              | nd Figure 1.5 are added.                                                                |
| 2.30  | Sep 01, 2004 | 18, 20    |                              | to 1.13 are revised.                                                                    |
|       | • •          | 19,21     |                              | to 1.14 are revised.                                                                    |
|       |              | 24        | -                            | s partly revised.                                                                       |
|       |              |           | Note 3 is ac                 |                                                                                         |
|       |              | 25        | Note 6 is ac                 |                                                                                         |
|       |              | 33        | Table 5.3 is                 |                                                                                         |
|       |              |           |                              | able 5.4 is added.                                                                      |
|       |              | 34        |                              | 5.6 is partly revised.                                                                  |
|       |              | 35        | Table 5.8 is                 |                                                                                         |
|       |              | 27        | Table 5.9 is                 |                                                                                         |
|       |              | 37        | Table 5.11                   | is revised.                                                                             |

| F    | REVISION H   | ISTOF       | M16C/62P Group (M16C/62P, M16C/62PT) Hardware Manual                                                                    |  |  |  |
|------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D    | Dete         |             | Description                                                                                                             |  |  |  |
| Rev. | Date         | Page        | Summary                                                                                                                 |  |  |  |
|      |              | 40          | Table 5.24 is partly revised.                                                                                           |  |  |  |
|      |              | 57          | Table 5.43 is partly revised.                                                                                           |  |  |  |
|      |              | 70          | able 5.48 is partly revised.                                                                                            |  |  |  |
|      |              | 72          | Table 5.50 is partly revised.                                                                                           |  |  |  |
|      |              | 73          | Table 5.53 is partly revised.                                                                                           |  |  |  |
|      |              | 74          | Table 5.55 is revised.                                                                                                  |  |  |  |
|      |              | 76          | Table 5.57 is partly revised.                                                                                           |  |  |  |
| 0.44 |              | 79          | Table 5.69 is partly revised.                                                                                           |  |  |  |
| 2.41 | Jan 01, 2006 | -           | voltage down detection reset -> brown-out detection Reset                                                               |  |  |  |
|      |              | 2-4         | Tables 1.1 to 1.3 Performance outline of M16C/62P group are partly revised.                                             |  |  |  |
|      |              | 7           | Table 1.4 Product List (1) is partly revised.<br>Note 1 is added.                                                       |  |  |  |
|      |              | 8           | Table 1.5 Product List (2) is partly revised.<br>Note 1, 2 and 3 are added.                                             |  |  |  |
|      |              | 9           | Table 1.6 Product List (3) is partly revised.<br>Note 1 and 2 are added.                                                |  |  |  |
|      |              | 10          | Table 1.7 Product List (4) is partly revised.<br>Note 1 and 2 are added.                                                |  |  |  |
|      |              | 11          | Figure 1.3 Type No., Memory Size, Shows RAM capacity, and Package is partly revised                                     |  |  |  |
|      |              | 12          | Table 1.8 Product Code of Flash Memory version and ROMless version for M16C/62P is partly revised.                      |  |  |  |
|      |              | 13          | Table 1.9 Product Code of Flash Memory version for M16C/62P is partly revised.                                          |  |  |  |
|      |              | 14          | Figure 1.6 Pin Configuration (Top View) is partly revised.                                                              |  |  |  |
|      |              | 15-17       | Tables 1.10 to 1.12 Pin Characteristics for 128-Pin Package are added.                                                  |  |  |  |
|      |              | 18-19       | Figure 1.7 and 1.8 Pin Configuration (Top View) are partly revised.                                                     |  |  |  |
|      |              | 20-21       | Tables 1.13 to 1.14 Pin Characteristics for 100-Pin Package are added.                                                  |  |  |  |
|      |              | 20 21       | Figure 1.9 Pin Configuration (Top View) is partly revised.                                                              |  |  |  |
|      |              | 23-24       | Tables 1.15 to 1.16 Pin Characteristics for 80-Pin Package are added.                                                   |  |  |  |
|      |              | 25-24       | Tables 1.17 to 1.21 are partly revised.                                                                                 |  |  |  |
|      |              | 25-29<br>34 |                                                                                                                         |  |  |  |
|      |              |             | Note 4 of Table 4.1 SFR Information is partly revised.                                                                  |  |  |  |
|      |              | 43          | Table 5.4 A/D Conversion Characteristics is partly revised.                                                             |  |  |  |
|      |              | 45          | Table 5.6 Flash Memory Version Electrical Characteristics for 100 cycle           products is partly revised.           |  |  |  |
|      |              |             | Table 5.7 Flash Memory Version Electrical Characteristics for 10,000 cycle products is partly revised.                  |  |  |  |
|      |              |             | Table 5.8 Flash Memory Version Program / Erase Voltage and Read<br>Operation Voltage Characteristics is partly revised. |  |  |  |
|      |              | 46          | Table 5.9 Low Voltage Detection Circuit Electrical Characteristics is partly revised.                                   |  |  |  |

| F     | <b>REVISION H</b> | ISTOF | RY                                                                     | M16C/62P Group (M16C/62P, M16C/62PT) Hardware Manual                                                                     |  |  |
|-------|-------------------|-------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev.  | Date              |       |                                                                        | Description                                                                                                              |  |  |
| ILEV. | Rev. Date         |       |                                                                        | Summary                                                                                                                  |  |  |
|       |                   | 47    | Figure 5.1 Power Supply Circuit Timing Diagram is partly revised.      |                                                                                                                          |  |  |
|       |                   | 48    | Table 5.11 Electrical Characteristics (1) is partly deleted.           |                                                                                                                          |  |  |
|       |                   | 49    | Table 5.12 Electrical Characteristics (2) is partly revised.           |                                                                                                                          |  |  |
|       |                   | 50    | Note 1 of Table 5.13 External Clock Input (XIN input) is added.        |                                                                                                                          |  |  |
|       |                   | 67    | Notes 1 to 4 of Table 5.32 External Clock Input (XIN input) are added. |                                                                                                                          |  |  |
|       |                   | 85    |                                                                        | 3 Flash Memory Version Electrical Characteristics for 100 cycle                                                          |  |  |
|       |                   |       | -                                                                      | is partly revised. Standard (Min.) is partly revised.                                                                    |  |  |
|       |                   |       |                                                                        | 4 Flash Memory Version Electrical Characteristics for 10,000 ducts is partly revised. Standard (Min.) is partly revised. |  |  |
|       |                   |       | Note 5 is                                                              |                                                                                                                          |  |  |
|       |                   |       |                                                                        | 55 Flash Memory Version Program / Erase Voltage and Read                                                                 |  |  |
|       |                   |       |                                                                        | Voltage Characteristics is partly revised.                                                                               |  |  |
|       |                   | 87    | Table 5.57 Electrical Characteristics (1) is partly deleted.           |                                                                                                                          |  |  |
|       |                   | 88    | Table 5.5                                                              | 8 Electrical Characteristics is partly revised.                                                                          |  |  |