



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 66MHz                                                                    |
| Co-Processors/DSP               | Communications; CPM                                                      |
| RAM Controllers                 | DRAM                                                                     |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10Mbps (1), 10/100Mbps (1)                                               |
| SATA                            | -                                                                        |
| USB                             | -                                                                        |
| Voltage - I/O                   | 3.3V                                                                     |
| Operating Temperature           | -40°C ~ 100°C (TA)                                                       |
| Security Features               | -                                                                        |
| Package / Case                  | 357-BBGA                                                                 |
| Supplier Device Package         | 357-PBGA (25x25)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc859dslczp66a |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Interrupts
  - Seven external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - The MPC866P and MPC866T have 23 internal interrupt sources; the MPC859P, MPC859T, and MPC859DSL have 20 internal interrupt sources.
  - Programmable priority between SCCs (MPC866P and MPC866T)
  - Programmable highest priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - Up to 8-Kbytes of dual-port RAM
  - MPC866P and MPC866T have 16 serial DMA (SDMA) channels; MPC859P, MPC859T, and MPC859DSL have 10 serial DMA (SDMA) channels.
  - Three parallel I/O registers with open-drain capability
- Four baud rate generators
  - Independent (can be connected to any SCC or SMC)
  - Allow changes during operation
  - Autobaud support option
- MPC866P and MPC866T have four SCCs (serial communication controller); MPC859P, MPC859T, and MPC859DSL have one SCC; and SCC1 on MPC859DSL supports Ethernet only.
  - Serial ATM capability on all SCCs
  - Optional UTOPIA port on SCC4
  - Ethernet/IEEE 802.3 optional on SCC1–4, supporting full 10-Mbps operation
  - HDLC/SDLC
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support PPP (point-to-point protocol)
  - AppleTalk
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Binary synchronous communication (BISYNC)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC)
- Two SMCs (serial management channels) (MPC859DSL has one SMC (SMC1) for UART.)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division multiplexed (TDM) channels



**Maximum Tolerated Ratings** 

# 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC866/859. Table 2 shows the maximum tolerated ratings, and Table 3 shows the operating temperatures.

| Rating                           | Symbol                            | Value             | Unit |
|----------------------------------|-----------------------------------|-------------------|------|
| Supply voltage <sup>1</sup> VDDH |                                   | – 0.3 to 4.0      | V    |
|                                  | VDDL                              | – 0.3 to 2.0      | V    |
|                                  | VDDSYN                            | – 0.3 to 2.0      | V    |
|                                  | Difference between VDDL to VDDSYN | 100               | mV   |
| Input voltage <sup>2</sup>       | V <sub>in</sub>                   | GND – 0.3 to VDDH | V    |
| Storage temperature range        | T <sub>stg</sub>                  | –55 to +150       | °C   |

## **Table 2. Maximum Tolerated Ratings**

<sup>1</sup> The power supply of the device must start its ramp from 0.0 V.

<sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. See page 15.

**Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than VDDH. This restriction applies to power-up and normal operation (that is, if the MPC866/859 is unpowered, a voltage greater than 2.5 V must not be applied to its inputs).

| Rating                              | Symbol              | Value | Unit |  |  |  |  |
|-------------------------------------|---------------------|-------|------|--|--|--|--|
| Temperature <sup>1</sup> (standard) | T <sub>A(min)</sub> | 0     | °C   |  |  |  |  |
|                                     | T <sub>j(max)</sub> | 95    | °C   |  |  |  |  |
| Temperature (extended)              | T <sub>A(min)</sub> | -40   | °C   |  |  |  |  |
|                                     | T <sub>j(max)</sub> | 100   | °C   |  |  |  |  |

#### **Table 3. Operating Temperatures**

Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>i</sub>.

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{DD}$ ).



**Power Dissipation** 

# 5 Power Dissipation

Table 5 shows power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice the bus speed.

| Die Revision | Bus Mode | CPU<br>Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|--------------|----------|------------------|----------------------|----------------------|------|
| 0            | 1:1      | 50 MHz           | 110                  | 140                  | mW   |
|              |          | 66 MHz           | 150                  | 180                  | mW   |
|              | 2:1      | 66 MHz           | 140                  | 160                  | mW   |
|              |          | 80 MHz           | 170                  | 200                  | mW   |
|              |          | 100 MHz          | 210                  | 250                  | mW   |
|              |          | 133 MHz          | 260                  | 320                  | mW   |

Table 5. Power Dissipation (P<sub>D</sub>)

<sup>1</sup> Typical power dissipation at VDDL and VDDSYN is at 1.8 V. and VDDH is at 3.3 V.

<sup>2</sup> Maximum power dissipation at VDDL and VDDSYN is at 1.9 V, and VDDH is at 3.465 V.

## NOTE

Values in Table 5 represent VDDL based power dissipation and do not include I/O power dissipation over VDDH. I/O power dissipation varies widely by application due to buffer current, depending on external circuitry. The VDDSYN power dissipation is negligible.

# 6 DC Characteristics

Table 6 shows the DC electrical characteristics for the MPC866/859.

**Table 6. DC Electrical Specifications** 

| Characteristic                                               | Symbol                               | Min   | Max   | Unit |
|--------------------------------------------------------------|--------------------------------------|-------|-------|------|
| Operating voltage                                            | VDDL (core)                          | 1.7   | 1.9   | V    |
|                                                              | VDDH (I/O)                           | 3.135 | 3.465 | V    |
|                                                              | VDDSYN <sup>1</sup>                  | 1.7   | 1.9   | V    |
|                                                              | Difference between<br>VDDL to VDDSYN | —     | 100   | mV   |
| Input high voltage (all inputs except EXTAL and EXTCLK) $^2$ | VIH                                  | 2.0   | 3.465 | V    |



**Thermal Calculation and Measurement** 

## 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

 $T_J = T_T + (\Psi_{JT} \times P_D)$ 

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per JESD51-2 specification published by JEDEC using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## 7.6 References

Semiconductor Equipment and Materials International(415) 964-5111 805 East Middlefield Rd. Mountain View, CA 94043

MIL-SPEC and EIA/JESD (JEDEC) specifications800-854-7179 or (Available from Global Engineering Documents)303-397-7956

JEDEC Specifications http://www.jedec.org

1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54.

2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.



|      | <b>0</b> 1                                                                                                                                                       | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       |      |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                   | Min    | Max   | Min    | Мах   | Min    | Max   | Min    | Max   | Unit |
| B1d  | CLKOUT phase jitter peak-to-peak for OSCLK $\geq$ 15 MHz                                                                                                         | _      | 4     | —      | 4     |        | 4     | —      | 4     | ns   |
|      | CLKOUT phase jitter peak-to-peak<br>for OSCLK < 15 MHz                                                                                                           | —      | 5     | —      | 5     |        | 5     | —      | 5     | ns   |
| B2   | CLKOUT pulse width low (MIN = 0.4 x<br>B1, MAX = 0.6 x B1)                                                                                                       | 12.1   | 18.2  | 10.0   | 15.0  | 8.0    | 12.0  | 6.1    | 9.1   | ns   |
| B3   | CLKOUT pulse width high (MIN = 0.4 x<br>B1, MAX = 0.6 x B1)                                                                                                      | 12.1   | 18.2  | 10.0   | 15.0  | 8.0    | 12.0  | 6.1    | 9.1   | ns   |
| B4   | CLKOUT rise time                                                                                                                                                 | —      | 4.00  | —      | 4.00  |        | 4.00  | —      | 4.00  | ns   |
| B5   | CLKOUT fall time                                                                                                                                                 | —      | 4.00  | —      | 4.00  |        | 4.00  | —      | 4.00  | ns   |
| B7   | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3)<br>output hold (MIN = 0.25 x B1)                                                              | 7.60   | _     | 6.30   |       | 5.00   | —     | 3.80   |       | ns   |
| B7a  | CLKOUT to TSIZ(0:1), $\overline{\text{REG}}$ , $\overline{\text{RSV}}$ ,<br>AT(0:3), $\overline{\text{BDIP}}$ , PTR output hold (MIN = 0.25 x B1)                | 7.60   | _     | 6.30   | _     | 5.00   | _     | 3.80   | _     | ns   |
| B7b  | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , FRZ, VFLS(0:1),<br>VF(0:2), IWP(0:2), LWP(0:1), $\overline{STS}$<br>output hold (MIN = 0.25 x B1)                  | 7.60   | _     | 6.30   | _     | 5.00   | _     | 3.80   | _     | ns   |
| B8   | CLKOUT to A(0:31), BADDR(28:30)<br>RD/WR, BURST, D(0:31), DP(0:3),<br>valid (MAX = 0.25 x B1 + 6.3)                                                              | —      | 13.80 | —      | 12.50 | _      | 11.30 | —      | 10.00 | ns   |
| B8a  | CLKOUT to TSIZ(0:1), REG, RSV,<br>AT(0:3), BDIP, PTR valid (MAX = 0.25<br>x B1 + 6.3)                                                                            | —      | 13.80 |        | 12.50 | _      | 11.30 |        | 10.00 | ns   |
| B8b  | CLKOUT to BR, BG, VFLS(0:1),<br>VF(0:2), IWP(0:2), FRZ, LWP(0:1),<br>STS valid <sup>4</sup> (MAX = 0.25 x B1 + 6.3)                                              |        | 13.80 |        | 12.50 | _      | 11.30 |        | 10.00 | ns   |
| B9   | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3),<br>TSIZ(0:1), REG, RSV, AT(0:3), PTR<br>High-Z (MAX = 0.25 x B1 + 6.3)                       | 7.60   | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| B11  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ assertion (MAX = 0.25 x B1 + 6.0)                                                                                    | 7.60   | 13.60 | 6.30   | 12.30 | 5.00   | 11.00 | 3.80   | 9.80  | ns   |
| B11a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ assertion (when<br>driven by the memory controller or<br>PCMCIA interface) (MAX = 0.00 x B1 +<br>9.30 <sup>1</sup> ) | 2.50   | 9.30  | 2.50   | 9.30  | 2.50   | 9.30  | 2.50   | 9.80  | ns   |
| B12  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ negation (MAX = 0.25 x B1 + 4.8)                                                                                     | 7.60   | 12.30 | 6.30   | 11.00 | 5.00   | 9.80  | 3.80   | 8.50  | ns   |

## Table 9. Bus Operation Timings (continued)



**Bus Signal Timing** 

|      | Oh ann atamiatia                                                                                                                                  | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       |      |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| NUM  | Characteristic                                                                                                                                    | Min    | Max   | Min    | Мах   | Min    | Max   | Min    | Max   | Unit |
| B12a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ negation (when<br>driven by the memory controller or<br>PCMCIA interface) (MAX = 0.00 x B1 +<br>9.00) | 2.50   | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | ns   |
| B13  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ High-Z (MIN = 0.25 x B1)                                                                              | 7.60   | 21.60 | 6.30   | 20.30 | 5.00   | 19.00 | 3.80   | 14.00 | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ High-Z (when driven<br>by the memory controller or PCMCIA<br>interface) (MIN = 0.00 x B1 + 2.5)       | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B14  | CLKOUT to TEA assertion (MAX = 0.00 x B1 + 9.00)                                                                                                  | 2.50   | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | ns   |
| B15  | CLKOUT to $\overline{\text{TEA}}$ High-Z (MIN = 0.00 x<br>B1 + 2.50)                                                                              | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B16  | TA, BI valid to CLKOUT (setup time)<br>(MIN = 0.00 x B1 + 6.00)                                                                                   | 6.00   | _     | 6.00   | _     | 6.00   | _     | 6.00   | _     | ns   |
| B16a | TEA, KR, RETRY, CR valid to CLKOUT<br>(setup time) (MIN = 0.00 x B1 + 4.5)                                                                        | 4.50   | _     | 4.50   | _     | 4.50   | _     | 4.50   | _     | ns   |
| B16b | $\overline{\text{BB}}$ , $\overline{\text{BG}}$ , $\overline{\text{BR}}$ , valid to CLKOUT (setup time) <sup>2</sup> (4 MIN = 0.00 x B1 + 0.00 )  | 4.00   | _     | 4.00   | _     | 4.00   | _     | 4.00   | _     | ns   |
| B17  | CLKOUT to TA, TEA, BI, BB, BG, BR<br>valid (hold time) (MIN = $0.00 \times B1 + 1.00^{3}$ )                                                       | 1.00   | —     | 1.00   | —     | 1.00   | —     | 2.00   | —     | ns   |
| B17a | CLKOUT to $\overline{\text{KR}}$ , $\overline{\text{RETRY}}$ , $\overline{\text{CR}}$ valid (hold time) (MIN = 0.00 x B1 + 2.00)                  | 2.00   | —     | 2.00   | _     | 2.00   | —     | 2.00   | —     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT<br>rising edge (setup time) $^4$ (MIN = 0.00<br>x B1 + 6.00)                                                     | 6.00   | —     | 6.00   | _     | 6.00   | _     | 6.00   | _     | ns   |
| B19  | CLKOUT rising edge to D(0:31),<br>DP(0:3) valid (hold time) $^{4}$ (MIN = 0.00<br>x B1 + 1.00 $^{5}$ )                                            | 1.00   | —     | 1.00   | _     | 1.00   | _     | 2.00   | _     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT<br>falling edge (setup time) $^{6}$ (MIN = 0.00<br>x B1 + 4.00)                                                  | 4.00   | _     | 4.00   | _     | 4.00   | _     | 4.00   | _     | ns   |
| B21  | CLKOUT falling edge to D(0:31),<br>DP(0:3) valid (hold Time) $^{6}$ (MIN = 0.00<br>x B1 + 2.00)                                                   | 2.00   | _     | 2.00   | _     | 2.00   | _     | 2.00   | _     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted<br>GPCM ACS = 00 (MAX = 0.25 x B1 + 6.3)                                                           | 7.60   | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted<br>GPCM ACS = 10, TRLX = 0 (MAX = 0.00 x B1 + 8.00)                                               | _      | 8.00  |        | 8.00  |        | 8.00  | _      | 8.00  | ns   |

## Table 9. Bus Operation Timings (continued)



## **Bus Signal Timing**



Figure 12 through Figure 15 show the timing for the external bus read controlled by various GPCM factors.

Figure 12. External Bus Read Timing (GPCM Controlled—ACS = 00)



#### **Bus Signal Timing**

Figure 25 shows the interrupt detection timing for the external level-sensitive lines.



Figure 25. Interrupt Detection Timing for External Level Sensitive Lines

Figure 26 shows the interrupt detection timing for the external edge-sensitive lines.



Figure 26. Interrupt Detection Timing for External Edge Sensitive Lines

Table 11 shows the PCMCIA timing for the MPC866/859.

Table 11. PCMCIA Timing

| Num | Characteristic                                                                                               |       | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |     |
|-----|--------------------------------------------------------------------------------------------------------------|-------|--------|-------|--------|-------|--------|-------|--------|-----|
| Num | Onaracteristic                                                                                               | Min   | Max    | Min   | Max    | Min   | Max    | Min   | Max    | onn |
| P44 | A(0:31), $\overline{\text{REG}}$ valid to PCMCIA<br>Strobe asserted <sup>1</sup> (MIN = 0.75 x B1<br>- 2.00) | 20.70 | —      | 16.70 | —      | 13.00 | —      | 9.40  | _      | ns  |
| P45 | A(0:31), $\overline{\text{REG}}$ valid to ALE<br>negation <sup>1</sup> (MIN = 1.00 x B1 - 2.00)              | 28.30 | _      | 23.00 | _      | 18.00 | _      | 13.20 | _      | ns  |
| P46 | CLKOUT to $\overline{\text{REG}}$ valid (MAX = 0.25 x B1 + 8.00)                                             | 7.60  | 15.60  | 6.30  | 14.30  | 5.00  | 13.00  | 3.80  | 11.80  | ns  |
| P47 | CLKOUT to REG invalid (MIN = 0.25 x B1 + 1.00)                                                               | 8.60  | —      | 7.30  | —      | 6.00  | —      | 4.80  | _      | ns  |
| P48 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ asserted<br>(MAX = 0.25 x B1 + 8.00)                           | 7.60  | 15.60  | 6.30  | 14.30  | 5.00  | 13.00  | 3.80  | 11.80  | ns  |
| P49 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ negated<br>(MAX = 0.25 x B1 + 8.00)                            | 7.60  | 15.60  | 6.30  | 14.30  | 5.00  | 13.00  | 3.80  | 11.80  | ns  |







Figure 28. PCMCIA Access Cycles Timing External Bus Write

Figure 29 shows the PCMCIA WAIT signals detection timing.



Figure 29. PCMCIA WAIT Signals Detection Timing



Figure 34 shows the reset timing for the data bus configuration.



Figure 34. Reset Timing—Configuration from Data Bus

Figure 35 shows the reset timing for the data bus weak drive during configuration.



Figure 35. Reset Timing—Data Bus Weak Drive During Configuration



**CPM Electrical Characteristics** 



Figure 41. PIP Rx (Interlock Mode) Timing Diagram



Figure 42. PIP Tx (Interlock Mode) Timing Diagram



Figure 43. PIP Rx (Pulse Mode) Timing Diagram



#### **CPM Electrical Characteristics**



Figure 48. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA



Figure 49. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA



| Num | Characteristic                                                      | All F  | Unit               |        |
|-----|---------------------------------------------------------------------|--------|--------------------|--------|
| Num |                                                                     |        | Max                | Unit   |
| 74  | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time)            | 35.00  | _                  | ns     |
| 75  | L1RSYNC, L1TSYNC rise/fall time                                     | _      | 15.00              | ns     |
| 76  | L1RXD valid to L1CLK edge (L1RXD setup time)                        | 17.00  | —                  | ns     |
| 77  | L1CLK edge to L1RXD invalid (L1RXD hold time)                       | 13.00  | —                  | ns     |
| 78  | L1CLK edge to L1ST(1–4) valid <sup>4</sup>                          | 10.00  | 45.00              | ns     |
| 78A | L1SYNC valid to L1ST(1-4) valid                                     | 10.00  | 45.00              | ns     |
| 79  | L1CLK edge to L1ST(1-4) invalid                                     | 10.00  | 45.00              | ns     |
| 80  | L1CLK edge to L1TXD valid                                           | 10.00  | 55.00              | ns     |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                           | 10.00  | 55.00              | ns     |
| 81  | L1CLK edge to L1TXD high impedance                                  | 0.00   | 42.00              | ns     |
| 82  | L1RCLK, L1TCLK frequency (DSC =1)                                   |        | 16.00 or SYNCCLK/2 | MHz    |
| 83  | L1RCLK, L1TCLK width low (DSC =1)                                   | P + 10 | —                  | ns     |
| 83a | L1RCLK, L1TCLK width high (DSC = $1$ ) <sup>3</sup>                 | P + 10 | —                  | ns     |
| 84  | L1CLK edge to L1CLKO valid (DSC = 1)                                |        | 30.00              | ns     |
| 85  | L1RQ valid before falling edge of L1TSYNC <sup>4</sup>              | 1.00   | —                  | L1TCLK |
| 86  | L1GR setup time <sup>2</sup>                                        | 42.00  | —                  | ns     |
| 87  | L1GR hold time                                                      | 42.00  | —                  | ns     |
| 88  | L1CLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0) | —      | 0.00               | ns     |

## Table 21. SI Timing (continued)

<sup>1</sup> The ratio SyncCLK/L1RCLK must be greater than 2.5/1.

<sup>2</sup> These specs are valid for IDL mode only.

<sup>3</sup> Where P = 1/CLKOUT. Thus, for a 25-MHz CLKO1 rate, P = 40 ns.

<sup>4</sup> These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later.



## **12.10SPI Master AC Electrical Specifications**

Table 26 shows the SPI master timings as shown in Figure 67 and Figure 68.

## Table 26. SPI Master Timing

| Num | Characteristic                      | All Freq | Unit |                  |
|-----|-------------------------------------|----------|------|------------------|
| Num |                                     | Min      | Мах  | Onne             |
| 160 | MASTER cycle time                   | 4        | 1024 | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2        | 512  | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 15       | —    | ns               |
| 163 | Master data hold time (inputs)      | 0        | —    | ns               |
| 164 | Master data valid (after SCK edge)  | —        | 10   | ns               |
| 165 | Master data hold time (outputs)     | 0        | —    | ns               |
| 166 | Rise time output                    | —        | 15   | ns               |
| 167 | Fall time output                    | —        | 15   | ns               |



Figure 67. SPI Master (CP = 0) Timing Diagram



| Plastic ball grid array | 0° to 95°C    | 50  | MPC859DSLVR50A  |
|-------------------------|---------------|-----|-----------------|
| Lead free               |               | 66  | MPC859DSLVR66A  |
|                         |               | 100 | MPC859PVR100A   |
|                         |               |     | MPC859TVR100A   |
|                         |               |     | MPC866PVR100A   |
|                         |               |     | MPC866TVR100A   |
|                         |               | 133 | MPC859PVR133A   |
|                         |               |     | MPC859TVR133A   |
|                         |               |     | MPC866PVR133A   |
|                         |               |     | MPC866TVR133A   |
| Plastic ball grid array | –40° to 100°C | 50  | MPC859DSLCVR50A |
| Lead free               |               | 66  | MPC859DSLCVR66A |
|                         |               | 100 | MPC859PCVR100A  |
|                         |               |     | MPC859TCVR100A  |
|                         |               |     | MPC866PCVR100A  |
|                         |               |     | MPC866TCVR100A  |

## Table 38. MPC866/859 Package/Frequency Orderable (continued)



| Table 39. Pin Assignments ( | continued) |
|-----------------------------|------------|
|-----------------------------|------------|

| Name                                                      | Pin Number | Туре                     |
|-----------------------------------------------------------|------------|--------------------------|
| UPWAITB<br>GPL_B4                                         | B1         | Bidirectional            |
| GPL_A5                                                    | D3         | Output                   |
| PORESET                                                   | R2         | Input                    |
| RSTCONF                                                   | P3         | Input                    |
| HRESET                                                    | N4         | Open-drain               |
| SRESET                                                    | P2         | Open-drain               |
| XTAL                                                      | P1         | Analog Output            |
| EXTAL                                                     | N1         | Analog Input (3.3V only) |
| CLKOUT                                                    | W3         | Output                   |
| EXTCLK                                                    | N2         | Input (3.3V only)        |
| TEXP                                                      | N3         | Output                   |
| ALE_A<br>MII-TXD1                                         | К2         | Output                   |
| CE1_A<br>MII-TXD2                                         | B3         | Output                   |
| CE2_A<br>MII-TXD3                                         | A3         | Output                   |
| WAIT_A<br>SOC_Split <sup>2</sup>                          | R3         | Input                    |
| WAIT_B                                                    | R4         | Input                    |
| IP_A0<br>UTPB_Split0 <sup>2</sup><br>MII-RXD3             | Т5         | Input                    |
| IP_A1<br>UTPB_Split1 <sup>2</sup><br>MII-RXD2             | Τ4         | Input                    |
| IP_A2<br>IOIS16_A<br>UTPB_Split2 <sup>2</sup><br>MII-RXD1 | U3         | Input                    |
| IP_A3<br>UTPB_Split3 <sup>2</sup><br>MII-RXD0             | W2         | Input                    |
| IP_A4<br>UTPB_Split4 <sup>2</sup><br>MII-RXCLK            | U4         | Input                    |



| Table 39. | Pin | Assignments | (continued) |
|-----------|-----|-------------|-------------|
|-----------|-----|-------------|-------------|

| Name                                    | Pin Number | Туре                                    |
|-----------------------------------------|------------|-----------------------------------------|
| OP3<br>MODCK2<br>DSDO                   | M4         | Bidirectional                           |
| BADDR30<br>REG                          | К4         | Output                                  |
| BADDR[28:29]                            | M3, M2     | Output                                  |
| AS                                      | L3         | Input                                   |
| PA15<br>RXD1<br>RXD4                    | C18        | Bidirectional                           |
| PA14<br>TXD1<br>TXD4                    | D17        | Bidirectional<br>(Optional: Open-drain) |
| PA13<br>RXD2                            | E17        | Bidirectional                           |
| PA12<br>TXD2                            | F17        | Bidirectional<br>(Optional: Open-drain) |
| PA11<br>L1TXDB<br>RXD3                  | G16        | Bidirectional<br>(Optional: Open-drain) |
| PA10<br>L1RXDB<br>TXD3                  | J17        | Bidirectional<br>(Optional: Open-drain) |
| PA9<br>L1TXDA<br>RXD4                   | K18        | Bidirectional<br>(Optional: Open-drain) |
| PA8<br>L1RXDA<br>TXD4                   | L17        | Bidirectional<br>(Optional: Open-drain) |
| PA7<br>CLK1<br>L1RCLKA<br>BRGO1<br>TIN1 | M19        | Bidirectional                           |
| PA6<br>CLK2<br>TOUT1                    | M17        | Bidirectional                           |



| Table 39. | Pin | Assignments | (continued) |
|-----------|-----|-------------|-------------|
|-----------|-----|-------------|-------------|

| Name                                  | Pin Number | Туре          |
|---------------------------------------|------------|---------------|
| PC7<br>CTS3<br>L1TSYNCB<br>SDACK2     | M16        | Bidirectional |
| PC6<br>CD3<br>L1RSYNCB                | R19        | Bidirectional |
| PC5<br>CTS4<br>L1TSYNCA<br>SDACK1     | T18        | Bidirectional |
| PC4<br>CD4<br>L1RSYNCA                | T17        | Bidirectional |
| PD15<br>L1TSYNCA<br>MII-RXD3<br>UTPB0 | U17        | Bidirectional |
| PD14<br>L1RSYNCA<br>MII-RXD2<br>UTPB1 | V19        | Bidirectional |
| PD13<br>L1TSYNCB<br>MII-RXD1<br>UTPB2 | V18        | Bidirectional |
| PD12<br>L1RSYNCB<br>MII-MDC<br>UTPB3  | R16        | Bidirectional |
| PD11<br>RXD3<br>MII-TXERR<br>RXENB    | T16        | Bidirectional |
| PD10<br>TXD3<br>MII-RXD0<br>TXENB     | W18        | Bidirectional |



## Table 39. Pin Assignments (continued)

| Name    | Pin Number                                                                                                                                                                                                                                                                                                                                                                                     | Туре                   |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| MII_COL | H4                                                                                                                                                                                                                                                                                                                                                                                             | Input                  |
| VSSSYN1 | V1                                                                                                                                                                                                                                                                                                                                                                                             | PLL analog VDD and GND |
| VSSSYN  | U1                                                                                                                                                                                                                                                                                                                                                                                             | Power                  |
| VDDSYN  | T1                                                                                                                                                                                                                                                                                                                                                                                             | Power                  |
| GND     | F6, F7, F8, F9, F10, F11, F12, F13, F14, G6, G7, G8, G9, G10,<br>G11, G12, G13, G14, H6, H7, H8, H9, H10, H11, H12, H13, H14,<br>J6, J7, J8, J9, J10, J11, J12, J13, J14, K6, K7, K8, K9, K10, K11,<br>K12, K13, K14, L6, L7, L8, L9, L10, L11, L12, L13, L14, M6, M7,<br>M8, M9, M10, M11, M12, M13, M14, N6, N7, N8, N9, N10, N11,<br>N12, N13, N14, P6, P7, P8, P9, P10, P11, P12, P13, P14 | Power                  |
| VDDL    | A8, M1, W8, H19, F4, F16, P4, P16, R1                                                                                                                                                                                                                                                                                                                                                          | Power                  |
| VDDH    | E5, E6, E7, E8, E9, E10, E11, E12, E13, E14, E15, F5, F15, G5,<br>G15, H5, H15, J5, J15, K5, K15, L5, L15, M5, M15, N5, N15, P5,<br>P15, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, T14                                                                                                                                                                                                 | Power                  |
| N/C     | D6, D13, D14, U2, V2, T2                                                                                                                                                                                                                                                                                                                                                                       | No-connect             |

<sup>1</sup> Classic SAR mode only

<sup>2</sup> ESAR mode only



# 15.2 Mechanical Dimensions of the PBGA Package

For more information on the printed-circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to *Plastic Ball Grid Array Application Note* (order number: AN1231/D) available from your local Freescale sales office. Figure 79 shows the mechanical dimensions of the PBGA package.



Note: Solder sphere composition for MPC866XZP, MPC859PZP, MPC859DSLZP, and MPC859TZP is 62%Sn 36%Pb 2%Ag

Figure 79. Mechanical Dimensions and Bottom Surface Nomenclature of the PBGA Package