### NXP USA Inc. - MPC859PCZP100A Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 100MHz                                                                 |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (1), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | -40°C ~ 100°C (TA)                                                     |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc859pczp100a |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Features

Table 1 shows the functionality supported by the members of the MPC866/859 family.

# 2 Features

| Part                 | Cache       |          | Ethe    | ernet  | 500            | SMC            |
|----------------------|-------------|----------|---------|--------|----------------|----------------|
|                      | Instruction | Data     | 10T     | 10/100 | 300            | Sinc           |
| MPC866P              | 16 Kbytes   | 8 Kbytes | Up to 4 | 1      | 4              | 2              |
| MPC866T              | 4 Kbytes    | 4 Kbytes | Up to 4 | 1      | 4              | 2              |
| MPC859P              | 16 Kbytes   | 8 Kbytes | 1       | 1      | 1              | 2              |
| MPC859T              | 4 Kbytes    | 4 Kbytes | 1       | 1      | 1              | 2              |
| MPC859DSL            | 4 Kbytes    | 4 Kbytes | 1       | 1      | 1 <sup>1</sup> | 1 <sup>2</sup> |
| MPC852T <sup>3</sup> | 4 KBytes    | 4 Kbytes | 2       | 1      | 2              | 1              |

#### Table 1. MPC866 Family Functionality

<sup>1</sup> On the MPC859DSL, the SCC (SCC1) is for ethernet only. Also, the MPC859DSL does not support the Time Slot Assigner (TSA).

<sup>2</sup> On the MPC859DSL, the SMC (SMC1) is for UART only.

<sup>3</sup> For more details on the MPC852T, please refer to the MPC852T Hardware Specifications.

The following list summarizes the key MPC866/859 features:

- Embedded single-issue, 32-bit PowerPC<sup>TM</sup> core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch, without conditional execution
  - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1)
    - 16-Kbyte instruction cache (MPC866P and MPC859P) is four-way, set-associative with 256 sets;
      4-Kbyte instruction cache (MPC866T, MPC859T, and MPC859DSL) is two-way, set-associative with 128 sets.
    - 8-Kbyte data cache (MPC866P and MPC859P) is two-way, set-associative with 256 sets; 4-Kbyte data cache(MPC866T, MPC859T, and MPC859DSL) is two-way, set-associative with 128 sets.
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully associative instruction and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups.
  - Advanced on-chip-emulation debug mode
- The MPC866/859 provides enhanced ATM functionality over that of the MPC860SAR. The MPC866/859 adds major new features available in 'enhanced SAR' (ESAR) mode, including the following:
  - Improved operation, administration, and maintenance (OAM) support
  - OAM performance monitoring (PM) support
  - Multiple APC priority levels available to support a range of traffic pace requirements



#### Features

The MPC866/859 is comprised of three modules that each use a 32-bit internal bus: MPC8xx core, system integration unit (SIU), and communication processor module (CPM). The MPC866P block diagram is shown in Figure 1. The MPC859P/859T/859DSL block diagram is shown in Figure 2.



Figure 1. MPC866P Block Diagram



**Power Dissipation** 

# 5 Power Dissipation

Table 5 shows power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice the bus speed.

| Die Revision | Bus Mode | CPU<br>Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|--------------|----------|------------------|----------------------|----------------------|------|
| 0            | 1:1      | 50 MHz           | 110                  | 140                  | mW   |
|              |          | 66 MHz           | 150                  | 180                  | mW   |
|              | 2:1      | 66 MHz           | 140                  | 160                  | mW   |
|              |          | 80 MHz           | 170                  | 200                  | mW   |
|              |          | 100 MHz          | 210                  | 250                  | mW   |
|              |          | 133 MHz          | 260                  | 320                  | mW   |

Table 5. Power Dissipation (P<sub>D</sub>)

<sup>1</sup> Typical power dissipation at VDDL and VDDSYN is at 1.8 V. and VDDH is at 3.3 V.

<sup>2</sup> Maximum power dissipation at VDDL and VDDSYN is at 1.9 V, and VDDH is at 3.465 V.

### NOTE

Values in Table 5 represent VDDL based power dissipation and do not include I/O power dissipation over VDDH. I/O power dissipation varies widely by application due to buffer current, depending on external circuitry. The VDDSYN power dissipation is negligible.

# 6 DC Characteristics

Table 6 shows the DC electrical characteristics for the MPC866/859.

**Table 6. DC Electrical Specifications** 

| Characteristic                                               | Symbol                               | Min   | Max   | Unit |
|--------------------------------------------------------------|--------------------------------------|-------|-------|------|
| Operating voltage                                            | VDDL (core)                          | 1.7   | 1.9   | V    |
|                                                              | VDDH (I/O)                           | 3.135 | 3.465 | V    |
|                                                              | VDDSYN <sup>1</sup>                  | 1.7   | 1.9   | V    |
|                                                              | Difference between<br>VDDL to VDDSYN | —     | 100   | mV   |
| Input high voltage (all inputs except EXTAL and EXTCLK) $^2$ | VIH                                  | 2.0   | 3.465 | V    |



**Thermal Calculation and Measurement** 

# 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (VDDL \times IDDL) + PI/O$ , where PI/O is the power dissipation of the I/O drivers. The VDDSYN power dissipation is negligible.

### 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

 $T_J = T_A + (R_{\theta JA} \times P_D)$ 

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_{J}$ - $T_{A}$ ) are possible.

# 7.2 Estimation with Junction-to-Case Thermal Resistance

Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the airflow around the device, add a heat sink, change the mounting arrangement on the printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required.

# 7.3 Estimation with Junction-to-Board Thermal Resistance

A simple package thermal model that has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board. It has been observed that the thermal performance of most plastic packages and especially PBGA packages is strongly dependent on the board temperature; see Figure 3.



**Bus Signal Timing** 

|      | Num Characteristic –                                                                                                                              | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       |      |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| NUM  |                                                                                                                                                   | Min    | Max   | Min    | Мах   | Min    | Max   | Min    | Max   | Unit |
| B12a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ negation (when<br>driven by the memory controller or<br>PCMCIA interface) (MAX = 0.00 x B1 +<br>9.00) | 2.50   | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | ns   |
| B13  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ High-Z (MIN = 0.25 x B1)                                                                              | 7.60   | 21.60 | 6.30   | 20.30 | 5.00   | 19.00 | 3.80   | 14.00 | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ High-Z (when driven<br>by the memory controller or PCMCIA<br>interface) (MIN = 0.00 x B1 + 2.5)       | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B14  | CLKOUT to TEA assertion (MAX = 0.00 x B1 + 9.00)                                                                                                  | 2.50   | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | 2.50   | 9.00  | ns   |
| B15  | CLKOUT to $\overline{\text{TEA}}$ High-Z (MIN = 0.00 x<br>B1 + 2.50)                                                                              | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B16  | TA, BI valid to CLKOUT (setup time)<br>(MIN = 0.00 x B1 + 6.00)                                                                                   | 6.00   | _     | 6.00   | _     | 6.00   | _     | 6.00   | _     | ns   |
| B16a | TEA, KR, RETRY, CR valid to CLKOUT<br>(setup time) (MIN = 0.00 x B1 + 4.5)                                                                        | 4.50   | _     | 4.50   | _     | 4.50   | _     | 4.50   | _     | ns   |
| B16b | $\overline{\text{BB}}$ , $\overline{\text{BG}}$ , $\overline{\text{BR}}$ , valid to CLKOUT (setup time) <sup>2</sup> (4 MIN = 0.00 x B1 + 0.00 )  | 4.00   | _     | 4.00   | _     | 4.00   | _     | 4.00   | _     | ns   |
| B17  | CLKOUT to TA, TEA, BI, BB, BG, BR<br>valid (hold time) (MIN = $0.00 \times B1 + 1.00^{3}$ )                                                       | 1.00   | —     | 1.00   | —     | 1.00   | —     | 2.00   | —     | ns   |
| B17a | CLKOUT to $\overline{\text{KR}}$ , $\overline{\text{RETRY}}$ , $\overline{\text{CR}}$ valid (hold time) (MIN = 0.00 x B1 + 2.00)                  | 2.00   | —     | 2.00   | _     | 2.00   | —     | 2.00   | —     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT<br>rising edge (setup time) $^4$ (MIN = 0.00<br>x B1 + 6.00)                                                     | 6.00   | —     | 6.00   | _     | 6.00   | _     | 6.00   | _     | ns   |
| B19  | CLKOUT rising edge to D(0:31),<br>DP(0:3) valid (hold time) $^{4}$ (MIN = 0.00<br>x B1 + 1.00 $^{5}$ )                                            | 1.00   | —     | 1.00   | _     | 1.00   | _     | 2.00   | _     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT<br>falling edge (setup time) $^{6}$ (MIN = 0.00<br>x B1 + 4.00)                                                  | 4.00   | _     | 4.00   | _     | 4.00   | _     | 4.00   | _     | ns   |
| B21  | CLKOUT falling edge to D(0:31),<br>DP(0:3) valid (hold Time) $^{6}$ (MIN = 0.00<br>x B1 + 2.00)                                                   | 2.00   | _     | 2.00   | _     | 2.00   | _     | 2.00   | _     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted<br>GPCM ACS = 00 (MAX = 0.25 x B1 + 6.3)                                                           | 7.60   | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted<br>GPCM ACS = 10, TRLX = 0 (MAX = 0.00 x B1 + 8.00)                                               | _      | 8.00  |        | 8.00  |        | 8.00  | _      | 8.00  | ns   |

### Table 9. Bus Operation Timings (continued)



#### **Bus Signal Timing**

- <sup>8</sup> The signal UPWAIT is considered asynchronous to CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 20.
- <sup>9</sup> The AS signal is considered asynchronous to CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 23.

Figure 5 shows the control timing diagram.





#### **Bus Signal Timing**

Figure 8 shows the timing for the synchronous active pull-up and open-drain output signals.



Figure 8. Synchronous Active Pull-Up Resistor and Open-Drain Output Signals Timing

Figure 9 shows the timing for the synchronous input signals.



Figure 9. Synchronous Input Signals Timing











Figure 14. External Bus Read Timing (GPCM Controlled—TRLX = 0 or 1, ACS = 11)



| Num | Characteristic                                                                                                                      | 33 MHz |       | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|-----|-------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num | Characteristic                                                                                                                      | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| P50 | CLKOUT to $\overline{PCOE}$ , $\overline{IORD}$ , $\overline{PCWE}$ ,<br>$\overline{IOWR}$ assert time (MAX = 0.00 x<br>B1 + 11.00) | _      | 11.00 | _      | 11.00 | _      | 11.00 | _      | 11.00 | ns   |
| P51 | CLKOUT to $\overline{PCOE}$ , $\overline{IORD}$ , $\overline{PCWE}$ ,<br>$\overline{IOWR}$ negate time (MAX = 0.00 x<br>B1 + 11.00) | 2.00   | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | ns   |
| P52 | CLKOUT to ALE assert time (MAX<br>= 0.25 x B1 + 6.30)                                                                               | 7.60   | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| P53 | CLKOUT to ALE negate time (MAX<br>= 0.25 x B1 + 8.00)                                                                               |        | 15.60 | —      | 14.30 | —      | 13.00 | _      | 11.80 | ns   |
| P54 | $\overline{\text{PCWE}}$ , $\overline{\text{IOWR}}$ negated to D(0:31)<br>invalid <sup>1</sup> (MIN = 0.25 x B1 - 2.00)             | 5.60   | _     | 4.30   | _     | 3.00   |       | 1.80   | _     | ns   |
| P55 | $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ valid to<br>CLKOUT rising edge <sup>1</sup> (MIN = 0.00<br>x B1 + 8.00)     | 8.00   |       | 8.00   |       | 8.00   |       | 8.00   | _     | ns   |
| P56 | CLKOUT rising edge to $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ invalid <sup>1</sup> (MIN = 0.00 x B1 + 2.00)         | 2.00   | _     | 2.00   | _     | 2.00   | _     | 2.00   | —     | ns   |

#### Table 11. PCMCIA Timing (continued)

<sup>1</sup> PSST = 1. Otherwise, add PSST times cycle time.

PSHT = 0. Otherwise, add PSHT times cycle time.

These synchronous timings define when the WAITx signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The WAITx assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See PCMCIA Interface in the MPC866 PowerQUICC User's Manual.



Table 13 shows the debug port timing for the MPC866/859.

Table 13. Debug Port Timing

| Num | Characteristic              | All Frequenc               | Unit  |      |
|-----|-----------------------------|----------------------------|-------|------|
| num | Characteristic              | Min                        | Max   | Unit |
| D61 | DSCK cycle time             | 3xT <sub>CLOCKOUT</sub>    | _     |      |
| D62 | DSCK clock pulse width      | 1.25xT <sub>CLOCKOUT</sub> | _     |      |
| D63 | DSCK rise and fall times    | 0.00                       | 3.00  | ns   |
| D64 | DSDI input data setup time  | 8.00                       | _     | ns   |
| D65 | DSDI data hold time         | 5.00                       | _     | ns   |
| D66 | DSCK low to DSDO data valid | 0.00                       | 15.00 | ns   |
| D67 | DSCK low to DSDO invalid    | 0.00                       | 2.00  | ns   |

Figure 32 shows the input timing for the debug port clock.



Figure 32. Debug Port Clock Input Timing

Figure 33 shows the timing for the debug port.



Figure 33. Debug Port Timings



#### **CPM Electrical Characteristics**



Figure 40. Boundary Scan (JTAG) Timing Diagram

# **12 CPM Electrical Characteristics**

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC866/859.

# **12.1 PIP/PIO AC Electrical Specifications**

Table 16 shows the PIP/PIO AC timings as shown in Figure 41 through Figure 45.

| Num   | Charactoristia                                                       | All Freq              | Unit |      |
|-------|----------------------------------------------------------------------|-----------------------|------|------|
| Nulli | Characteristic                                                       | Min                   | Max  | Onit |
| 21    | Data-in setup time to STBI low                                       | 0                     | _    | ns   |
| 22    | Data-In hold time to STBI high                                       | 2.5 – t3 <sup>1</sup> | _    | clk  |
| 23    | STBI pulse width                                                     | 1.5                   | _    | clk  |
| 24    | STBO pulse width                                                     | 1 clk – 5ns           | _    | ns   |
| 25    | Data-out setup time to STBO low                                      | 2                     | _    | clk  |
| 26    | Data-out hold time from STBO high                                    | 5                     | _    | clk  |
| 27    | STBI low to STBO low (Rx interlock)                                  | _                     | 2    | clk  |
| 28    | STBI low to STBO high (Tx interlock)                                 | 2                     | _    | clk  |
| 29    | Data-in setup time to clock high                                     | 15                    | _    | ns   |
| 30    | Data-in hold time from clock high                                    | 7.5                   | _    | ns   |
| 31    | Clock low to data-out valid (CPU writes data, control, or direction) | _                     | 25   | ns   |

<sup>1</sup> t3 = Specification 23



**CPM Electrical Characteristics** 



Figure 54. SI Receive Timing with Double-Speed Clocking (DSC = 1)



### **CPM Electrical Characteristics**







### **CPM Electrical Characteristics**

Figure 58 through Figure 60 show the NMSI timings.







Figure 60. HDLC Bus Timing Diagram

# **12.8 Ethernet Electrical Specifications**

Table 24 shows the Ethernet timings as shown in Figure 61 through Figure 65.Table 24. Ethernet Timing

| Num | Characteristic                                                  | All Freq | Unit |      |
|-----|-----------------------------------------------------------------|----------|------|------|
| Num | Characteristic                                                  | Min      | Max  | Unit |
| 120 | CLSN width high                                                 | 40       |      | ns   |
| 121 | RCLK1 rise/fall time                                            | _        | 15   | ns   |
| 122 | RCLK1 width low                                                 | 40       | —    | ns   |
| 123 | RCLK1 clock period <sup>1</sup>                                 | 80       | 120  | ns   |
| 124 | RXD1 setup time                                                 | 20       | —    | ns   |
| 125 | RXD1 hold time                                                  | 5        | —    | ns   |
| 126 | RENA active delay (from RCLK1 rising edge of the last data bit) | 10       | —    | ns   |
| 127 | RENA width low                                                  | 100      | —    | ns   |
| 128 | TCLK1 rise/fall time                                            | —        | 15   | ns   |
| 129 | TCLK1 width low                                                 | 40       | —    | ns   |
| 130 | TCLK1 clock period <sup>1</sup>                                 | 99       | 101  | ns   |
| 131 | TXD1 active delay (from TCLK1 rising edge)                      | _        | 50   | ns   |
| 132 | TXD1 inactive delay (from TCLK1 rising edge)                    | 6.5      | 50   | ns   |
| 133 | TENA active delay (from TCLK1 rising edge)                      | 10       | 50   | ns   |



Table 28 shows the  $I^2C$  (SCL < 100 kHz) timings.

Table 28. I<sup>2</sup>C Timing (SCL < 100 kHz)

| Num | Characteristic                            | All Freq | l lasit |      |
|-----|-------------------------------------------|----------|---------|------|
| Num | Characteristic                            | Min      | Max     | Onit |
| 200 | SCL clock frequency (slave)               | 0        | 100     | kHz  |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.5      | 100     | kHz  |
| 202 | Bus free time between transmissions       | 4.7      | _       | μs   |
| 203 | Low period of SCL                         | 4.7      | —       | μs   |
| 204 | High period of SCL                        | 4.0      | —       | μs   |
| 205 | Start condition setup time                | 4.7      | —       | μs   |
| 206 | Start condition hold time                 | 4.0      | —       | μs   |
| 207 | Data hold time                            | 0        | —       | μs   |
| 208 | Data setup time                           | 250      | —       | ns   |
| 209 | SDL/SCL rise time                         | —        | 1       | μs   |
| 210 | SDL/SCL fall time                         | —        | 300     | ns   |
| 211 | Stop condition setup time                 | 4.7      | —       | μs   |

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1.

### Table 29 shows the $I^2C$ (SCL > 100 kHz) timings.

Table 29.  $I^2C$  Timing (SCL > 100 kHz)

| Num | Charactariatia                            | Expression | All Freq        | llmit         |      |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
| Num | Characteristic                            | Expression | Min             | Мах           | Unit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       | —          | 1/(2.2 * fSCL)  | _             | s    |
| 203 | Low period of SCL                         | —          | 1/(2.2 * fSCL)  | _             | s    |
| 204 | High period of SCL                        | —          | 1/(2.2 * fSCL)  | —             | s    |
| 205 | Start condition setup time                | —          | 1/(2.2 * fSCL)  | —             | s    |
| 206 | Start condition hold time                 | —          | 1/(2.2 * fSCL)  | —             | s    |
| 207 | Data hold time                            | —          | 0               | —             | s    |
| 208 | Data setup time                           | —          | 1/(40 * fSCL)   | —             | s    |
| 209 | SDL/SCL rise time                         | —          | _               | 1/(10 * fSCL) | s    |
| 210 | SDL/SCL fall time                         | —          | —               | 1/(33 * fSCL) | S    |
| 211 | Stop condition setup time                 | —          | 1/2(2.2 * fSCL) | —             | S    |

SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1.



| Num | Signal Characteristic                                            | Direction | Min | Max | Unit |
|-----|------------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (external clock option)                    | Input     |     | 4   | ns   |
|     | Duty cycle                                                       |           | 40  | 60  | %    |
|     | Frequency                                                        |           |     | 33  | MHz  |
| U2  | UTPB, SOC, Rxclav and Txclav active delay                        | Output    | 2   | 16  | ns   |
| U3  | UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr setup time   | Input     | 4   | _   | ns   |
| U4  | UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr<br>hold time | Input     | 1   | _   | ns   |

Table 32. UTOPIA Slave (Split Bus Mode) Electrical Specifications

Figure 72 shows signal timings during UTOPIA receive operations.



Figure 72. UTOPIA Receive Timing



#### **FEC Electrical Characteristics**

Figure 75 shows the MII transmit signal timing diagram.



Figure 75. MII Transmit Signal Timing Diagram

# 14.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL)

Table 35 shows the timing for on the MII async inputs signal.

### Table 35. MII Async Inputs Signal Timing

| Num | Characteristic                       | Min | Мах | Unit              |
|-----|--------------------------------------|-----|-----|-------------------|
| M9  | MII_CRS, MII_COL minimum pulse width | 1.5 | _   | MII_TX_CLK period |

Figure 76 shows the MII asynchronous inputs signal timing diagram.



Figure 76. MII Async Inputs Timing Diagram

### 14.4 MII Serial Management Channel Timing (MII\_MDIO, MII\_MDC)

Table 36 shows the timing for the MII serial management channel signal. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation.

### Table 36. MII Serial Management Channel Timing

| Num | Characteristic                                                              | Min | Мах | Unit |
|-----|-----------------------------------------------------------------------------|-----|-----|------|
| M10 | MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) | 0   |     | ns   |
| M11 | MII_MDC falling edge to MII_MDIO output valid (maximum propagation delay)   | _   | 25  | ns   |
| M12 | MII_MDIO (input) to MII_MDC rising edge setup                               | 10  |     | ns   |



**Document Revision History** 

### THIS PAGE INTENTIONALLY LEFT BLANK



**Document Revision History** 

### THIS PAGE INTENTIONALLY LEFT BLANK